sdhci: remove dead code
[qemu/ar7.git] / hw / sd / sdhci.c
blob365bc80009c7ca257b99cd3b1eaff4e3395aebf0
1 /*
2 * SD Association Host Standard Specification v2.0 controller emulation
4 * Copyright (c) 2011 Samsung Electronics Co., Ltd.
5 * Mitsyanko Igor <i.mitsyanko@samsung.com>
6 * Peter A.G. Crosthwaite <peter.crosthwaite@petalogix.com>
8 * Based on MMC controller for Samsung S5PC1xx-based board emulation
9 * by Alexey Merkulov and Vladimir Monakhov.
11 * This program is free software; you can redistribute it and/or modify it
12 * under the terms of the GNU General Public License as published by the
13 * Free Software Foundation; either version 2 of the License, or (at your
14 * option) any later version.
16 * This program is distributed in the hope that it will be useful,
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.
19 * See the GNU General Public License for more details.
21 * You should have received a copy of the GNU General Public License along
22 * with this program; if not, see <http://www.gnu.org/licenses/>.
25 #include "qemu/osdep.h"
26 #include "hw/hw.h"
27 #include "sysemu/block-backend.h"
28 #include "sysemu/blockdev.h"
29 #include "sysemu/dma.h"
30 #include "qemu/timer.h"
31 #include "qemu/bitops.h"
32 #include "hw/sd/sdhci.h"
33 #include "sdhci-internal.h"
34 #include "qemu/log.h"
36 /* host controller debug messages */
37 #ifndef SDHC_DEBUG
38 #define SDHC_DEBUG 0
39 #endif
41 #define DPRINT_L1(fmt, args...) \
42 do { \
43 if (SDHC_DEBUG) { \
44 fprintf(stderr, "QEMU SDHC: " fmt, ## args); \
45 } \
46 } while (0)
47 #define DPRINT_L2(fmt, args...) \
48 do { \
49 if (SDHC_DEBUG > 1) { \
50 fprintf(stderr, "QEMU SDHC: " fmt, ## args); \
51 } \
52 } while (0)
53 #define ERRPRINT(fmt, args...) \
54 do { \
55 if (SDHC_DEBUG) { \
56 fprintf(stderr, "QEMU SDHC ERROR: " fmt, ## args); \
57 } \
58 } while (0)
60 #define TYPE_SDHCI_BUS "sdhci-bus"
61 #define SDHCI_BUS(obj) OBJECT_CHECK(SDBus, (obj), TYPE_SDHCI_BUS)
63 /* Default SD/MMC host controller features information, which will be
64 * presented in CAPABILITIES register of generic SD host controller at reset.
65 * If not stated otherwise:
66 * 0 - not supported, 1 - supported, other - prohibited.
68 #define SDHC_CAPAB_64BITBUS 0ul /* 64-bit System Bus Support */
69 #define SDHC_CAPAB_18V 1ul /* Voltage support 1.8v */
70 #define SDHC_CAPAB_30V 0ul /* Voltage support 3.0v */
71 #define SDHC_CAPAB_33V 1ul /* Voltage support 3.3v */
72 #define SDHC_CAPAB_SUSPRESUME 0ul /* Suspend/resume support */
73 #define SDHC_CAPAB_SDMA 1ul /* SDMA support */
74 #define SDHC_CAPAB_HIGHSPEED 1ul /* High speed support */
75 #define SDHC_CAPAB_ADMA1 1ul /* ADMA1 support */
76 #define SDHC_CAPAB_ADMA2 1ul /* ADMA2 support */
77 /* Maximum host controller R/W buffers size
78 * Possible values: 512, 1024, 2048 bytes */
79 #define SDHC_CAPAB_MAXBLOCKLENGTH 512ul
80 /* Maximum clock frequency for SDclock in MHz
81 * value in range 10-63 MHz, 0 - not defined */
82 #define SDHC_CAPAB_BASECLKFREQ 52ul
83 #define SDHC_CAPAB_TOUNIT 1ul /* Timeout clock unit 0 - kHz, 1 - MHz */
84 /* Timeout clock frequency 1-63, 0 - not defined */
85 #define SDHC_CAPAB_TOCLKFREQ 52ul
87 /* Now check all parameters and calculate CAPABILITIES REGISTER value */
88 #if SDHC_CAPAB_64BITBUS > 1 || SDHC_CAPAB_18V > 1 || SDHC_CAPAB_30V > 1 || \
89 SDHC_CAPAB_33V > 1 || SDHC_CAPAB_SUSPRESUME > 1 || SDHC_CAPAB_SDMA > 1 || \
90 SDHC_CAPAB_HIGHSPEED > 1 || SDHC_CAPAB_ADMA2 > 1 || SDHC_CAPAB_ADMA1 > 1 ||\
91 SDHC_CAPAB_TOUNIT > 1
92 #error Capabilities features can have value 0 or 1 only!
93 #endif
95 #if SDHC_CAPAB_MAXBLOCKLENGTH == 512
96 #define MAX_BLOCK_LENGTH 0ul
97 #elif SDHC_CAPAB_MAXBLOCKLENGTH == 1024
98 #define MAX_BLOCK_LENGTH 1ul
99 #elif SDHC_CAPAB_MAXBLOCKLENGTH == 2048
100 #define MAX_BLOCK_LENGTH 2ul
101 #else
102 #error Max host controller block size can have value 512, 1024 or 2048 only!
103 #endif
105 #if (SDHC_CAPAB_BASECLKFREQ > 0 && SDHC_CAPAB_BASECLKFREQ < 10) || \
106 SDHC_CAPAB_BASECLKFREQ > 63
107 #error SDclock frequency can have value in range 0, 10-63 only!
108 #endif
110 #if SDHC_CAPAB_TOCLKFREQ > 63
111 #error Timeout clock frequency can have value in range 0-63 only!
112 #endif
114 #define SDHC_CAPAB_REG_DEFAULT \
115 ((SDHC_CAPAB_64BITBUS << 28) | (SDHC_CAPAB_18V << 26) | \
116 (SDHC_CAPAB_30V << 25) | (SDHC_CAPAB_33V << 24) | \
117 (SDHC_CAPAB_SUSPRESUME << 23) | (SDHC_CAPAB_SDMA << 22) | \
118 (SDHC_CAPAB_HIGHSPEED << 21) | (SDHC_CAPAB_ADMA1 << 20) | \
119 (SDHC_CAPAB_ADMA2 << 19) | (MAX_BLOCK_LENGTH << 16) | \
120 (SDHC_CAPAB_BASECLKFREQ << 8) | (SDHC_CAPAB_TOUNIT << 7) | \
121 (SDHC_CAPAB_TOCLKFREQ))
123 #define MASK_TRNMOD 0x0037
124 #define MASKED_WRITE(reg, mask, val) (reg = (reg & (mask)) | (val))
126 static uint8_t sdhci_slotint(SDHCIState *s)
128 return (s->norintsts & s->norintsigen) || (s->errintsts & s->errintsigen) ||
129 ((s->norintsts & SDHC_NIS_INSERT) && (s->wakcon & SDHC_WKUP_ON_INS)) ||
130 ((s->norintsts & SDHC_NIS_REMOVE) && (s->wakcon & SDHC_WKUP_ON_RMV));
133 static inline void sdhci_update_irq(SDHCIState *s)
135 qemu_set_irq(s->irq, sdhci_slotint(s));
138 static void sdhci_raise_insertion_irq(void *opaque)
140 SDHCIState *s = (SDHCIState *)opaque;
142 if (s->norintsts & SDHC_NIS_REMOVE) {
143 timer_mod(s->insert_timer,
144 qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) + SDHC_INSERTION_DELAY);
145 } else {
146 s->prnsts = 0x1ff0000;
147 if (s->norintstsen & SDHC_NISEN_INSERT) {
148 s->norintsts |= SDHC_NIS_INSERT;
150 sdhci_update_irq(s);
154 static void sdhci_set_inserted(DeviceState *dev, bool level)
156 SDHCIState *s = (SDHCIState *)dev;
157 DPRINT_L1("Card state changed: %s!\n", level ? "insert" : "eject");
159 if ((s->norintsts & SDHC_NIS_REMOVE) && level) {
160 /* Give target some time to notice card ejection */
161 timer_mod(s->insert_timer,
162 qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) + SDHC_INSERTION_DELAY);
163 } else {
164 if (level) {
165 s->prnsts = 0x1ff0000;
166 if (s->norintstsen & SDHC_NISEN_INSERT) {
167 s->norintsts |= SDHC_NIS_INSERT;
169 } else {
170 s->prnsts = 0x1fa0000;
171 s->pwrcon &= ~SDHC_POWER_ON;
172 s->clkcon &= ~SDHC_CLOCK_SDCLK_EN;
173 if (s->norintstsen & SDHC_NISEN_REMOVE) {
174 s->norintsts |= SDHC_NIS_REMOVE;
177 sdhci_update_irq(s);
181 static void sdhci_set_readonly(DeviceState *dev, bool level)
183 SDHCIState *s = (SDHCIState *)dev;
185 if (level) {
186 s->prnsts &= ~SDHC_WRITE_PROTECT;
187 } else {
188 /* Write enabled */
189 s->prnsts |= SDHC_WRITE_PROTECT;
193 static void sdhci_reset(SDHCIState *s)
195 DeviceState *dev = DEVICE(s);
197 timer_del(s->insert_timer);
198 timer_del(s->transfer_timer);
199 /* Set all registers to 0. Capabilities registers are not cleared
200 * and assumed to always preserve their value, given to them during
201 * initialization */
202 memset(&s->sdmasysad, 0, (uintptr_t)&s->capareg - (uintptr_t)&s->sdmasysad);
204 /* Reset other state based on current card insertion/readonly status */
205 sdhci_set_inserted(dev, sdbus_get_inserted(&s->sdbus));
206 sdhci_set_readonly(dev, sdbus_get_readonly(&s->sdbus));
208 s->data_count = 0;
209 s->stopped_state = sdhc_not_stopped;
210 s->pending_insert_state = false;
213 static void sdhci_poweron_reset(DeviceState *dev)
215 /* QOM (ie power-on) reset. This is identical to reset
216 * commanded via device register apart from handling of the
217 * 'pending insert on powerup' quirk.
219 SDHCIState *s = (SDHCIState *)dev;
221 sdhci_reset(s);
223 if (s->pending_insert_quirk) {
224 s->pending_insert_state = true;
228 static void sdhci_data_transfer(void *opaque);
230 static void sdhci_send_command(SDHCIState *s)
232 SDRequest request;
233 uint8_t response[16];
234 int rlen;
236 s->errintsts = 0;
237 s->acmd12errsts = 0;
238 request.cmd = s->cmdreg >> 8;
239 request.arg = s->argument;
240 DPRINT_L1("sending CMD%u ARG[0x%08x]\n", request.cmd, request.arg);
241 rlen = sdbus_do_command(&s->sdbus, &request, response);
243 if (s->cmdreg & SDHC_CMD_RESPONSE) {
244 if (rlen == 4) {
245 s->rspreg[0] = (response[0] << 24) | (response[1] << 16) |
246 (response[2] << 8) | response[3];
247 s->rspreg[1] = s->rspreg[2] = s->rspreg[3] = 0;
248 DPRINT_L1("Response: RSPREG[31..0]=0x%08x\n", s->rspreg[0]);
249 } else if (rlen == 16) {
250 s->rspreg[0] = (response[11] << 24) | (response[12] << 16) |
251 (response[13] << 8) | response[14];
252 s->rspreg[1] = (response[7] << 24) | (response[8] << 16) |
253 (response[9] << 8) | response[10];
254 s->rspreg[2] = (response[3] << 24) | (response[4] << 16) |
255 (response[5] << 8) | response[6];
256 s->rspreg[3] = (response[0] << 16) | (response[1] << 8) |
257 response[2];
258 DPRINT_L1("Response received:\n RSPREG[127..96]=0x%08x, RSPREG[95.."
259 "64]=0x%08x,\n RSPREG[63..32]=0x%08x, RSPREG[31..0]=0x%08x\n",
260 s->rspreg[3], s->rspreg[2], s->rspreg[1], s->rspreg[0]);
261 } else {
262 ERRPRINT("Timeout waiting for command response\n");
263 if (s->errintstsen & SDHC_EISEN_CMDTIMEOUT) {
264 s->errintsts |= SDHC_EIS_CMDTIMEOUT;
265 s->norintsts |= SDHC_NIS_ERR;
269 if ((s->norintstsen & SDHC_NISEN_TRSCMP) &&
270 (s->cmdreg & SDHC_CMD_RESPONSE) == SDHC_CMD_RSP_WITH_BUSY) {
271 s->norintsts |= SDHC_NIS_TRSCMP;
275 if (s->norintstsen & SDHC_NISEN_CMDCMP) {
276 s->norintsts |= SDHC_NIS_CMDCMP;
279 sdhci_update_irq(s);
281 if (s->blksize && (s->cmdreg & SDHC_CMD_DATA_PRESENT)) {
282 s->data_count = 0;
283 sdhci_data_transfer(s);
287 static void sdhci_end_transfer(SDHCIState *s)
289 /* Automatically send CMD12 to stop transfer if AutoCMD12 enabled */
290 if ((s->trnmod & SDHC_TRNS_ACMD12) != 0) {
291 SDRequest request;
292 uint8_t response[16];
294 request.cmd = 0x0C;
295 request.arg = 0;
296 DPRINT_L1("Automatically issue CMD%d %08x\n", request.cmd, request.arg);
297 sdbus_do_command(&s->sdbus, &request, response);
298 /* Auto CMD12 response goes to the upper Response register */
299 s->rspreg[3] = (response[0] << 24) | (response[1] << 16) |
300 (response[2] << 8) | response[3];
303 s->prnsts &= ~(SDHC_DOING_READ | SDHC_DOING_WRITE |
304 SDHC_DAT_LINE_ACTIVE | SDHC_DATA_INHIBIT |
305 SDHC_SPACE_AVAILABLE | SDHC_DATA_AVAILABLE);
307 if (s->norintstsen & SDHC_NISEN_TRSCMP) {
308 s->norintsts |= SDHC_NIS_TRSCMP;
311 sdhci_update_irq(s);
315 * Programmed i/o data transfer
318 /* Fill host controller's read buffer with BLKSIZE bytes of data from card */
319 static void sdhci_read_block_from_card(SDHCIState *s)
321 int index = 0;
323 if ((s->trnmod & SDHC_TRNS_MULTI) &&
324 (s->trnmod & SDHC_TRNS_BLK_CNT_EN) && (s->blkcnt == 0)) {
325 return;
328 for (index = 0; index < (s->blksize & 0x0fff); index++) {
329 s->fifo_buffer[index] = sdbus_read_data(&s->sdbus);
332 /* New data now available for READ through Buffer Port Register */
333 s->prnsts |= SDHC_DATA_AVAILABLE;
334 if (s->norintstsen & SDHC_NISEN_RBUFRDY) {
335 s->norintsts |= SDHC_NIS_RBUFRDY;
338 /* Clear DAT line active status if that was the last block */
339 if ((s->trnmod & SDHC_TRNS_MULTI) == 0 ||
340 ((s->trnmod & SDHC_TRNS_MULTI) && s->blkcnt == 1)) {
341 s->prnsts &= ~SDHC_DAT_LINE_ACTIVE;
344 /* If stop at block gap request was set and it's not the last block of
345 * data - generate Block Event interrupt */
346 if (s->stopped_state == sdhc_gap_read && (s->trnmod & SDHC_TRNS_MULTI) &&
347 s->blkcnt != 1) {
348 s->prnsts &= ~SDHC_DAT_LINE_ACTIVE;
349 if (s->norintstsen & SDHC_EISEN_BLKGAP) {
350 s->norintsts |= SDHC_EIS_BLKGAP;
354 sdhci_update_irq(s);
357 /* Read @size byte of data from host controller @s BUFFER DATA PORT register */
358 static uint32_t sdhci_read_dataport(SDHCIState *s, unsigned size)
360 uint32_t value = 0;
361 int i;
363 /* first check that a valid data exists in host controller input buffer */
364 if ((s->prnsts & SDHC_DATA_AVAILABLE) == 0) {
365 ERRPRINT("Trying to read from empty buffer\n");
366 return 0;
369 for (i = 0; i < size; i++) {
370 value |= s->fifo_buffer[s->data_count] << i * 8;
371 s->data_count++;
372 /* check if we've read all valid data (blksize bytes) from buffer */
373 if ((s->data_count) >= (s->blksize & 0x0fff)) {
374 DPRINT_L2("All %u bytes of data have been read from input buffer\n",
375 s->data_count);
376 s->prnsts &= ~SDHC_DATA_AVAILABLE; /* no more data in a buffer */
377 s->data_count = 0; /* next buff read must start at position [0] */
379 if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) {
380 s->blkcnt--;
383 /* if that was the last block of data */
384 if ((s->trnmod & SDHC_TRNS_MULTI) == 0 ||
385 ((s->trnmod & SDHC_TRNS_BLK_CNT_EN) && (s->blkcnt == 0)) ||
386 /* stop at gap request */
387 (s->stopped_state == sdhc_gap_read &&
388 !(s->prnsts & SDHC_DAT_LINE_ACTIVE))) {
389 sdhci_end_transfer(s);
390 } else { /* if there are more data, read next block from card */
391 sdhci_read_block_from_card(s);
393 break;
397 return value;
400 /* Write data from host controller FIFO to card */
401 static void sdhci_write_block_to_card(SDHCIState *s)
403 int index = 0;
405 if (s->prnsts & SDHC_SPACE_AVAILABLE) {
406 if (s->norintstsen & SDHC_NISEN_WBUFRDY) {
407 s->norintsts |= SDHC_NIS_WBUFRDY;
409 sdhci_update_irq(s);
410 return;
413 if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) {
414 if (s->blkcnt == 0) {
415 return;
416 } else {
417 s->blkcnt--;
421 for (index = 0; index < (s->blksize & 0x0fff); index++) {
422 sdbus_write_data(&s->sdbus, s->fifo_buffer[index]);
425 /* Next data can be written through BUFFER DATORT register */
426 s->prnsts |= SDHC_SPACE_AVAILABLE;
428 /* Finish transfer if that was the last block of data */
429 if ((s->trnmod & SDHC_TRNS_MULTI) == 0 ||
430 ((s->trnmod & SDHC_TRNS_MULTI) &&
431 (s->trnmod & SDHC_TRNS_BLK_CNT_EN) && (s->blkcnt == 0))) {
432 sdhci_end_transfer(s);
433 } else if (s->norintstsen & SDHC_NISEN_WBUFRDY) {
434 s->norintsts |= SDHC_NIS_WBUFRDY;
437 /* Generate Block Gap Event if requested and if not the last block */
438 if (s->stopped_state == sdhc_gap_write && (s->trnmod & SDHC_TRNS_MULTI) &&
439 s->blkcnt > 0) {
440 s->prnsts &= ~SDHC_DOING_WRITE;
441 if (s->norintstsen & SDHC_EISEN_BLKGAP) {
442 s->norintsts |= SDHC_EIS_BLKGAP;
444 sdhci_end_transfer(s);
447 sdhci_update_irq(s);
450 /* Write @size bytes of @value data to host controller @s Buffer Data Port
451 * register */
452 static void sdhci_write_dataport(SDHCIState *s, uint32_t value, unsigned size)
454 unsigned i;
456 /* Check that there is free space left in a buffer */
457 if (!(s->prnsts & SDHC_SPACE_AVAILABLE)) {
458 ERRPRINT("Can't write to data buffer: buffer full\n");
459 return;
462 for (i = 0; i < size; i++) {
463 s->fifo_buffer[s->data_count] = value & 0xFF;
464 s->data_count++;
465 value >>= 8;
466 if (s->data_count >= (s->blksize & 0x0fff)) {
467 DPRINT_L2("write buffer filled with %u bytes of data\n",
468 s->data_count);
469 s->data_count = 0;
470 s->prnsts &= ~SDHC_SPACE_AVAILABLE;
471 if (s->prnsts & SDHC_DOING_WRITE) {
472 sdhci_write_block_to_card(s);
479 * Single DMA data transfer
482 /* Multi block SDMA transfer */
483 static void sdhci_sdma_transfer_multi_blocks(SDHCIState *s)
485 bool page_aligned = false;
486 unsigned int n, begin;
487 const uint16_t block_size = s->blksize & 0x0fff;
488 uint32_t boundary_chk = 1 << (((s->blksize & 0xf000) >> 12) + 12);
489 uint32_t boundary_count = boundary_chk - (s->sdmasysad % boundary_chk);
491 if (!(s->trnmod & SDHC_TRNS_BLK_CNT_EN) || !s->blkcnt) {
492 qemu_log_mask(LOG_UNIMP, "infinite transfer is not supported\n");
493 return;
496 /* XXX: Some sd/mmc drivers (for example, u-boot-slp) do not account for
497 * possible stop at page boundary if initial address is not page aligned,
498 * allow them to work properly */
499 if ((s->sdmasysad % boundary_chk) == 0) {
500 page_aligned = true;
503 if (s->trnmod & SDHC_TRNS_READ) {
504 s->prnsts |= SDHC_DOING_READ | SDHC_DATA_INHIBIT |
505 SDHC_DAT_LINE_ACTIVE;
506 while (s->blkcnt) {
507 if (s->data_count == 0) {
508 for (n = 0; n < block_size; n++) {
509 s->fifo_buffer[n] = sdbus_read_data(&s->sdbus);
512 begin = s->data_count;
513 if (((boundary_count + begin) < block_size) && page_aligned) {
514 s->data_count = boundary_count + begin;
515 boundary_count = 0;
516 } else {
517 s->data_count = block_size;
518 boundary_count -= block_size - begin;
519 if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) {
520 s->blkcnt--;
523 dma_memory_write(&address_space_memory, s->sdmasysad,
524 &s->fifo_buffer[begin], s->data_count - begin);
525 s->sdmasysad += s->data_count - begin;
526 if (s->data_count == block_size) {
527 s->data_count = 0;
529 if (page_aligned && boundary_count == 0) {
530 break;
533 } else {
534 s->prnsts |= SDHC_DOING_WRITE | SDHC_DATA_INHIBIT |
535 SDHC_DAT_LINE_ACTIVE;
536 while (s->blkcnt) {
537 begin = s->data_count;
538 if (((boundary_count + begin) < block_size) && page_aligned) {
539 s->data_count = boundary_count + begin;
540 boundary_count = 0;
541 } else {
542 s->data_count = block_size;
543 boundary_count -= block_size - begin;
545 dma_memory_read(&address_space_memory, s->sdmasysad,
546 &s->fifo_buffer[begin], s->data_count - begin);
547 s->sdmasysad += s->data_count - begin;
548 if (s->data_count == block_size) {
549 for (n = 0; n < block_size; n++) {
550 sdbus_write_data(&s->sdbus, s->fifo_buffer[n]);
552 s->data_count = 0;
553 if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) {
554 s->blkcnt--;
557 if (page_aligned && boundary_count == 0) {
558 break;
563 if (s->blkcnt == 0) {
564 sdhci_end_transfer(s);
565 } else {
566 if (s->norintstsen & SDHC_NISEN_DMA) {
567 s->norintsts |= SDHC_NIS_DMA;
569 sdhci_update_irq(s);
573 /* single block SDMA transfer */
574 static void sdhci_sdma_transfer_single_block(SDHCIState *s)
576 int n;
577 uint32_t datacnt = s->blksize & 0x0fff;
579 if (s->trnmod & SDHC_TRNS_READ) {
580 for (n = 0; n < datacnt; n++) {
581 s->fifo_buffer[n] = sdbus_read_data(&s->sdbus);
583 dma_memory_write(&address_space_memory, s->sdmasysad, s->fifo_buffer,
584 datacnt);
585 } else {
586 dma_memory_read(&address_space_memory, s->sdmasysad, s->fifo_buffer,
587 datacnt);
588 for (n = 0; n < datacnt; n++) {
589 sdbus_write_data(&s->sdbus, s->fifo_buffer[n]);
592 s->blkcnt--;
594 sdhci_end_transfer(s);
597 typedef struct ADMADescr {
598 hwaddr addr;
599 uint16_t length;
600 uint8_t attr;
601 uint8_t incr;
602 } ADMADescr;
604 static void get_adma_description(SDHCIState *s, ADMADescr *dscr)
606 uint32_t adma1 = 0;
607 uint64_t adma2 = 0;
608 hwaddr entry_addr = (hwaddr)s->admasysaddr;
609 switch (SDHC_DMA_TYPE(s->hostctl)) {
610 case SDHC_CTRL_ADMA2_32:
611 dma_memory_read(&address_space_memory, entry_addr, (uint8_t *)&adma2,
612 sizeof(adma2));
613 adma2 = le64_to_cpu(adma2);
614 /* The spec does not specify endianness of descriptor table.
615 * We currently assume that it is LE.
617 dscr->addr = (hwaddr)extract64(adma2, 32, 32) & ~0x3ull;
618 dscr->length = (uint16_t)extract64(adma2, 16, 16);
619 dscr->attr = (uint8_t)extract64(adma2, 0, 7);
620 dscr->incr = 8;
621 break;
622 case SDHC_CTRL_ADMA1_32:
623 dma_memory_read(&address_space_memory, entry_addr, (uint8_t *)&adma1,
624 sizeof(adma1));
625 adma1 = le32_to_cpu(adma1);
626 dscr->addr = (hwaddr)(adma1 & 0xFFFFF000);
627 dscr->attr = (uint8_t)extract32(adma1, 0, 7);
628 dscr->incr = 4;
629 if ((dscr->attr & SDHC_ADMA_ATTR_ACT_MASK) == SDHC_ADMA_ATTR_SET_LEN) {
630 dscr->length = (uint16_t)extract32(adma1, 12, 16);
631 } else {
632 dscr->length = 4096;
634 break;
635 case SDHC_CTRL_ADMA2_64:
636 dma_memory_read(&address_space_memory, entry_addr,
637 (uint8_t *)(&dscr->attr), 1);
638 dma_memory_read(&address_space_memory, entry_addr + 2,
639 (uint8_t *)(&dscr->length), 2);
640 dscr->length = le16_to_cpu(dscr->length);
641 dma_memory_read(&address_space_memory, entry_addr + 4,
642 (uint8_t *)(&dscr->addr), 8);
643 dscr->attr = le64_to_cpu(dscr->attr);
644 dscr->attr &= 0xfffffff8;
645 dscr->incr = 12;
646 break;
650 /* Advanced DMA data transfer */
652 static void sdhci_do_adma(SDHCIState *s)
654 unsigned int n, begin, length;
655 const uint16_t block_size = s->blksize & 0x0fff;
656 ADMADescr dscr;
657 int i;
659 for (i = 0; i < SDHC_ADMA_DESCS_PER_DELAY; ++i) {
660 s->admaerr &= ~SDHC_ADMAERR_LENGTH_MISMATCH;
662 get_adma_description(s, &dscr);
663 DPRINT_L2("ADMA loop: addr=" TARGET_FMT_plx ", len=%d, attr=%x\n",
664 dscr.addr, dscr.length, dscr.attr);
666 if ((dscr.attr & SDHC_ADMA_ATTR_VALID) == 0) {
667 /* Indicate that error occurred in ST_FDS state */
668 s->admaerr &= ~SDHC_ADMAERR_STATE_MASK;
669 s->admaerr |= SDHC_ADMAERR_STATE_ST_FDS;
671 /* Generate ADMA error interrupt */
672 if (s->errintstsen & SDHC_EISEN_ADMAERR) {
673 s->errintsts |= SDHC_EIS_ADMAERR;
674 s->norintsts |= SDHC_NIS_ERR;
677 sdhci_update_irq(s);
678 return;
681 length = dscr.length ? dscr.length : 65536;
683 switch (dscr.attr & SDHC_ADMA_ATTR_ACT_MASK) {
684 case SDHC_ADMA_ATTR_ACT_TRAN: /* data transfer */
686 if (s->trnmod & SDHC_TRNS_READ) {
687 while (length) {
688 if (s->data_count == 0) {
689 for (n = 0; n < block_size; n++) {
690 s->fifo_buffer[n] = sdbus_read_data(&s->sdbus);
693 begin = s->data_count;
694 if ((length + begin) < block_size) {
695 s->data_count = length + begin;
696 length = 0;
697 } else {
698 s->data_count = block_size;
699 length -= block_size - begin;
701 dma_memory_write(&address_space_memory, dscr.addr,
702 &s->fifo_buffer[begin],
703 s->data_count - begin);
704 dscr.addr += s->data_count - begin;
705 if (s->data_count == block_size) {
706 s->data_count = 0;
707 if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) {
708 s->blkcnt--;
709 if (s->blkcnt == 0) {
710 break;
715 } else {
716 while (length) {
717 begin = s->data_count;
718 if ((length + begin) < block_size) {
719 s->data_count = length + begin;
720 length = 0;
721 } else {
722 s->data_count = block_size;
723 length -= block_size - begin;
725 dma_memory_read(&address_space_memory, dscr.addr,
726 &s->fifo_buffer[begin],
727 s->data_count - begin);
728 dscr.addr += s->data_count - begin;
729 if (s->data_count == block_size) {
730 for (n = 0; n < block_size; n++) {
731 sdbus_write_data(&s->sdbus, s->fifo_buffer[n]);
733 s->data_count = 0;
734 if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) {
735 s->blkcnt--;
736 if (s->blkcnt == 0) {
737 break;
743 s->admasysaddr += dscr.incr;
744 break;
745 case SDHC_ADMA_ATTR_ACT_LINK: /* link to next descriptor table */
746 s->admasysaddr = dscr.addr;
747 DPRINT_L1("ADMA link: admasysaddr=0x%" PRIx64 "\n",
748 s->admasysaddr);
749 break;
750 default:
751 s->admasysaddr += dscr.incr;
752 break;
755 if (dscr.attr & SDHC_ADMA_ATTR_INT) {
756 DPRINT_L1("ADMA interrupt: admasysaddr=0x%" PRIx64 "\n",
757 s->admasysaddr);
758 if (s->norintstsen & SDHC_NISEN_DMA) {
759 s->norintsts |= SDHC_NIS_DMA;
762 sdhci_update_irq(s);
765 /* ADMA transfer terminates if blkcnt == 0 or by END attribute */
766 if (((s->trnmod & SDHC_TRNS_BLK_CNT_EN) &&
767 (s->blkcnt == 0)) || (dscr.attr & SDHC_ADMA_ATTR_END)) {
768 DPRINT_L2("ADMA transfer completed\n");
769 if (length || ((dscr.attr & SDHC_ADMA_ATTR_END) &&
770 (s->trnmod & SDHC_TRNS_BLK_CNT_EN) &&
771 s->blkcnt != 0)) {
772 ERRPRINT("SD/MMC host ADMA length mismatch\n");
773 s->admaerr |= SDHC_ADMAERR_LENGTH_MISMATCH |
774 SDHC_ADMAERR_STATE_ST_TFR;
775 if (s->errintstsen & SDHC_EISEN_ADMAERR) {
776 ERRPRINT("Set ADMA error flag\n");
777 s->errintsts |= SDHC_EIS_ADMAERR;
778 s->norintsts |= SDHC_NIS_ERR;
781 sdhci_update_irq(s);
783 sdhci_end_transfer(s);
784 return;
789 /* we have unfinished business - reschedule to continue ADMA */
790 timer_mod(s->transfer_timer,
791 qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) + SDHC_TRANSFER_DELAY);
794 /* Perform data transfer according to controller configuration */
796 static void sdhci_data_transfer(void *opaque)
798 SDHCIState *s = (SDHCIState *)opaque;
800 if (s->trnmod & SDHC_TRNS_DMA) {
801 switch (SDHC_DMA_TYPE(s->hostctl)) {
802 case SDHC_CTRL_SDMA:
803 if ((s->blkcnt == 1) || !(s->trnmod & SDHC_TRNS_MULTI)) {
804 sdhci_sdma_transfer_single_block(s);
805 } else {
806 sdhci_sdma_transfer_multi_blocks(s);
809 break;
810 case SDHC_CTRL_ADMA1_32:
811 if (!(s->capareg & SDHC_CAN_DO_ADMA1)) {
812 ERRPRINT("ADMA1 not supported\n");
813 break;
816 sdhci_do_adma(s);
817 break;
818 case SDHC_CTRL_ADMA2_32:
819 if (!(s->capareg & SDHC_CAN_DO_ADMA2)) {
820 ERRPRINT("ADMA2 not supported\n");
821 break;
824 sdhci_do_adma(s);
825 break;
826 case SDHC_CTRL_ADMA2_64:
827 if (!(s->capareg & SDHC_CAN_DO_ADMA2) ||
828 !(s->capareg & SDHC_64_BIT_BUS_SUPPORT)) {
829 ERRPRINT("64 bit ADMA not supported\n");
830 break;
833 sdhci_do_adma(s);
834 break;
835 default:
836 ERRPRINT("Unsupported DMA type\n");
837 break;
839 } else {
840 if ((s->trnmod & SDHC_TRNS_READ) && sdbus_data_ready(&s->sdbus)) {
841 s->prnsts |= SDHC_DOING_READ | SDHC_DATA_INHIBIT |
842 SDHC_DAT_LINE_ACTIVE;
843 sdhci_read_block_from_card(s);
844 } else {
845 s->prnsts |= SDHC_DOING_WRITE | SDHC_DAT_LINE_ACTIVE |
846 SDHC_SPACE_AVAILABLE | SDHC_DATA_INHIBIT;
847 sdhci_write_block_to_card(s);
852 static bool sdhci_can_issue_command(SDHCIState *s)
854 if (!SDHC_CLOCK_IS_ON(s->clkcon) ||
855 (((s->prnsts & SDHC_DATA_INHIBIT) || s->stopped_state) &&
856 ((s->cmdreg & SDHC_CMD_DATA_PRESENT) ||
857 ((s->cmdreg & SDHC_CMD_RESPONSE) == SDHC_CMD_RSP_WITH_BUSY &&
858 !(SDHC_COMMAND_TYPE(s->cmdreg) == SDHC_CMD_ABORT))))) {
859 return false;
862 return true;
865 /* The Buffer Data Port register must be accessed in sequential and
866 * continuous manner */
867 static inline bool
868 sdhci_buff_access_is_sequential(SDHCIState *s, unsigned byte_num)
870 if ((s->data_count & 0x3) != byte_num) {
871 ERRPRINT("Non-sequential access to Buffer Data Port register"
872 "is prohibited\n");
873 return false;
875 return true;
878 static uint64_t sdhci_read(void *opaque, hwaddr offset, unsigned size)
880 SDHCIState *s = (SDHCIState *)opaque;
881 uint32_t ret = 0;
883 switch (offset & ~0x3) {
884 case SDHC_SYSAD:
885 ret = s->sdmasysad;
886 break;
887 case SDHC_BLKSIZE:
888 ret = s->blksize | (s->blkcnt << 16);
889 break;
890 case SDHC_ARGUMENT:
891 ret = s->argument;
892 break;
893 case SDHC_TRNMOD:
894 ret = s->trnmod | (s->cmdreg << 16);
895 break;
896 case SDHC_RSPREG0 ... SDHC_RSPREG3:
897 ret = s->rspreg[((offset & ~0x3) - SDHC_RSPREG0) >> 2];
898 break;
899 case SDHC_BDATA:
900 if (sdhci_buff_access_is_sequential(s, offset - SDHC_BDATA)) {
901 ret = sdhci_read_dataport(s, size);
902 DPRINT_L2("read %ub: addr[0x%04x] -> %u(0x%x)\n", size, (int)offset,
903 ret, ret);
904 return ret;
906 break;
907 case SDHC_PRNSTS:
908 ret = s->prnsts;
909 break;
910 case SDHC_HOSTCTL:
911 ret = s->hostctl | (s->pwrcon << 8) | (s->blkgap << 16) |
912 (s->wakcon << 24);
913 break;
914 case SDHC_CLKCON:
915 ret = s->clkcon | (s->timeoutcon << 16);
916 break;
917 case SDHC_NORINTSTS:
918 ret = s->norintsts | (s->errintsts << 16);
919 break;
920 case SDHC_NORINTSTSEN:
921 ret = s->norintstsen | (s->errintstsen << 16);
922 break;
923 case SDHC_NORINTSIGEN:
924 ret = s->norintsigen | (s->errintsigen << 16);
925 break;
926 case SDHC_ACMD12ERRSTS:
927 ret = s->acmd12errsts;
928 break;
929 case SDHC_CAPAREG:
930 ret = s->capareg;
931 break;
932 case SDHC_MAXCURR:
933 ret = s->maxcurr;
934 break;
935 case SDHC_ADMAERR:
936 ret = s->admaerr;
937 break;
938 case SDHC_ADMASYSADDR:
939 ret = (uint32_t)s->admasysaddr;
940 break;
941 case SDHC_ADMASYSADDR + 4:
942 ret = (uint32_t)(s->admasysaddr >> 32);
943 break;
944 case SDHC_SLOT_INT_STATUS:
945 ret = (SD_HOST_SPECv2_VERS << 16) | sdhci_slotint(s);
946 break;
947 default:
948 ERRPRINT("bad %ub read: addr[0x%04x]\n", size, (int)offset);
949 break;
952 ret >>= (offset & 0x3) * 8;
953 ret &= (1ULL << (size * 8)) - 1;
954 DPRINT_L2("read %ub: addr[0x%04x] -> %u(0x%x)\n", size, (int)offset, ret, ret);
955 return ret;
958 static inline void sdhci_blkgap_write(SDHCIState *s, uint8_t value)
960 if ((value & SDHC_STOP_AT_GAP_REQ) && (s->blkgap & SDHC_STOP_AT_GAP_REQ)) {
961 return;
963 s->blkgap = value & SDHC_STOP_AT_GAP_REQ;
965 if ((value & SDHC_CONTINUE_REQ) && s->stopped_state &&
966 (s->blkgap & SDHC_STOP_AT_GAP_REQ) == 0) {
967 if (s->stopped_state == sdhc_gap_read) {
968 s->prnsts |= SDHC_DAT_LINE_ACTIVE | SDHC_DOING_READ;
969 sdhci_read_block_from_card(s);
970 } else {
971 s->prnsts |= SDHC_DAT_LINE_ACTIVE | SDHC_DOING_WRITE;
972 sdhci_write_block_to_card(s);
974 s->stopped_state = sdhc_not_stopped;
975 } else if (!s->stopped_state && (value & SDHC_STOP_AT_GAP_REQ)) {
976 if (s->prnsts & SDHC_DOING_READ) {
977 s->stopped_state = sdhc_gap_read;
978 } else if (s->prnsts & SDHC_DOING_WRITE) {
979 s->stopped_state = sdhc_gap_write;
984 static inline void sdhci_reset_write(SDHCIState *s, uint8_t value)
986 switch (value) {
987 case SDHC_RESET_ALL:
988 sdhci_reset(s);
989 break;
990 case SDHC_RESET_CMD:
991 s->prnsts &= ~SDHC_CMD_INHIBIT;
992 s->norintsts &= ~SDHC_NIS_CMDCMP;
993 break;
994 case SDHC_RESET_DATA:
995 s->data_count = 0;
996 s->prnsts &= ~(SDHC_SPACE_AVAILABLE | SDHC_DATA_AVAILABLE |
997 SDHC_DOING_READ | SDHC_DOING_WRITE |
998 SDHC_DATA_INHIBIT | SDHC_DAT_LINE_ACTIVE);
999 s->blkgap &= ~(SDHC_STOP_AT_GAP_REQ | SDHC_CONTINUE_REQ);
1000 s->stopped_state = sdhc_not_stopped;
1001 s->norintsts &= ~(SDHC_NIS_WBUFRDY | SDHC_NIS_RBUFRDY |
1002 SDHC_NIS_DMA | SDHC_NIS_TRSCMP | SDHC_NIS_BLKGAP);
1003 break;
1007 static void
1008 sdhci_write(void *opaque, hwaddr offset, uint64_t val, unsigned size)
1010 SDHCIState *s = (SDHCIState *)opaque;
1011 unsigned shift = 8 * (offset & 0x3);
1012 uint32_t mask = ~(((1ULL << (size * 8)) - 1) << shift);
1013 uint32_t value = val;
1014 value <<= shift;
1016 switch (offset & ~0x3) {
1017 case SDHC_SYSAD:
1018 s->sdmasysad = (s->sdmasysad & mask) | value;
1019 MASKED_WRITE(s->sdmasysad, mask, value);
1020 /* Writing to last byte of sdmasysad might trigger transfer */
1021 if (!(mask & 0xFF000000) && TRANSFERRING_DATA(s->prnsts) && s->blkcnt &&
1022 s->blksize && SDHC_DMA_TYPE(s->hostctl) == SDHC_CTRL_SDMA) {
1023 if (s->trnmod & SDHC_TRNS_MULTI) {
1024 sdhci_sdma_transfer_multi_blocks(s);
1025 } else {
1026 sdhci_sdma_transfer_single_block(s);
1029 break;
1030 case SDHC_BLKSIZE:
1031 if (!TRANSFERRING_DATA(s->prnsts)) {
1032 MASKED_WRITE(s->blksize, mask, value);
1033 MASKED_WRITE(s->blkcnt, mask >> 16, value >> 16);
1036 /* Limit block size to the maximum buffer size */
1037 if (extract32(s->blksize, 0, 12) > s->buf_maxsz) {
1038 qemu_log_mask(LOG_GUEST_ERROR, "%s: Size 0x%x is larger than " \
1039 "the maximum buffer 0x%x", __func__, s->blksize,
1040 s->buf_maxsz);
1042 s->blksize = deposit32(s->blksize, 0, 12, s->buf_maxsz);
1045 break;
1046 case SDHC_ARGUMENT:
1047 MASKED_WRITE(s->argument, mask, value);
1048 break;
1049 case SDHC_TRNMOD:
1050 /* DMA can be enabled only if it is supported as indicated by
1051 * capabilities register */
1052 if (!(s->capareg & SDHC_CAN_DO_DMA)) {
1053 value &= ~SDHC_TRNS_DMA;
1055 MASKED_WRITE(s->trnmod, mask, value & MASK_TRNMOD);
1056 MASKED_WRITE(s->cmdreg, mask >> 16, value >> 16);
1058 /* Writing to the upper byte of CMDREG triggers SD command generation */
1059 if ((mask & 0xFF000000) || !sdhci_can_issue_command(s)) {
1060 break;
1063 sdhci_send_command(s);
1064 break;
1065 case SDHC_BDATA:
1066 if (sdhci_buff_access_is_sequential(s, offset - SDHC_BDATA)) {
1067 sdhci_write_dataport(s, value >> shift, size);
1069 break;
1070 case SDHC_HOSTCTL:
1071 if (!(mask & 0xFF0000)) {
1072 sdhci_blkgap_write(s, value >> 16);
1074 MASKED_WRITE(s->hostctl, mask, value);
1075 MASKED_WRITE(s->pwrcon, mask >> 8, value >> 8);
1076 MASKED_WRITE(s->wakcon, mask >> 24, value >> 24);
1077 if (!(s->prnsts & SDHC_CARD_PRESENT) || ((s->pwrcon >> 1) & 0x7) < 5 ||
1078 !(s->capareg & (1 << (31 - ((s->pwrcon >> 1) & 0x7))))) {
1079 s->pwrcon &= ~SDHC_POWER_ON;
1081 break;
1082 case SDHC_CLKCON:
1083 if (!(mask & 0xFF000000)) {
1084 sdhci_reset_write(s, value >> 24);
1086 MASKED_WRITE(s->clkcon, mask, value);
1087 MASKED_WRITE(s->timeoutcon, mask >> 16, value >> 16);
1088 if (s->clkcon & SDHC_CLOCK_INT_EN) {
1089 s->clkcon |= SDHC_CLOCK_INT_STABLE;
1090 } else {
1091 s->clkcon &= ~SDHC_CLOCK_INT_STABLE;
1093 break;
1094 case SDHC_NORINTSTS:
1095 if (s->norintstsen & SDHC_NISEN_CARDINT) {
1096 value &= ~SDHC_NIS_CARDINT;
1098 s->norintsts &= mask | ~value;
1099 s->errintsts &= (mask >> 16) | ~(value >> 16);
1100 if (s->errintsts) {
1101 s->norintsts |= SDHC_NIS_ERR;
1102 } else {
1103 s->norintsts &= ~SDHC_NIS_ERR;
1105 sdhci_update_irq(s);
1106 break;
1107 case SDHC_NORINTSTSEN:
1108 MASKED_WRITE(s->norintstsen, mask, value);
1109 MASKED_WRITE(s->errintstsen, mask >> 16, value >> 16);
1110 s->norintsts &= s->norintstsen;
1111 s->errintsts &= s->errintstsen;
1112 if (s->errintsts) {
1113 s->norintsts |= SDHC_NIS_ERR;
1114 } else {
1115 s->norintsts &= ~SDHC_NIS_ERR;
1117 /* Quirk for Raspberry Pi: pending card insert interrupt
1118 * appears when first enabled after power on */
1119 if ((s->norintstsen & SDHC_NISEN_INSERT) && s->pending_insert_state) {
1120 assert(s->pending_insert_quirk);
1121 s->norintsts |= SDHC_NIS_INSERT;
1122 s->pending_insert_state = false;
1124 sdhci_update_irq(s);
1125 break;
1126 case SDHC_NORINTSIGEN:
1127 MASKED_WRITE(s->norintsigen, mask, value);
1128 MASKED_WRITE(s->errintsigen, mask >> 16, value >> 16);
1129 sdhci_update_irq(s);
1130 break;
1131 case SDHC_ADMAERR:
1132 MASKED_WRITE(s->admaerr, mask, value);
1133 break;
1134 case SDHC_ADMASYSADDR:
1135 s->admasysaddr = (s->admasysaddr & (0xFFFFFFFF00000000ULL |
1136 (uint64_t)mask)) | (uint64_t)value;
1137 break;
1138 case SDHC_ADMASYSADDR + 4:
1139 s->admasysaddr = (s->admasysaddr & (0x00000000FFFFFFFFULL |
1140 ((uint64_t)mask << 32))) | ((uint64_t)value << 32);
1141 break;
1142 case SDHC_FEAER:
1143 s->acmd12errsts |= value;
1144 s->errintsts |= (value >> 16) & s->errintstsen;
1145 if (s->acmd12errsts) {
1146 s->errintsts |= SDHC_EIS_CMD12ERR;
1148 if (s->errintsts) {
1149 s->norintsts |= SDHC_NIS_ERR;
1151 sdhci_update_irq(s);
1152 break;
1153 default:
1154 ERRPRINT("bad %ub write offset: addr[0x%04x] <- %u(0x%x)\n",
1155 size, (int)offset, value >> shift, value >> shift);
1156 break;
1158 DPRINT_L2("write %ub: addr[0x%04x] <- %u(0x%x)\n",
1159 size, (int)offset, value >> shift, value >> shift);
1162 static const MemoryRegionOps sdhci_mmio_ops = {
1163 .read = sdhci_read,
1164 .write = sdhci_write,
1165 .valid = {
1166 .min_access_size = 1,
1167 .max_access_size = 4,
1168 .unaligned = false
1170 .endianness = DEVICE_LITTLE_ENDIAN,
1173 static inline unsigned int sdhci_get_fifolen(SDHCIState *s)
1175 switch (SDHC_CAPAB_BLOCKSIZE(s->capareg)) {
1176 case 0:
1177 return 512;
1178 case 1:
1179 return 1024;
1180 case 2:
1181 return 2048;
1182 default:
1183 hw_error("SDHC: unsupported value for maximum block size\n");
1184 return 0;
1188 static void sdhci_initfn(SDHCIState *s)
1190 qbus_create_inplace(&s->sdbus, sizeof(s->sdbus),
1191 TYPE_SDHCI_BUS, DEVICE(s), "sd-bus");
1193 s->insert_timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, sdhci_raise_insertion_irq, s);
1194 s->transfer_timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, sdhci_data_transfer, s);
1197 static void sdhci_uninitfn(SDHCIState *s)
1199 timer_del(s->insert_timer);
1200 timer_free(s->insert_timer);
1201 timer_del(s->transfer_timer);
1202 timer_free(s->transfer_timer);
1204 g_free(s->fifo_buffer);
1205 s->fifo_buffer = NULL;
1208 static bool sdhci_pending_insert_vmstate_needed(void *opaque)
1210 SDHCIState *s = opaque;
1212 return s->pending_insert_state;
1215 static const VMStateDescription sdhci_pending_insert_vmstate = {
1216 .name = "sdhci/pending-insert",
1217 .version_id = 1,
1218 .minimum_version_id = 1,
1219 .needed = sdhci_pending_insert_vmstate_needed,
1220 .fields = (VMStateField[]) {
1221 VMSTATE_BOOL(pending_insert_state, SDHCIState),
1222 VMSTATE_END_OF_LIST()
1226 const VMStateDescription sdhci_vmstate = {
1227 .name = "sdhci",
1228 .version_id = 1,
1229 .minimum_version_id = 1,
1230 .fields = (VMStateField[]) {
1231 VMSTATE_UINT32(sdmasysad, SDHCIState),
1232 VMSTATE_UINT16(blksize, SDHCIState),
1233 VMSTATE_UINT16(blkcnt, SDHCIState),
1234 VMSTATE_UINT32(argument, SDHCIState),
1235 VMSTATE_UINT16(trnmod, SDHCIState),
1236 VMSTATE_UINT16(cmdreg, SDHCIState),
1237 VMSTATE_UINT32_ARRAY(rspreg, SDHCIState, 4),
1238 VMSTATE_UINT32(prnsts, SDHCIState),
1239 VMSTATE_UINT8(hostctl, SDHCIState),
1240 VMSTATE_UINT8(pwrcon, SDHCIState),
1241 VMSTATE_UINT8(blkgap, SDHCIState),
1242 VMSTATE_UINT8(wakcon, SDHCIState),
1243 VMSTATE_UINT16(clkcon, SDHCIState),
1244 VMSTATE_UINT8(timeoutcon, SDHCIState),
1245 VMSTATE_UINT8(admaerr, SDHCIState),
1246 VMSTATE_UINT16(norintsts, SDHCIState),
1247 VMSTATE_UINT16(errintsts, SDHCIState),
1248 VMSTATE_UINT16(norintstsen, SDHCIState),
1249 VMSTATE_UINT16(errintstsen, SDHCIState),
1250 VMSTATE_UINT16(norintsigen, SDHCIState),
1251 VMSTATE_UINT16(errintsigen, SDHCIState),
1252 VMSTATE_UINT16(acmd12errsts, SDHCIState),
1253 VMSTATE_UINT16(data_count, SDHCIState),
1254 VMSTATE_UINT64(admasysaddr, SDHCIState),
1255 VMSTATE_UINT8(stopped_state, SDHCIState),
1256 VMSTATE_VBUFFER_UINT32(fifo_buffer, SDHCIState, 1, NULL, buf_maxsz),
1257 VMSTATE_TIMER_PTR(insert_timer, SDHCIState),
1258 VMSTATE_TIMER_PTR(transfer_timer, SDHCIState),
1259 VMSTATE_END_OF_LIST()
1261 .subsections = (const VMStateDescription*[]) {
1262 &sdhci_pending_insert_vmstate,
1263 NULL
1267 /* Capabilities registers provide information on supported features of this
1268 * specific host controller implementation */
1269 static Property sdhci_pci_properties[] = {
1270 DEFINE_PROP_UINT32("capareg", SDHCIState, capareg,
1271 SDHC_CAPAB_REG_DEFAULT),
1272 DEFINE_PROP_UINT32("maxcurr", SDHCIState, maxcurr, 0),
1273 DEFINE_PROP_END_OF_LIST(),
1276 static void sdhci_pci_realize(PCIDevice *dev, Error **errp)
1278 SDHCIState *s = PCI_SDHCI(dev);
1279 dev->config[PCI_CLASS_PROG] = 0x01; /* Standard Host supported DMA */
1280 dev->config[PCI_INTERRUPT_PIN] = 0x01; /* interrupt pin A */
1281 sdhci_initfn(s);
1282 s->buf_maxsz = sdhci_get_fifolen(s);
1283 s->fifo_buffer = g_malloc0(s->buf_maxsz);
1284 s->irq = pci_allocate_irq(dev);
1285 memory_region_init_io(&s->iomem, OBJECT(s), &sdhci_mmio_ops, s, "sdhci",
1286 SDHC_REGISTERS_MAP_SIZE);
1287 pci_register_bar(dev, 0, 0, &s->iomem);
1290 static void sdhci_pci_exit(PCIDevice *dev)
1292 SDHCIState *s = PCI_SDHCI(dev);
1293 sdhci_uninitfn(s);
1296 static void sdhci_pci_class_init(ObjectClass *klass, void *data)
1298 DeviceClass *dc = DEVICE_CLASS(klass);
1299 PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
1301 k->realize = sdhci_pci_realize;
1302 k->exit = sdhci_pci_exit;
1303 k->vendor_id = PCI_VENDOR_ID_REDHAT;
1304 k->device_id = PCI_DEVICE_ID_REDHAT_SDHCI;
1305 k->class_id = PCI_CLASS_SYSTEM_SDHCI;
1306 set_bit(DEVICE_CATEGORY_STORAGE, dc->categories);
1307 dc->vmsd = &sdhci_vmstate;
1308 dc->props = sdhci_pci_properties;
1309 dc->reset = sdhci_poweron_reset;
1312 static const TypeInfo sdhci_pci_info = {
1313 .name = TYPE_PCI_SDHCI,
1314 .parent = TYPE_PCI_DEVICE,
1315 .instance_size = sizeof(SDHCIState),
1316 .class_init = sdhci_pci_class_init,
1317 .interfaces = (InterfaceInfo[]) {
1318 { INTERFACE_CONVENTIONAL_PCI_DEVICE },
1319 { },
1323 static Property sdhci_sysbus_properties[] = {
1324 DEFINE_PROP_UINT32("capareg", SDHCIState, capareg,
1325 SDHC_CAPAB_REG_DEFAULT),
1326 DEFINE_PROP_UINT32("maxcurr", SDHCIState, maxcurr, 0),
1327 DEFINE_PROP_BOOL("pending-insert-quirk", SDHCIState, pending_insert_quirk,
1328 false),
1329 DEFINE_PROP_END_OF_LIST(),
1332 static void sdhci_sysbus_init(Object *obj)
1334 SDHCIState *s = SYSBUS_SDHCI(obj);
1336 sdhci_initfn(s);
1339 static void sdhci_sysbus_finalize(Object *obj)
1341 SDHCIState *s = SYSBUS_SDHCI(obj);
1342 sdhci_uninitfn(s);
1345 static void sdhci_sysbus_realize(DeviceState *dev, Error ** errp)
1347 SDHCIState *s = SYSBUS_SDHCI(dev);
1348 SysBusDevice *sbd = SYS_BUS_DEVICE(dev);
1350 s->buf_maxsz = sdhci_get_fifolen(s);
1351 s->fifo_buffer = g_malloc0(s->buf_maxsz);
1352 sysbus_init_irq(sbd, &s->irq);
1353 memory_region_init_io(&s->iomem, OBJECT(s), &sdhci_mmio_ops, s, "sdhci",
1354 SDHC_REGISTERS_MAP_SIZE);
1355 sysbus_init_mmio(sbd, &s->iomem);
1358 static void sdhci_sysbus_class_init(ObjectClass *klass, void *data)
1360 DeviceClass *dc = DEVICE_CLASS(klass);
1362 dc->vmsd = &sdhci_vmstate;
1363 dc->props = sdhci_sysbus_properties;
1364 dc->realize = sdhci_sysbus_realize;
1365 dc->reset = sdhci_poweron_reset;
1368 static const TypeInfo sdhci_sysbus_info = {
1369 .name = TYPE_SYSBUS_SDHCI,
1370 .parent = TYPE_SYS_BUS_DEVICE,
1371 .instance_size = sizeof(SDHCIState),
1372 .instance_init = sdhci_sysbus_init,
1373 .instance_finalize = sdhci_sysbus_finalize,
1374 .class_init = sdhci_sysbus_class_init,
1377 static void sdhci_bus_class_init(ObjectClass *klass, void *data)
1379 SDBusClass *sbc = SD_BUS_CLASS(klass);
1381 sbc->set_inserted = sdhci_set_inserted;
1382 sbc->set_readonly = sdhci_set_readonly;
1385 static const TypeInfo sdhci_bus_info = {
1386 .name = TYPE_SDHCI_BUS,
1387 .parent = TYPE_SD_BUS,
1388 .instance_size = sizeof(SDBus),
1389 .class_init = sdhci_bus_class_init,
1392 static void sdhci_register_types(void)
1394 type_register_static(&sdhci_pci_info);
1395 type_register_static(&sdhci_sysbus_info);
1396 type_register_static(&sdhci_bus_info);
1399 type_init(sdhci_register_types)