target-alpha: Fix compilation errors for 32 bit hosts
[qemu/ar7.git] / hw / pci.h
blob86a81c8273082d4a725b7e4d7b568388a2a6e2d0
1 #ifndef QEMU_PCI_H
2 #define QEMU_PCI_H
4 #include "qemu-common.h"
5 #include "qobject.h"
7 #include "qdev.h"
8 #include "memory.h"
10 /* PCI includes legacy ISA access. */
11 #include "isa.h"
13 #include "pcie.h"
15 /* PCI bus */
17 #define PCI_DEVFN(slot, func) ((((slot) & 0x1f) << 3) | ((func) & 0x07))
18 #define PCI_SLOT(devfn) (((devfn) >> 3) & 0x1f)
19 #define PCI_FUNC(devfn) ((devfn) & 0x07)
20 #define PCI_SLOT_MAX 32
21 #define PCI_FUNC_MAX 8
23 /* Class, Vendor and Device IDs from Linux's pci_ids.h */
24 #include "pci_ids.h"
26 /* QEMU-specific Vendor and Device ID definitions */
28 /* IBM (0x1014) */
29 #define PCI_DEVICE_ID_IBM_440GX 0x027f
30 #define PCI_DEVICE_ID_IBM_OPENPIC2 0xffff
32 /* Hitachi (0x1054) */
33 #define PCI_VENDOR_ID_HITACHI 0x1054
34 #define PCI_DEVICE_ID_HITACHI_SH7751R 0x350e
36 /* Apple (0x106b) */
37 #define PCI_DEVICE_ID_APPLE_343S1201 0x0010
38 #define PCI_DEVICE_ID_APPLE_UNI_N_I_PCI 0x001e
39 #define PCI_DEVICE_ID_APPLE_UNI_N_PCI 0x001f
40 #define PCI_DEVICE_ID_APPLE_UNI_N_KEYL 0x0022
41 #define PCI_DEVICE_ID_APPLE_IPID_USB 0x003f
43 /* Realtek (0x10ec) */
44 #define PCI_DEVICE_ID_REALTEK_8029 0x8029
46 /* Xilinx (0x10ee) */
47 #define PCI_DEVICE_ID_XILINX_XC2VP30 0x0300
49 /* Marvell (0x11ab) */
50 #define PCI_DEVICE_ID_MARVELL_GT6412X 0x4620
52 /* QEMU/Bochs VGA (0x1234) */
53 #define PCI_VENDOR_ID_QEMU 0x1234
54 #define PCI_DEVICE_ID_QEMU_VGA 0x1111
56 /* VMWare (0x15ad) */
57 #define PCI_VENDOR_ID_VMWARE 0x15ad
58 #define PCI_DEVICE_ID_VMWARE_SVGA2 0x0405
59 #define PCI_DEVICE_ID_VMWARE_SVGA 0x0710
60 #define PCI_DEVICE_ID_VMWARE_NET 0x0720
61 #define PCI_DEVICE_ID_VMWARE_SCSI 0x0730
62 #define PCI_DEVICE_ID_VMWARE_IDE 0x1729
64 /* Intel (0x8086) */
65 #define PCI_DEVICE_ID_INTEL_82551IT 0x1209
66 #define PCI_DEVICE_ID_INTEL_82557 0x1229
67 #define PCI_DEVICE_ID_INTEL_82801IR 0x2922
69 /* Red Hat / Qumranet (for QEMU) -- see pci-ids.txt */
70 #define PCI_VENDOR_ID_REDHAT_QUMRANET 0x1af4
71 #define PCI_SUBVENDOR_ID_REDHAT_QUMRANET 0x1af4
72 #define PCI_SUBDEVICE_ID_QEMU 0x1100
74 #define PCI_DEVICE_ID_VIRTIO_NET 0x1000
75 #define PCI_DEVICE_ID_VIRTIO_BLOCK 0x1001
76 #define PCI_DEVICE_ID_VIRTIO_BALLOON 0x1002
77 #define PCI_DEVICE_ID_VIRTIO_CONSOLE 0x1003
79 #define FMT_PCIBUS PRIx64
81 typedef void PCIConfigWriteFunc(PCIDevice *pci_dev,
82 uint32_t address, uint32_t data, int len);
83 typedef uint32_t PCIConfigReadFunc(PCIDevice *pci_dev,
84 uint32_t address, int len);
85 typedef void PCIMapIORegionFunc(PCIDevice *pci_dev, int region_num,
86 pcibus_t addr, pcibus_t size, int type);
87 typedef int PCIUnregisterFunc(PCIDevice *pci_dev);
89 typedef struct PCIIORegion {
90 pcibus_t addr; /* current PCI mapping address. -1 means not mapped */
91 #define PCI_BAR_UNMAPPED (~(pcibus_t)0)
92 pcibus_t size;
93 uint8_t type;
94 MemoryRegion *memory;
95 MemoryRegion *address_space;
96 } PCIIORegion;
98 #define PCI_ROM_SLOT 6
99 #define PCI_NUM_REGIONS 7
101 #include "pci_regs.h"
103 /* PCI HEADER_TYPE */
104 #define PCI_HEADER_TYPE_MULTI_FUNCTION 0x80
106 /* Size of the standard PCI config header */
107 #define PCI_CONFIG_HEADER_SIZE 0x40
108 /* Size of the standard PCI config space */
109 #define PCI_CONFIG_SPACE_SIZE 0x100
110 /* Size of the standart PCIe config space: 4KB */
111 #define PCIE_CONFIG_SPACE_SIZE 0x1000
113 #define PCI_NUM_PINS 4 /* A-D */
115 /* Bits in cap_present field. */
116 enum {
117 QEMU_PCI_CAP_MSI = 0x1,
118 QEMU_PCI_CAP_MSIX = 0x2,
119 QEMU_PCI_CAP_EXPRESS = 0x4,
121 /* multifunction capable device */
122 #define QEMU_PCI_CAP_MULTIFUNCTION_BITNR 3
123 QEMU_PCI_CAP_MULTIFUNCTION = (1 << QEMU_PCI_CAP_MULTIFUNCTION_BITNR),
125 /* command register SERR bit enabled */
126 #define QEMU_PCI_CAP_SERR_BITNR 4
127 QEMU_PCI_CAP_SERR = (1 << QEMU_PCI_CAP_SERR_BITNR),
130 struct PCIDevice {
131 DeviceState qdev;
132 /* PCI config space */
133 uint8_t *config;
135 /* Used to enable config checks on load. Note that writable bits are
136 * never checked even if set in cmask. */
137 uint8_t *cmask;
139 /* Used to implement R/W bytes */
140 uint8_t *wmask;
142 /* Used to implement RW1C(Write 1 to Clear) bytes */
143 uint8_t *w1cmask;
145 /* Used to allocate config space for capabilities. */
146 uint8_t *used;
148 /* the following fields are read only */
149 PCIBus *bus;
150 uint32_t devfn;
151 char name[64];
152 PCIIORegion io_regions[PCI_NUM_REGIONS];
154 /* do not access the following fields */
155 PCIConfigReadFunc *config_read;
156 PCIConfigWriteFunc *config_write;
158 /* IRQ objects for the INTA-INTD pins. */
159 qemu_irq *irq;
161 /* Current IRQ levels. Used internally by the generic PCI code. */
162 uint8_t irq_state;
164 /* Capability bits */
165 uint32_t cap_present;
167 /* Offset of MSI-X capability in config space */
168 uint8_t msix_cap;
170 /* MSI-X entries */
171 int msix_entries_nr;
173 /* Space to store MSIX table */
174 uint8_t *msix_table_page;
175 /* MMIO index used to map MSIX table and pending bit entries. */
176 MemoryRegion msix_mmio;
177 /* Reference-count for entries actually in use by driver. */
178 unsigned *msix_entry_used;
179 /* Region including the MSI-X table */
180 uint32_t msix_bar_size;
181 /* Version id needed for VMState */
182 int32_t version_id;
184 /* Offset of MSI capability in config space */
185 uint8_t msi_cap;
187 /* PCI Express */
188 PCIExpressDevice exp;
190 /* Location of option rom */
191 char *romfile;
192 bool has_rom;
193 MemoryRegion rom;
194 uint32_t rom_bar;
197 PCIDevice *pci_register_device(PCIBus *bus, const char *name,
198 int instance_size, int devfn,
199 PCIConfigReadFunc *config_read,
200 PCIConfigWriteFunc *config_write);
202 void pci_register_bar(PCIDevice *pci_dev, int region_num,
203 uint8_t attr, MemoryRegion *memory);
204 pcibus_t pci_get_bar_addr(PCIDevice *pci_dev, int region_num);
206 int pci_add_capability(PCIDevice *pdev, uint8_t cap_id,
207 uint8_t offset, uint8_t size);
209 void pci_del_capability(PCIDevice *pci_dev, uint8_t cap_id, uint8_t cap_size);
211 uint8_t pci_find_capability(PCIDevice *pci_dev, uint8_t cap_id);
214 uint32_t pci_default_read_config(PCIDevice *d,
215 uint32_t address, int len);
216 void pci_default_write_config(PCIDevice *d,
217 uint32_t address, uint32_t val, int len);
218 void pci_device_save(PCIDevice *s, QEMUFile *f);
219 int pci_device_load(PCIDevice *s, QEMUFile *f);
220 MemoryRegion *pci_address_space(PCIDevice *dev);
221 MemoryRegion *pci_address_space_io(PCIDevice *dev);
223 typedef void (*pci_set_irq_fn)(void *opaque, int irq_num, int level);
224 typedef int (*pci_map_irq_fn)(PCIDevice *pci_dev, int irq_num);
226 typedef enum {
227 PCI_HOTPLUG_DISABLED,
228 PCI_HOTPLUG_ENABLED,
229 PCI_COLDPLUG_ENABLED,
230 } PCIHotplugState;
232 typedef int (*pci_hotplug_fn)(DeviceState *qdev, PCIDevice *pci_dev,
233 PCIHotplugState state);
234 void pci_bus_new_inplace(PCIBus *bus, DeviceState *parent,
235 const char *name,
236 MemoryRegion *address_space_mem,
237 MemoryRegion *address_space_io,
238 uint8_t devfn_min);
239 PCIBus *pci_bus_new(DeviceState *parent, const char *name,
240 MemoryRegion *address_space_mem,
241 MemoryRegion *address_space_io,
242 uint8_t devfn_min);
243 void pci_bus_irqs(PCIBus *bus, pci_set_irq_fn set_irq, pci_map_irq_fn map_irq,
244 void *irq_opaque, int nirq);
245 int pci_bus_get_irq_level(PCIBus *bus, int irq_num);
246 void pci_bus_hotplug(PCIBus *bus, pci_hotplug_fn hotplug, DeviceState *dev);
247 PCIBus *pci_register_bus(DeviceState *parent, const char *name,
248 pci_set_irq_fn set_irq, pci_map_irq_fn map_irq,
249 void *irq_opaque,
250 MemoryRegion *address_space_mem,
251 MemoryRegion *address_space_io,
252 uint8_t devfn_min, int nirq);
253 void pci_device_reset(PCIDevice *dev);
254 void pci_bus_reset(PCIBus *bus);
256 PCIDevice *pci_nic_init(NICInfo *nd, const char *default_model,
257 const char *default_devaddr);
258 PCIDevice *pci_nic_init_nofail(NICInfo *nd, const char *default_model,
259 const char *default_devaddr);
260 int pci_bus_num(PCIBus *s);
261 void pci_for_each_device(PCIBus *bus, int bus_num, void (*fn)(PCIBus *bus, PCIDevice *d));
262 PCIBus *pci_find_root_bus(int domain);
263 int pci_find_domain(const PCIBus *bus);
264 PCIBus *pci_find_bus(PCIBus *bus, int bus_num);
265 PCIDevice *pci_find_device(PCIBus *bus, int bus_num, uint8_t devfn);
266 int pci_qdev_find_device(const char *id, PCIDevice **pdev);
267 PCIBus *pci_get_bus_devfn(int *devfnp, const char *devaddr);
269 int pci_parse_devaddr(const char *addr, int *domp, int *busp,
270 unsigned int *slotp, unsigned int *funcp);
271 int pci_read_devaddr(Monitor *mon, const char *addr, int *domp, int *busp,
272 unsigned *slotp);
274 void do_pci_info_print(Monitor *mon, const QObject *data);
275 void do_pci_info(Monitor *mon, QObject **ret_data);
277 void pci_device_deassert_intx(PCIDevice *dev);
279 static inline void
280 pci_set_byte(uint8_t *config, uint8_t val)
282 *config = val;
285 static inline uint8_t
286 pci_get_byte(const uint8_t *config)
288 return *config;
291 static inline void
292 pci_set_word(uint8_t *config, uint16_t val)
294 cpu_to_le16wu((uint16_t *)config, val);
297 static inline uint16_t
298 pci_get_word(const uint8_t *config)
300 return le16_to_cpupu((const uint16_t *)config);
303 static inline void
304 pci_set_long(uint8_t *config, uint32_t val)
306 cpu_to_le32wu((uint32_t *)config, val);
309 static inline uint32_t
310 pci_get_long(const uint8_t *config)
312 return le32_to_cpupu((const uint32_t *)config);
315 static inline void
316 pci_set_quad(uint8_t *config, uint64_t val)
318 cpu_to_le64w((uint64_t *)config, val);
321 static inline uint64_t
322 pci_get_quad(const uint8_t *config)
324 return le64_to_cpup((const uint64_t *)config);
327 static inline void
328 pci_config_set_vendor_id(uint8_t *pci_config, uint16_t val)
330 pci_set_word(&pci_config[PCI_VENDOR_ID], val);
333 static inline void
334 pci_config_set_device_id(uint8_t *pci_config, uint16_t val)
336 pci_set_word(&pci_config[PCI_DEVICE_ID], val);
339 static inline void
340 pci_config_set_revision(uint8_t *pci_config, uint8_t val)
342 pci_set_byte(&pci_config[PCI_REVISION_ID], val);
345 static inline void
346 pci_config_set_class(uint8_t *pci_config, uint16_t val)
348 pci_set_word(&pci_config[PCI_CLASS_DEVICE], val);
351 static inline void
352 pci_config_set_prog_interface(uint8_t *pci_config, uint8_t val)
354 pci_set_byte(&pci_config[PCI_CLASS_PROG], val);
357 static inline void
358 pci_config_set_interrupt_pin(uint8_t *pci_config, uint8_t val)
360 pci_set_byte(&pci_config[PCI_INTERRUPT_PIN], val);
364 * helper functions to do bit mask operation on configuration space.
365 * Just to set bit, use test-and-set and discard returned value.
366 * Just to clear bit, use test-and-clear and discard returned value.
367 * NOTE: They aren't atomic.
369 static inline uint8_t
370 pci_byte_test_and_clear_mask(uint8_t *config, uint8_t mask)
372 uint8_t val = pci_get_byte(config);
373 pci_set_byte(config, val & ~mask);
374 return val & mask;
377 static inline uint8_t
378 pci_byte_test_and_set_mask(uint8_t *config, uint8_t mask)
380 uint8_t val = pci_get_byte(config);
381 pci_set_byte(config, val | mask);
382 return val & mask;
385 static inline uint16_t
386 pci_word_test_and_clear_mask(uint8_t *config, uint16_t mask)
388 uint16_t val = pci_get_word(config);
389 pci_set_word(config, val & ~mask);
390 return val & mask;
393 static inline uint16_t
394 pci_word_test_and_set_mask(uint8_t *config, uint16_t mask)
396 uint16_t val = pci_get_word(config);
397 pci_set_word(config, val | mask);
398 return val & mask;
401 static inline uint32_t
402 pci_long_test_and_clear_mask(uint8_t *config, uint32_t mask)
404 uint32_t val = pci_get_long(config);
405 pci_set_long(config, val & ~mask);
406 return val & mask;
409 static inline uint32_t
410 pci_long_test_and_set_mask(uint8_t *config, uint32_t mask)
412 uint32_t val = pci_get_long(config);
413 pci_set_long(config, val | mask);
414 return val & mask;
417 static inline uint64_t
418 pci_quad_test_and_clear_mask(uint8_t *config, uint64_t mask)
420 uint64_t val = pci_get_quad(config);
421 pci_set_quad(config, val & ~mask);
422 return val & mask;
425 static inline uint64_t
426 pci_quad_test_and_set_mask(uint8_t *config, uint64_t mask)
428 uint64_t val = pci_get_quad(config);
429 pci_set_quad(config, val | mask);
430 return val & mask;
433 typedef int (*pci_qdev_initfn)(PCIDevice *dev);
434 typedef struct {
435 DeviceInfo qdev;
436 pci_qdev_initfn init;
437 PCIUnregisterFunc *exit;
438 PCIConfigReadFunc *config_read;
439 PCIConfigWriteFunc *config_write;
441 uint16_t vendor_id;
442 uint16_t device_id;
443 uint8_t revision;
444 uint16_t class_id;
445 uint16_t subsystem_vendor_id; /* only for header type = 0 */
446 uint16_t subsystem_id; /* only for header type = 0 */
449 * pci-to-pci bridge or normal device.
450 * This doesn't mean pci host switch.
451 * When card bus bridge is supported, this would be enhanced.
453 int is_bridge;
455 /* pcie stuff */
456 int is_express; /* is this device pci express? */
458 /* device isn't hot-pluggable */
459 int no_hotplug;
461 /* rom bar */
462 const char *romfile;
463 } PCIDeviceInfo;
465 void pci_qdev_register(PCIDeviceInfo *info);
466 void pci_qdev_register_many(PCIDeviceInfo *info);
468 PCIDevice *pci_create_multifunction(PCIBus *bus, int devfn, bool multifunction,
469 const char *name);
470 PCIDevice *pci_create_simple_multifunction(PCIBus *bus, int devfn,
471 bool multifunction,
472 const char *name);
473 PCIDevice *pci_try_create_multifunction(PCIBus *bus, int devfn,
474 bool multifunction,
475 const char *name);
476 PCIDevice *pci_create(PCIBus *bus, int devfn, const char *name);
477 PCIDevice *pci_create_simple(PCIBus *bus, int devfn, const char *name);
478 PCIDevice *pci_try_create(PCIBus *bus, int devfn, const char *name);
480 static inline int pci_is_express(const PCIDevice *d)
482 return d->cap_present & QEMU_PCI_CAP_EXPRESS;
485 static inline uint32_t pci_config_size(const PCIDevice *d)
487 return pci_is_express(d) ? PCIE_CONFIG_SPACE_SIZE : PCI_CONFIG_SPACE_SIZE;
490 #endif