linux-user: Use h2g_valid in qemu_vmalloc.
[qemu/aliguori-queue.git] / target-i386 / translate.c
blob9dafc880bfdbb14f4e8a346c9f3bf018ab8915d9
1 /*
2 * i386 translation
4 * Copyright (c) 2003 Fabrice Bellard
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
16 * You should have received a copy of the GNU Lesser General Public
17 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
19 #include <stdarg.h>
20 #include <stdlib.h>
21 #include <stdio.h>
22 #include <string.h>
23 #include <inttypes.h>
24 #include <signal.h>
26 #include "cpu.h"
27 #include "exec-all.h"
28 #include "disas.h"
29 #include "tcg-op.h"
31 #include "helper.h"
32 #define GEN_HELPER 1
33 #include "helper.h"
35 #define PREFIX_REPZ 0x01
36 #define PREFIX_REPNZ 0x02
37 #define PREFIX_LOCK 0x04
38 #define PREFIX_DATA 0x08
39 #define PREFIX_ADR 0x10
41 #ifdef TARGET_X86_64
42 #define X86_64_ONLY(x) x
43 #define X86_64_DEF(...) __VA_ARGS__
44 #define CODE64(s) ((s)->code64)
45 #define REX_X(s) ((s)->rex_x)
46 #define REX_B(s) ((s)->rex_b)
47 /* XXX: gcc generates push/pop in some opcodes, so we cannot use them */
48 #if 1
49 #define BUGGY_64(x) NULL
50 #endif
51 #else
52 #define X86_64_ONLY(x) NULL
53 #define X86_64_DEF(...)
54 #define CODE64(s) 0
55 #define REX_X(s) 0
56 #define REX_B(s) 0
57 #endif
59 //#define MACRO_TEST 1
61 /* global register indexes */
62 static TCGv_ptr cpu_env;
63 static TCGv cpu_A0, cpu_cc_src, cpu_cc_dst, cpu_cc_tmp;
64 static TCGv_i32 cpu_cc_op;
65 static TCGv cpu_regs[CPU_NB_REGS];
66 /* local temps */
67 static TCGv cpu_T[2], cpu_T3;
68 /* local register indexes (only used inside old micro ops) */
69 static TCGv cpu_tmp0, cpu_tmp4;
70 static TCGv_ptr cpu_ptr0, cpu_ptr1;
71 static TCGv_i32 cpu_tmp2_i32, cpu_tmp3_i32;
72 static TCGv_i64 cpu_tmp1_i64;
73 static TCGv cpu_tmp5;
75 #include "gen-icount.h"
77 #ifdef TARGET_X86_64
78 static int x86_64_hregs;
79 #endif
81 typedef struct DisasContext {
82 /* current insn context */
83 int override; /* -1 if no override */
84 int prefix;
85 int aflag, dflag;
86 target_ulong pc; /* pc = eip + cs_base */
87 int is_jmp; /* 1 = means jump (stop translation), 2 means CPU
88 static state change (stop translation) */
89 /* current block context */
90 target_ulong cs_base; /* base of CS segment */
91 int pe; /* protected mode */
92 int code32; /* 32 bit code segment */
93 #ifdef TARGET_X86_64
94 int lma; /* long mode active */
95 int code64; /* 64 bit code segment */
96 int rex_x, rex_b;
97 #endif
98 int ss32; /* 32 bit stack segment */
99 int cc_op; /* current CC operation */
100 int addseg; /* non zero if either DS/ES/SS have a non zero base */
101 int f_st; /* currently unused */
102 int vm86; /* vm86 mode */
103 int cpl;
104 int iopl;
105 int tf; /* TF cpu flag */
106 int singlestep_enabled; /* "hardware" single step enabled */
107 int jmp_opt; /* use direct block chaining for direct jumps */
108 int mem_index; /* select memory access functions */
109 uint64_t flags; /* all execution flags */
110 struct TranslationBlock *tb;
111 int popl_esp_hack; /* for correct popl with esp base handling */
112 int rip_offset; /* only used in x86_64, but left for simplicity */
113 int cpuid_features;
114 int cpuid_ext_features;
115 int cpuid_ext2_features;
116 int cpuid_ext3_features;
117 } DisasContext;
119 static void gen_eob(DisasContext *s);
120 static void gen_jmp(DisasContext *s, target_ulong eip);
121 static void gen_jmp_tb(DisasContext *s, target_ulong eip, int tb_num);
123 /* i386 arith/logic operations */
124 enum {
125 OP_ADDL,
126 OP_ORL,
127 OP_ADCL,
128 OP_SBBL,
129 OP_ANDL,
130 OP_SUBL,
131 OP_XORL,
132 OP_CMPL,
135 /* i386 shift ops */
136 enum {
137 OP_ROL,
138 OP_ROR,
139 OP_RCL,
140 OP_RCR,
141 OP_SHL,
142 OP_SHR,
143 OP_SHL1, /* undocumented */
144 OP_SAR = 7,
147 enum {
148 JCC_O,
149 JCC_B,
150 JCC_Z,
151 JCC_BE,
152 JCC_S,
153 JCC_P,
154 JCC_L,
155 JCC_LE,
158 /* operand size */
159 enum {
160 OT_BYTE = 0,
161 OT_WORD,
162 OT_LONG,
163 OT_QUAD,
166 enum {
167 /* I386 int registers */
168 OR_EAX, /* MUST be even numbered */
169 OR_ECX,
170 OR_EDX,
171 OR_EBX,
172 OR_ESP,
173 OR_EBP,
174 OR_ESI,
175 OR_EDI,
177 OR_TMP0 = 16, /* temporary operand register */
178 OR_TMP1,
179 OR_A0, /* temporary register used when doing address evaluation */
182 static inline void gen_op_movl_T0_0(void)
184 tcg_gen_movi_tl(cpu_T[0], 0);
187 static inline void gen_op_movl_T0_im(int32_t val)
189 tcg_gen_movi_tl(cpu_T[0], val);
192 static inline void gen_op_movl_T0_imu(uint32_t val)
194 tcg_gen_movi_tl(cpu_T[0], val);
197 static inline void gen_op_movl_T1_im(int32_t val)
199 tcg_gen_movi_tl(cpu_T[1], val);
202 static inline void gen_op_movl_T1_imu(uint32_t val)
204 tcg_gen_movi_tl(cpu_T[1], val);
207 static inline void gen_op_movl_A0_im(uint32_t val)
209 tcg_gen_movi_tl(cpu_A0, val);
212 #ifdef TARGET_X86_64
213 static inline void gen_op_movq_A0_im(int64_t val)
215 tcg_gen_movi_tl(cpu_A0, val);
217 #endif
219 static inline void gen_movtl_T0_im(target_ulong val)
221 tcg_gen_movi_tl(cpu_T[0], val);
224 static inline void gen_movtl_T1_im(target_ulong val)
226 tcg_gen_movi_tl(cpu_T[1], val);
229 static inline void gen_op_andl_T0_ffff(void)
231 tcg_gen_andi_tl(cpu_T[0], cpu_T[0], 0xffff);
234 static inline void gen_op_andl_T0_im(uint32_t val)
236 tcg_gen_andi_tl(cpu_T[0], cpu_T[0], val);
239 static inline void gen_op_movl_T0_T1(void)
241 tcg_gen_mov_tl(cpu_T[0], cpu_T[1]);
244 static inline void gen_op_andl_A0_ffff(void)
246 tcg_gen_andi_tl(cpu_A0, cpu_A0, 0xffff);
249 #ifdef TARGET_X86_64
251 #define NB_OP_SIZES 4
253 #else /* !TARGET_X86_64 */
255 #define NB_OP_SIZES 3
257 #endif /* !TARGET_X86_64 */
259 #if defined(HOST_WORDS_BIGENDIAN)
260 #define REG_B_OFFSET (sizeof(target_ulong) - 1)
261 #define REG_H_OFFSET (sizeof(target_ulong) - 2)
262 #define REG_W_OFFSET (sizeof(target_ulong) - 2)
263 #define REG_L_OFFSET (sizeof(target_ulong) - 4)
264 #define REG_LH_OFFSET (sizeof(target_ulong) - 8)
265 #else
266 #define REG_B_OFFSET 0
267 #define REG_H_OFFSET 1
268 #define REG_W_OFFSET 0
269 #define REG_L_OFFSET 0
270 #define REG_LH_OFFSET 4
271 #endif
273 static inline void gen_op_mov_reg_v(int ot, int reg, TCGv t0)
275 TCGv tmp;
277 switch(ot) {
278 case OT_BYTE:
279 tmp = tcg_temp_new();
280 tcg_gen_ext8u_tl(tmp, t0);
281 if (reg < 4 X86_64_DEF( || reg >= 8 || x86_64_hregs)) {
282 tcg_gen_andi_tl(cpu_regs[reg], cpu_regs[reg], ~0xff);
283 tcg_gen_or_tl(cpu_regs[reg], cpu_regs[reg], tmp);
284 } else {
285 tcg_gen_shli_tl(tmp, tmp, 8);
286 tcg_gen_andi_tl(cpu_regs[reg - 4], cpu_regs[reg - 4], ~0xff00);
287 tcg_gen_or_tl(cpu_regs[reg - 4], cpu_regs[reg - 4], tmp);
289 tcg_temp_free(tmp);
290 break;
291 case OT_WORD:
292 tmp = tcg_temp_new();
293 tcg_gen_ext16u_tl(tmp, t0);
294 tcg_gen_andi_tl(cpu_regs[reg], cpu_regs[reg], ~0xffff);
295 tcg_gen_or_tl(cpu_regs[reg], cpu_regs[reg], tmp);
296 tcg_temp_free(tmp);
297 break;
298 default: /* XXX this shouldn't be reached; abort? */
299 case OT_LONG:
300 /* For x86_64, this sets the higher half of register to zero.
301 For i386, this is equivalent to a mov. */
302 tcg_gen_ext32u_tl(cpu_regs[reg], t0);
303 break;
304 #ifdef TARGET_X86_64
305 case OT_QUAD:
306 tcg_gen_mov_tl(cpu_regs[reg], t0);
307 break;
308 #endif
312 static inline void gen_op_mov_reg_T0(int ot, int reg)
314 gen_op_mov_reg_v(ot, reg, cpu_T[0]);
317 static inline void gen_op_mov_reg_T1(int ot, int reg)
319 gen_op_mov_reg_v(ot, reg, cpu_T[1]);
322 static inline void gen_op_mov_reg_A0(int size, int reg)
324 TCGv tmp;
326 switch(size) {
327 case 0:
328 tmp = tcg_temp_new();
329 tcg_gen_ext16u_tl(tmp, cpu_A0);
330 tcg_gen_andi_tl(cpu_regs[reg], cpu_regs[reg], ~0xffff);
331 tcg_gen_or_tl(cpu_regs[reg], cpu_regs[reg], tmp);
332 tcg_temp_free(tmp);
333 break;
334 default: /* XXX this shouldn't be reached; abort? */
335 case 1:
336 /* For x86_64, this sets the higher half of register to zero.
337 For i386, this is equivalent to a mov. */
338 tcg_gen_ext32u_tl(cpu_regs[reg], cpu_A0);
339 break;
340 #ifdef TARGET_X86_64
341 case 2:
342 tcg_gen_mov_tl(cpu_regs[reg], cpu_A0);
343 break;
344 #endif
348 static inline void gen_op_mov_v_reg(int ot, TCGv t0, int reg)
350 switch(ot) {
351 case OT_BYTE:
352 if (reg < 4 X86_64_DEF( || reg >= 8 || x86_64_hregs)) {
353 goto std_case;
354 } else {
355 tcg_gen_shri_tl(t0, cpu_regs[reg - 4], 8);
356 tcg_gen_ext8u_tl(t0, t0);
358 break;
359 default:
360 std_case:
361 tcg_gen_mov_tl(t0, cpu_regs[reg]);
362 break;
366 static inline void gen_op_mov_TN_reg(int ot, int t_index, int reg)
368 gen_op_mov_v_reg(ot, cpu_T[t_index], reg);
371 static inline void gen_op_movl_A0_reg(int reg)
373 tcg_gen_mov_tl(cpu_A0, cpu_regs[reg]);
376 static inline void gen_op_addl_A0_im(int32_t val)
378 tcg_gen_addi_tl(cpu_A0, cpu_A0, val);
379 #ifdef TARGET_X86_64
380 tcg_gen_andi_tl(cpu_A0, cpu_A0, 0xffffffff);
381 #endif
384 #ifdef TARGET_X86_64
385 static inline void gen_op_addq_A0_im(int64_t val)
387 tcg_gen_addi_tl(cpu_A0, cpu_A0, val);
389 #endif
391 static void gen_add_A0_im(DisasContext *s, int val)
393 #ifdef TARGET_X86_64
394 if (CODE64(s))
395 gen_op_addq_A0_im(val);
396 else
397 #endif
398 gen_op_addl_A0_im(val);
401 static inline void gen_op_addl_T0_T1(void)
403 tcg_gen_add_tl(cpu_T[0], cpu_T[0], cpu_T[1]);
406 static inline void gen_op_jmp_T0(void)
408 tcg_gen_st_tl(cpu_T[0], cpu_env, offsetof(CPUState, eip));
411 static inline void gen_op_add_reg_im(int size, int reg, int32_t val)
413 switch(size) {
414 case 0:
415 tcg_gen_addi_tl(cpu_tmp0, cpu_regs[reg], val);
416 tcg_gen_ext16u_tl(cpu_tmp0, cpu_tmp0);
417 tcg_gen_andi_tl(cpu_regs[reg], cpu_regs[reg], ~0xffff);
418 tcg_gen_or_tl(cpu_regs[reg], cpu_regs[reg], cpu_tmp0);
419 break;
420 case 1:
421 tcg_gen_addi_tl(cpu_tmp0, cpu_regs[reg], val);
422 /* For x86_64, this sets the higher half of register to zero.
423 For i386, this is equivalent to a nop. */
424 tcg_gen_ext32u_tl(cpu_tmp0, cpu_tmp0);
425 tcg_gen_mov_tl(cpu_regs[reg], cpu_tmp0);
426 break;
427 #ifdef TARGET_X86_64
428 case 2:
429 tcg_gen_addi_tl(cpu_regs[reg], cpu_regs[reg], val);
430 break;
431 #endif
435 static inline void gen_op_add_reg_T0(int size, int reg)
437 switch(size) {
438 case 0:
439 tcg_gen_add_tl(cpu_tmp0, cpu_regs[reg], cpu_T[0]);
440 tcg_gen_ext16u_tl(cpu_tmp0, cpu_tmp0);
441 tcg_gen_andi_tl(cpu_regs[reg], cpu_regs[reg], ~0xffff);
442 tcg_gen_or_tl(cpu_regs[reg], cpu_regs[reg], cpu_tmp0);
443 break;
444 case 1:
445 tcg_gen_add_tl(cpu_tmp0, cpu_regs[reg], cpu_T[0]);
446 /* For x86_64, this sets the higher half of register to zero.
447 For i386, this is equivalent to a nop. */
448 tcg_gen_ext32u_tl(cpu_tmp0, cpu_tmp0);
449 tcg_gen_mov_tl(cpu_regs[reg], cpu_tmp0);
450 break;
451 #ifdef TARGET_X86_64
452 case 2:
453 tcg_gen_add_tl(cpu_regs[reg], cpu_regs[reg], cpu_T[0]);
454 break;
455 #endif
459 static inline void gen_op_set_cc_op(int32_t val)
461 tcg_gen_movi_i32(cpu_cc_op, val);
464 static inline void gen_op_addl_A0_reg_sN(int shift, int reg)
466 tcg_gen_mov_tl(cpu_tmp0, cpu_regs[reg]);
467 if (shift != 0)
468 tcg_gen_shli_tl(cpu_tmp0, cpu_tmp0, shift);
469 tcg_gen_add_tl(cpu_A0, cpu_A0, cpu_tmp0);
470 /* For x86_64, this sets the higher half of register to zero.
471 For i386, this is equivalent to a nop. */
472 tcg_gen_ext32u_tl(cpu_A0, cpu_A0);
475 static inline void gen_op_movl_A0_seg(int reg)
477 tcg_gen_ld32u_tl(cpu_A0, cpu_env, offsetof(CPUState, segs[reg].base) + REG_L_OFFSET);
480 static inline void gen_op_addl_A0_seg(int reg)
482 tcg_gen_ld_tl(cpu_tmp0, cpu_env, offsetof(CPUState, segs[reg].base));
483 tcg_gen_add_tl(cpu_A0, cpu_A0, cpu_tmp0);
484 #ifdef TARGET_X86_64
485 tcg_gen_andi_tl(cpu_A0, cpu_A0, 0xffffffff);
486 #endif
489 #ifdef TARGET_X86_64
490 static inline void gen_op_movq_A0_seg(int reg)
492 tcg_gen_ld_tl(cpu_A0, cpu_env, offsetof(CPUState, segs[reg].base));
495 static inline void gen_op_addq_A0_seg(int reg)
497 tcg_gen_ld_tl(cpu_tmp0, cpu_env, offsetof(CPUState, segs[reg].base));
498 tcg_gen_add_tl(cpu_A0, cpu_A0, cpu_tmp0);
501 static inline void gen_op_movq_A0_reg(int reg)
503 tcg_gen_mov_tl(cpu_A0, cpu_regs[reg]);
506 static inline void gen_op_addq_A0_reg_sN(int shift, int reg)
508 tcg_gen_mov_tl(cpu_tmp0, cpu_regs[reg]);
509 if (shift != 0)
510 tcg_gen_shli_tl(cpu_tmp0, cpu_tmp0, shift);
511 tcg_gen_add_tl(cpu_A0, cpu_A0, cpu_tmp0);
513 #endif
515 static inline void gen_op_lds_T0_A0(int idx)
517 int mem_index = (idx >> 2) - 1;
518 switch(idx & 3) {
519 case 0:
520 tcg_gen_qemu_ld8s(cpu_T[0], cpu_A0, mem_index);
521 break;
522 case 1:
523 tcg_gen_qemu_ld16s(cpu_T[0], cpu_A0, mem_index);
524 break;
525 default:
526 case 2:
527 tcg_gen_qemu_ld32s(cpu_T[0], cpu_A0, mem_index);
528 break;
532 static inline void gen_op_ld_v(int idx, TCGv t0, TCGv a0)
534 int mem_index = (idx >> 2) - 1;
535 switch(idx & 3) {
536 case 0:
537 tcg_gen_qemu_ld8u(t0, a0, mem_index);
538 break;
539 case 1:
540 tcg_gen_qemu_ld16u(t0, a0, mem_index);
541 break;
542 case 2:
543 tcg_gen_qemu_ld32u(t0, a0, mem_index);
544 break;
545 default:
546 case 3:
547 /* Should never happen on 32-bit targets. */
548 #ifdef TARGET_X86_64
549 tcg_gen_qemu_ld64(t0, a0, mem_index);
550 #endif
551 break;
555 /* XXX: always use ldu or lds */
556 static inline void gen_op_ld_T0_A0(int idx)
558 gen_op_ld_v(idx, cpu_T[0], cpu_A0);
561 static inline void gen_op_ldu_T0_A0(int idx)
563 gen_op_ld_v(idx, cpu_T[0], cpu_A0);
566 static inline void gen_op_ld_T1_A0(int idx)
568 gen_op_ld_v(idx, cpu_T[1], cpu_A0);
571 static inline void gen_op_st_v(int idx, TCGv t0, TCGv a0)
573 int mem_index = (idx >> 2) - 1;
574 switch(idx & 3) {
575 case 0:
576 tcg_gen_qemu_st8(t0, a0, mem_index);
577 break;
578 case 1:
579 tcg_gen_qemu_st16(t0, a0, mem_index);
580 break;
581 case 2:
582 tcg_gen_qemu_st32(t0, a0, mem_index);
583 break;
584 default:
585 case 3:
586 /* Should never happen on 32-bit targets. */
587 #ifdef TARGET_X86_64
588 tcg_gen_qemu_st64(t0, a0, mem_index);
589 #endif
590 break;
594 static inline void gen_op_st_T0_A0(int idx)
596 gen_op_st_v(idx, cpu_T[0], cpu_A0);
599 static inline void gen_op_st_T1_A0(int idx)
601 gen_op_st_v(idx, cpu_T[1], cpu_A0);
604 static inline void gen_jmp_im(target_ulong pc)
606 tcg_gen_movi_tl(cpu_tmp0, pc);
607 tcg_gen_st_tl(cpu_tmp0, cpu_env, offsetof(CPUState, eip));
610 static inline void gen_string_movl_A0_ESI(DisasContext *s)
612 int override;
614 override = s->override;
615 #ifdef TARGET_X86_64
616 if (s->aflag == 2) {
617 if (override >= 0) {
618 gen_op_movq_A0_seg(override);
619 gen_op_addq_A0_reg_sN(0, R_ESI);
620 } else {
621 gen_op_movq_A0_reg(R_ESI);
623 } else
624 #endif
625 if (s->aflag) {
626 /* 32 bit address */
627 if (s->addseg && override < 0)
628 override = R_DS;
629 if (override >= 0) {
630 gen_op_movl_A0_seg(override);
631 gen_op_addl_A0_reg_sN(0, R_ESI);
632 } else {
633 gen_op_movl_A0_reg(R_ESI);
635 } else {
636 /* 16 address, always override */
637 if (override < 0)
638 override = R_DS;
639 gen_op_movl_A0_reg(R_ESI);
640 gen_op_andl_A0_ffff();
641 gen_op_addl_A0_seg(override);
645 static inline void gen_string_movl_A0_EDI(DisasContext *s)
647 #ifdef TARGET_X86_64
648 if (s->aflag == 2) {
649 gen_op_movq_A0_reg(R_EDI);
650 } else
651 #endif
652 if (s->aflag) {
653 if (s->addseg) {
654 gen_op_movl_A0_seg(R_ES);
655 gen_op_addl_A0_reg_sN(0, R_EDI);
656 } else {
657 gen_op_movl_A0_reg(R_EDI);
659 } else {
660 gen_op_movl_A0_reg(R_EDI);
661 gen_op_andl_A0_ffff();
662 gen_op_addl_A0_seg(R_ES);
666 static inline void gen_op_movl_T0_Dshift(int ot)
668 tcg_gen_ld32s_tl(cpu_T[0], cpu_env, offsetof(CPUState, df));
669 tcg_gen_shli_tl(cpu_T[0], cpu_T[0], ot);
672 static void gen_extu(int ot, TCGv reg)
674 switch(ot) {
675 case OT_BYTE:
676 tcg_gen_ext8u_tl(reg, reg);
677 break;
678 case OT_WORD:
679 tcg_gen_ext16u_tl(reg, reg);
680 break;
681 case OT_LONG:
682 tcg_gen_ext32u_tl(reg, reg);
683 break;
684 default:
685 break;
689 static void gen_exts(int ot, TCGv reg)
691 switch(ot) {
692 case OT_BYTE:
693 tcg_gen_ext8s_tl(reg, reg);
694 break;
695 case OT_WORD:
696 tcg_gen_ext16s_tl(reg, reg);
697 break;
698 case OT_LONG:
699 tcg_gen_ext32s_tl(reg, reg);
700 break;
701 default:
702 break;
706 static inline void gen_op_jnz_ecx(int size, int label1)
708 tcg_gen_mov_tl(cpu_tmp0, cpu_regs[R_ECX]);
709 gen_extu(size + 1, cpu_tmp0);
710 tcg_gen_brcondi_tl(TCG_COND_NE, cpu_tmp0, 0, label1);
713 static inline void gen_op_jz_ecx(int size, int label1)
715 tcg_gen_mov_tl(cpu_tmp0, cpu_regs[R_ECX]);
716 gen_extu(size + 1, cpu_tmp0);
717 tcg_gen_brcondi_tl(TCG_COND_EQ, cpu_tmp0, 0, label1);
720 static void gen_helper_in_func(int ot, TCGv v, TCGv_i32 n)
722 switch (ot) {
723 case 0: gen_helper_inb(v, n); break;
724 case 1: gen_helper_inw(v, n); break;
725 case 2: gen_helper_inl(v, n); break;
730 static void gen_helper_out_func(int ot, TCGv_i32 v, TCGv_i32 n)
732 switch (ot) {
733 case 0: gen_helper_outb(v, n); break;
734 case 1: gen_helper_outw(v, n); break;
735 case 2: gen_helper_outl(v, n); break;
740 static void gen_check_io(DisasContext *s, int ot, target_ulong cur_eip,
741 uint32_t svm_flags)
743 int state_saved;
744 target_ulong next_eip;
746 state_saved = 0;
747 if (s->pe && (s->cpl > s->iopl || s->vm86)) {
748 if (s->cc_op != CC_OP_DYNAMIC)
749 gen_op_set_cc_op(s->cc_op);
750 gen_jmp_im(cur_eip);
751 state_saved = 1;
752 tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]);
753 switch (ot) {
754 case 0: gen_helper_check_iob(cpu_tmp2_i32); break;
755 case 1: gen_helper_check_iow(cpu_tmp2_i32); break;
756 case 2: gen_helper_check_iol(cpu_tmp2_i32); break;
759 if(s->flags & HF_SVMI_MASK) {
760 if (!state_saved) {
761 if (s->cc_op != CC_OP_DYNAMIC)
762 gen_op_set_cc_op(s->cc_op);
763 gen_jmp_im(cur_eip);
764 state_saved = 1;
766 svm_flags |= (1 << (4 + ot));
767 next_eip = s->pc - s->cs_base;
768 tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]);
769 gen_helper_svm_check_io(cpu_tmp2_i32, tcg_const_i32(svm_flags),
770 tcg_const_i32(next_eip - cur_eip));
774 static inline void gen_movs(DisasContext *s, int ot)
776 gen_string_movl_A0_ESI(s);
777 gen_op_ld_T0_A0(ot + s->mem_index);
778 gen_string_movl_A0_EDI(s);
779 gen_op_st_T0_A0(ot + s->mem_index);
780 gen_op_movl_T0_Dshift(ot);
781 gen_op_add_reg_T0(s->aflag, R_ESI);
782 gen_op_add_reg_T0(s->aflag, R_EDI);
785 static inline void gen_update_cc_op(DisasContext *s)
787 if (s->cc_op != CC_OP_DYNAMIC) {
788 gen_op_set_cc_op(s->cc_op);
789 s->cc_op = CC_OP_DYNAMIC;
793 static void gen_op_update1_cc(void)
795 tcg_gen_discard_tl(cpu_cc_src);
796 tcg_gen_mov_tl(cpu_cc_dst, cpu_T[0]);
799 static void gen_op_update2_cc(void)
801 tcg_gen_mov_tl(cpu_cc_src, cpu_T[1]);
802 tcg_gen_mov_tl(cpu_cc_dst, cpu_T[0]);
805 static inline void gen_op_cmpl_T0_T1_cc(void)
807 tcg_gen_mov_tl(cpu_cc_src, cpu_T[1]);
808 tcg_gen_sub_tl(cpu_cc_dst, cpu_T[0], cpu_T[1]);
811 static inline void gen_op_testl_T0_T1_cc(void)
813 tcg_gen_discard_tl(cpu_cc_src);
814 tcg_gen_and_tl(cpu_cc_dst, cpu_T[0], cpu_T[1]);
817 static void gen_op_update_neg_cc(void)
819 tcg_gen_neg_tl(cpu_cc_src, cpu_T[0]);
820 tcg_gen_mov_tl(cpu_cc_dst, cpu_T[0]);
823 /* compute eflags.C to reg */
824 static void gen_compute_eflags_c(TCGv reg)
826 gen_helper_cc_compute_c(cpu_tmp2_i32, cpu_cc_op);
827 tcg_gen_extu_i32_tl(reg, cpu_tmp2_i32);
830 /* compute all eflags to cc_src */
831 static void gen_compute_eflags(TCGv reg)
833 gen_helper_cc_compute_all(cpu_tmp2_i32, cpu_cc_op);
834 tcg_gen_extu_i32_tl(reg, cpu_tmp2_i32);
837 static inline void gen_setcc_slow_T0(DisasContext *s, int jcc_op)
839 if (s->cc_op != CC_OP_DYNAMIC)
840 gen_op_set_cc_op(s->cc_op);
841 switch(jcc_op) {
842 case JCC_O:
843 gen_compute_eflags(cpu_T[0]);
844 tcg_gen_shri_tl(cpu_T[0], cpu_T[0], 11);
845 tcg_gen_andi_tl(cpu_T[0], cpu_T[0], 1);
846 break;
847 case JCC_B:
848 gen_compute_eflags_c(cpu_T[0]);
849 break;
850 case JCC_Z:
851 gen_compute_eflags(cpu_T[0]);
852 tcg_gen_shri_tl(cpu_T[0], cpu_T[0], 6);
853 tcg_gen_andi_tl(cpu_T[0], cpu_T[0], 1);
854 break;
855 case JCC_BE:
856 gen_compute_eflags(cpu_tmp0);
857 tcg_gen_shri_tl(cpu_T[0], cpu_tmp0, 6);
858 tcg_gen_or_tl(cpu_T[0], cpu_T[0], cpu_tmp0);
859 tcg_gen_andi_tl(cpu_T[0], cpu_T[0], 1);
860 break;
861 case JCC_S:
862 gen_compute_eflags(cpu_T[0]);
863 tcg_gen_shri_tl(cpu_T[0], cpu_T[0], 7);
864 tcg_gen_andi_tl(cpu_T[0], cpu_T[0], 1);
865 break;
866 case JCC_P:
867 gen_compute_eflags(cpu_T[0]);
868 tcg_gen_shri_tl(cpu_T[0], cpu_T[0], 2);
869 tcg_gen_andi_tl(cpu_T[0], cpu_T[0], 1);
870 break;
871 case JCC_L:
872 gen_compute_eflags(cpu_tmp0);
873 tcg_gen_shri_tl(cpu_T[0], cpu_tmp0, 11); /* CC_O */
874 tcg_gen_shri_tl(cpu_tmp0, cpu_tmp0, 7); /* CC_S */
875 tcg_gen_xor_tl(cpu_T[0], cpu_T[0], cpu_tmp0);
876 tcg_gen_andi_tl(cpu_T[0], cpu_T[0], 1);
877 break;
878 default:
879 case JCC_LE:
880 gen_compute_eflags(cpu_tmp0);
881 tcg_gen_shri_tl(cpu_T[0], cpu_tmp0, 11); /* CC_O */
882 tcg_gen_shri_tl(cpu_tmp4, cpu_tmp0, 7); /* CC_S */
883 tcg_gen_shri_tl(cpu_tmp0, cpu_tmp0, 6); /* CC_Z */
884 tcg_gen_xor_tl(cpu_T[0], cpu_T[0], cpu_tmp4);
885 tcg_gen_or_tl(cpu_T[0], cpu_T[0], cpu_tmp0);
886 tcg_gen_andi_tl(cpu_T[0], cpu_T[0], 1);
887 break;
891 /* return true if setcc_slow is not needed (WARNING: must be kept in
892 sync with gen_jcc1) */
893 static int is_fast_jcc_case(DisasContext *s, int b)
895 int jcc_op;
896 jcc_op = (b >> 1) & 7;
897 switch(s->cc_op) {
898 /* we optimize the cmp/jcc case */
899 case CC_OP_SUBB:
900 case CC_OP_SUBW:
901 case CC_OP_SUBL:
902 case CC_OP_SUBQ:
903 if (jcc_op == JCC_O || jcc_op == JCC_P)
904 goto slow_jcc;
905 break;
907 /* some jumps are easy to compute */
908 case CC_OP_ADDB:
909 case CC_OP_ADDW:
910 case CC_OP_ADDL:
911 case CC_OP_ADDQ:
913 case CC_OP_LOGICB:
914 case CC_OP_LOGICW:
915 case CC_OP_LOGICL:
916 case CC_OP_LOGICQ:
918 case CC_OP_INCB:
919 case CC_OP_INCW:
920 case CC_OP_INCL:
921 case CC_OP_INCQ:
923 case CC_OP_DECB:
924 case CC_OP_DECW:
925 case CC_OP_DECL:
926 case CC_OP_DECQ:
928 case CC_OP_SHLB:
929 case CC_OP_SHLW:
930 case CC_OP_SHLL:
931 case CC_OP_SHLQ:
932 if (jcc_op != JCC_Z && jcc_op != JCC_S)
933 goto slow_jcc;
934 break;
935 default:
936 slow_jcc:
937 return 0;
939 return 1;
942 /* generate a conditional jump to label 'l1' according to jump opcode
943 value 'b'. In the fast case, T0 is guaranted not to be used. */
944 static inline void gen_jcc1(DisasContext *s, int cc_op, int b, int l1)
946 int inv, jcc_op, size, cond;
947 TCGv t0;
949 inv = b & 1;
950 jcc_op = (b >> 1) & 7;
952 switch(cc_op) {
953 /* we optimize the cmp/jcc case */
954 case CC_OP_SUBB:
955 case CC_OP_SUBW:
956 case CC_OP_SUBL:
957 case CC_OP_SUBQ:
959 size = cc_op - CC_OP_SUBB;
960 switch(jcc_op) {
961 case JCC_Z:
962 fast_jcc_z:
963 switch(size) {
964 case 0:
965 tcg_gen_andi_tl(cpu_tmp0, cpu_cc_dst, 0xff);
966 t0 = cpu_tmp0;
967 break;
968 case 1:
969 tcg_gen_andi_tl(cpu_tmp0, cpu_cc_dst, 0xffff);
970 t0 = cpu_tmp0;
971 break;
972 #ifdef TARGET_X86_64
973 case 2:
974 tcg_gen_andi_tl(cpu_tmp0, cpu_cc_dst, 0xffffffff);
975 t0 = cpu_tmp0;
976 break;
977 #endif
978 default:
979 t0 = cpu_cc_dst;
980 break;
982 tcg_gen_brcondi_tl(inv ? TCG_COND_NE : TCG_COND_EQ, t0, 0, l1);
983 break;
984 case JCC_S:
985 fast_jcc_s:
986 switch(size) {
987 case 0:
988 tcg_gen_andi_tl(cpu_tmp0, cpu_cc_dst, 0x80);
989 tcg_gen_brcondi_tl(inv ? TCG_COND_EQ : TCG_COND_NE, cpu_tmp0,
990 0, l1);
991 break;
992 case 1:
993 tcg_gen_andi_tl(cpu_tmp0, cpu_cc_dst, 0x8000);
994 tcg_gen_brcondi_tl(inv ? TCG_COND_EQ : TCG_COND_NE, cpu_tmp0,
995 0, l1);
996 break;
997 #ifdef TARGET_X86_64
998 case 2:
999 tcg_gen_andi_tl(cpu_tmp0, cpu_cc_dst, 0x80000000);
1000 tcg_gen_brcondi_tl(inv ? TCG_COND_EQ : TCG_COND_NE, cpu_tmp0,
1001 0, l1);
1002 break;
1003 #endif
1004 default:
1005 tcg_gen_brcondi_tl(inv ? TCG_COND_GE : TCG_COND_LT, cpu_cc_dst,
1006 0, l1);
1007 break;
1009 break;
1011 case JCC_B:
1012 cond = inv ? TCG_COND_GEU : TCG_COND_LTU;
1013 goto fast_jcc_b;
1014 case JCC_BE:
1015 cond = inv ? TCG_COND_GTU : TCG_COND_LEU;
1016 fast_jcc_b:
1017 tcg_gen_add_tl(cpu_tmp4, cpu_cc_dst, cpu_cc_src);
1018 switch(size) {
1019 case 0:
1020 t0 = cpu_tmp0;
1021 tcg_gen_andi_tl(cpu_tmp4, cpu_tmp4, 0xff);
1022 tcg_gen_andi_tl(t0, cpu_cc_src, 0xff);
1023 break;
1024 case 1:
1025 t0 = cpu_tmp0;
1026 tcg_gen_andi_tl(cpu_tmp4, cpu_tmp4, 0xffff);
1027 tcg_gen_andi_tl(t0, cpu_cc_src, 0xffff);
1028 break;
1029 #ifdef TARGET_X86_64
1030 case 2:
1031 t0 = cpu_tmp0;
1032 tcg_gen_andi_tl(cpu_tmp4, cpu_tmp4, 0xffffffff);
1033 tcg_gen_andi_tl(t0, cpu_cc_src, 0xffffffff);
1034 break;
1035 #endif
1036 default:
1037 t0 = cpu_cc_src;
1038 break;
1040 tcg_gen_brcond_tl(cond, cpu_tmp4, t0, l1);
1041 break;
1043 case JCC_L:
1044 cond = inv ? TCG_COND_GE : TCG_COND_LT;
1045 goto fast_jcc_l;
1046 case JCC_LE:
1047 cond = inv ? TCG_COND_GT : TCG_COND_LE;
1048 fast_jcc_l:
1049 tcg_gen_add_tl(cpu_tmp4, cpu_cc_dst, cpu_cc_src);
1050 switch(size) {
1051 case 0:
1052 t0 = cpu_tmp0;
1053 tcg_gen_ext8s_tl(cpu_tmp4, cpu_tmp4);
1054 tcg_gen_ext8s_tl(t0, cpu_cc_src);
1055 break;
1056 case 1:
1057 t0 = cpu_tmp0;
1058 tcg_gen_ext16s_tl(cpu_tmp4, cpu_tmp4);
1059 tcg_gen_ext16s_tl(t0, cpu_cc_src);
1060 break;
1061 #ifdef TARGET_X86_64
1062 case 2:
1063 t0 = cpu_tmp0;
1064 tcg_gen_ext32s_tl(cpu_tmp4, cpu_tmp4);
1065 tcg_gen_ext32s_tl(t0, cpu_cc_src);
1066 break;
1067 #endif
1068 default:
1069 t0 = cpu_cc_src;
1070 break;
1072 tcg_gen_brcond_tl(cond, cpu_tmp4, t0, l1);
1073 break;
1075 default:
1076 goto slow_jcc;
1078 break;
1080 /* some jumps are easy to compute */
1081 case CC_OP_ADDB:
1082 case CC_OP_ADDW:
1083 case CC_OP_ADDL:
1084 case CC_OP_ADDQ:
1086 case CC_OP_ADCB:
1087 case CC_OP_ADCW:
1088 case CC_OP_ADCL:
1089 case CC_OP_ADCQ:
1091 case CC_OP_SBBB:
1092 case CC_OP_SBBW:
1093 case CC_OP_SBBL:
1094 case CC_OP_SBBQ:
1096 case CC_OP_LOGICB:
1097 case CC_OP_LOGICW:
1098 case CC_OP_LOGICL:
1099 case CC_OP_LOGICQ:
1101 case CC_OP_INCB:
1102 case CC_OP_INCW:
1103 case CC_OP_INCL:
1104 case CC_OP_INCQ:
1106 case CC_OP_DECB:
1107 case CC_OP_DECW:
1108 case CC_OP_DECL:
1109 case CC_OP_DECQ:
1111 case CC_OP_SHLB:
1112 case CC_OP_SHLW:
1113 case CC_OP_SHLL:
1114 case CC_OP_SHLQ:
1116 case CC_OP_SARB:
1117 case CC_OP_SARW:
1118 case CC_OP_SARL:
1119 case CC_OP_SARQ:
1120 switch(jcc_op) {
1121 case JCC_Z:
1122 size = (cc_op - CC_OP_ADDB) & 3;
1123 goto fast_jcc_z;
1124 case JCC_S:
1125 size = (cc_op - CC_OP_ADDB) & 3;
1126 goto fast_jcc_s;
1127 default:
1128 goto slow_jcc;
1130 break;
1131 default:
1132 slow_jcc:
1133 gen_setcc_slow_T0(s, jcc_op);
1134 tcg_gen_brcondi_tl(inv ? TCG_COND_EQ : TCG_COND_NE,
1135 cpu_T[0], 0, l1);
1136 break;
1140 /* XXX: does not work with gdbstub "ice" single step - not a
1141 serious problem */
1142 static int gen_jz_ecx_string(DisasContext *s, target_ulong next_eip)
1144 int l1, l2;
1146 l1 = gen_new_label();
1147 l2 = gen_new_label();
1148 gen_op_jnz_ecx(s->aflag, l1);
1149 gen_set_label(l2);
1150 gen_jmp_tb(s, next_eip, 1);
1151 gen_set_label(l1);
1152 return l2;
1155 static inline void gen_stos(DisasContext *s, int ot)
1157 gen_op_mov_TN_reg(OT_LONG, 0, R_EAX);
1158 gen_string_movl_A0_EDI(s);
1159 gen_op_st_T0_A0(ot + s->mem_index);
1160 gen_op_movl_T0_Dshift(ot);
1161 gen_op_add_reg_T0(s->aflag, R_EDI);
1164 static inline void gen_lods(DisasContext *s, int ot)
1166 gen_string_movl_A0_ESI(s);
1167 gen_op_ld_T0_A0(ot + s->mem_index);
1168 gen_op_mov_reg_T0(ot, R_EAX);
1169 gen_op_movl_T0_Dshift(ot);
1170 gen_op_add_reg_T0(s->aflag, R_ESI);
1173 static inline void gen_scas(DisasContext *s, int ot)
1175 gen_op_mov_TN_reg(OT_LONG, 0, R_EAX);
1176 gen_string_movl_A0_EDI(s);
1177 gen_op_ld_T1_A0(ot + s->mem_index);
1178 gen_op_cmpl_T0_T1_cc();
1179 gen_op_movl_T0_Dshift(ot);
1180 gen_op_add_reg_T0(s->aflag, R_EDI);
1183 static inline void gen_cmps(DisasContext *s, int ot)
1185 gen_string_movl_A0_ESI(s);
1186 gen_op_ld_T0_A0(ot + s->mem_index);
1187 gen_string_movl_A0_EDI(s);
1188 gen_op_ld_T1_A0(ot + s->mem_index);
1189 gen_op_cmpl_T0_T1_cc();
1190 gen_op_movl_T0_Dshift(ot);
1191 gen_op_add_reg_T0(s->aflag, R_ESI);
1192 gen_op_add_reg_T0(s->aflag, R_EDI);
1195 static inline void gen_ins(DisasContext *s, int ot)
1197 if (use_icount)
1198 gen_io_start();
1199 gen_string_movl_A0_EDI(s);
1200 /* Note: we must do this dummy write first to be restartable in
1201 case of page fault. */
1202 gen_op_movl_T0_0();
1203 gen_op_st_T0_A0(ot + s->mem_index);
1204 gen_op_mov_TN_reg(OT_WORD, 1, R_EDX);
1205 tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[1]);
1206 tcg_gen_andi_i32(cpu_tmp2_i32, cpu_tmp2_i32, 0xffff);
1207 gen_helper_in_func(ot, cpu_T[0], cpu_tmp2_i32);
1208 gen_op_st_T0_A0(ot + s->mem_index);
1209 gen_op_movl_T0_Dshift(ot);
1210 gen_op_add_reg_T0(s->aflag, R_EDI);
1211 if (use_icount)
1212 gen_io_end();
1215 static inline void gen_outs(DisasContext *s, int ot)
1217 if (use_icount)
1218 gen_io_start();
1219 gen_string_movl_A0_ESI(s);
1220 gen_op_ld_T0_A0(ot + s->mem_index);
1222 gen_op_mov_TN_reg(OT_WORD, 1, R_EDX);
1223 tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[1]);
1224 tcg_gen_andi_i32(cpu_tmp2_i32, cpu_tmp2_i32, 0xffff);
1225 tcg_gen_trunc_tl_i32(cpu_tmp3_i32, cpu_T[0]);
1226 gen_helper_out_func(ot, cpu_tmp2_i32, cpu_tmp3_i32);
1228 gen_op_movl_T0_Dshift(ot);
1229 gen_op_add_reg_T0(s->aflag, R_ESI);
1230 if (use_icount)
1231 gen_io_end();
1234 /* same method as Valgrind : we generate jumps to current or next
1235 instruction */
1236 #define GEN_REPZ(op) \
1237 static inline void gen_repz_ ## op(DisasContext *s, int ot, \
1238 target_ulong cur_eip, target_ulong next_eip) \
1240 int l2;\
1241 gen_update_cc_op(s); \
1242 l2 = gen_jz_ecx_string(s, next_eip); \
1243 gen_ ## op(s, ot); \
1244 gen_op_add_reg_im(s->aflag, R_ECX, -1); \
1245 /* a loop would cause two single step exceptions if ECX = 1 \
1246 before rep string_insn */ \
1247 if (!s->jmp_opt) \
1248 gen_op_jz_ecx(s->aflag, l2); \
1249 gen_jmp(s, cur_eip); \
1252 #define GEN_REPZ2(op) \
1253 static inline void gen_repz_ ## op(DisasContext *s, int ot, \
1254 target_ulong cur_eip, \
1255 target_ulong next_eip, \
1256 int nz) \
1258 int l2;\
1259 gen_update_cc_op(s); \
1260 l2 = gen_jz_ecx_string(s, next_eip); \
1261 gen_ ## op(s, ot); \
1262 gen_op_add_reg_im(s->aflag, R_ECX, -1); \
1263 gen_op_set_cc_op(CC_OP_SUBB + ot); \
1264 gen_jcc1(s, CC_OP_SUBB + ot, (JCC_Z << 1) | (nz ^ 1), l2); \
1265 if (!s->jmp_opt) \
1266 gen_op_jz_ecx(s->aflag, l2); \
1267 gen_jmp(s, cur_eip); \
1270 GEN_REPZ(movs)
1271 GEN_REPZ(stos)
1272 GEN_REPZ(lods)
1273 GEN_REPZ(ins)
1274 GEN_REPZ(outs)
1275 GEN_REPZ2(scas)
1276 GEN_REPZ2(cmps)
1278 static void gen_helper_fp_arith_ST0_FT0(int op)
1280 switch (op) {
1281 case 0: gen_helper_fadd_ST0_FT0(); break;
1282 case 1: gen_helper_fmul_ST0_FT0(); break;
1283 case 2: gen_helper_fcom_ST0_FT0(); break;
1284 case 3: gen_helper_fcom_ST0_FT0(); break;
1285 case 4: gen_helper_fsub_ST0_FT0(); break;
1286 case 5: gen_helper_fsubr_ST0_FT0(); break;
1287 case 6: gen_helper_fdiv_ST0_FT0(); break;
1288 case 7: gen_helper_fdivr_ST0_FT0(); break;
1292 /* NOTE the exception in "r" op ordering */
1293 static void gen_helper_fp_arith_STN_ST0(int op, int opreg)
1295 TCGv_i32 tmp = tcg_const_i32(opreg);
1296 switch (op) {
1297 case 0: gen_helper_fadd_STN_ST0(tmp); break;
1298 case 1: gen_helper_fmul_STN_ST0(tmp); break;
1299 case 4: gen_helper_fsubr_STN_ST0(tmp); break;
1300 case 5: gen_helper_fsub_STN_ST0(tmp); break;
1301 case 6: gen_helper_fdivr_STN_ST0(tmp); break;
1302 case 7: gen_helper_fdiv_STN_ST0(tmp); break;
1306 /* if d == OR_TMP0, it means memory operand (address in A0) */
1307 static void gen_op(DisasContext *s1, int op, int ot, int d)
1309 if (d != OR_TMP0) {
1310 gen_op_mov_TN_reg(ot, 0, d);
1311 } else {
1312 gen_op_ld_T0_A0(ot + s1->mem_index);
1314 switch(op) {
1315 case OP_ADCL:
1316 if (s1->cc_op != CC_OP_DYNAMIC)
1317 gen_op_set_cc_op(s1->cc_op);
1318 gen_compute_eflags_c(cpu_tmp4);
1319 tcg_gen_add_tl(cpu_T[0], cpu_T[0], cpu_T[1]);
1320 tcg_gen_add_tl(cpu_T[0], cpu_T[0], cpu_tmp4);
1321 if (d != OR_TMP0)
1322 gen_op_mov_reg_T0(ot, d);
1323 else
1324 gen_op_st_T0_A0(ot + s1->mem_index);
1325 tcg_gen_mov_tl(cpu_cc_src, cpu_T[1]);
1326 tcg_gen_mov_tl(cpu_cc_dst, cpu_T[0]);
1327 tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_tmp4);
1328 tcg_gen_shli_i32(cpu_tmp2_i32, cpu_tmp2_i32, 2);
1329 tcg_gen_addi_i32(cpu_cc_op, cpu_tmp2_i32, CC_OP_ADDB + ot);
1330 s1->cc_op = CC_OP_DYNAMIC;
1331 break;
1332 case OP_SBBL:
1333 if (s1->cc_op != CC_OP_DYNAMIC)
1334 gen_op_set_cc_op(s1->cc_op);
1335 gen_compute_eflags_c(cpu_tmp4);
1336 tcg_gen_sub_tl(cpu_T[0], cpu_T[0], cpu_T[1]);
1337 tcg_gen_sub_tl(cpu_T[0], cpu_T[0], cpu_tmp4);
1338 if (d != OR_TMP0)
1339 gen_op_mov_reg_T0(ot, d);
1340 else
1341 gen_op_st_T0_A0(ot + s1->mem_index);
1342 tcg_gen_mov_tl(cpu_cc_src, cpu_T[1]);
1343 tcg_gen_mov_tl(cpu_cc_dst, cpu_T[0]);
1344 tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_tmp4);
1345 tcg_gen_shli_i32(cpu_tmp2_i32, cpu_tmp2_i32, 2);
1346 tcg_gen_addi_i32(cpu_cc_op, cpu_tmp2_i32, CC_OP_SUBB + ot);
1347 s1->cc_op = CC_OP_DYNAMIC;
1348 break;
1349 case OP_ADDL:
1350 gen_op_addl_T0_T1();
1351 if (d != OR_TMP0)
1352 gen_op_mov_reg_T0(ot, d);
1353 else
1354 gen_op_st_T0_A0(ot + s1->mem_index);
1355 gen_op_update2_cc();
1356 s1->cc_op = CC_OP_ADDB + ot;
1357 break;
1358 case OP_SUBL:
1359 tcg_gen_sub_tl(cpu_T[0], cpu_T[0], cpu_T[1]);
1360 if (d != OR_TMP0)
1361 gen_op_mov_reg_T0(ot, d);
1362 else
1363 gen_op_st_T0_A0(ot + s1->mem_index);
1364 gen_op_update2_cc();
1365 s1->cc_op = CC_OP_SUBB + ot;
1366 break;
1367 default:
1368 case OP_ANDL:
1369 tcg_gen_and_tl(cpu_T[0], cpu_T[0], cpu_T[1]);
1370 if (d != OR_TMP0)
1371 gen_op_mov_reg_T0(ot, d);
1372 else
1373 gen_op_st_T0_A0(ot + s1->mem_index);
1374 gen_op_update1_cc();
1375 s1->cc_op = CC_OP_LOGICB + ot;
1376 break;
1377 case OP_ORL:
1378 tcg_gen_or_tl(cpu_T[0], cpu_T[0], cpu_T[1]);
1379 if (d != OR_TMP0)
1380 gen_op_mov_reg_T0(ot, d);
1381 else
1382 gen_op_st_T0_A0(ot + s1->mem_index);
1383 gen_op_update1_cc();
1384 s1->cc_op = CC_OP_LOGICB + ot;
1385 break;
1386 case OP_XORL:
1387 tcg_gen_xor_tl(cpu_T[0], cpu_T[0], cpu_T[1]);
1388 if (d != OR_TMP0)
1389 gen_op_mov_reg_T0(ot, d);
1390 else
1391 gen_op_st_T0_A0(ot + s1->mem_index);
1392 gen_op_update1_cc();
1393 s1->cc_op = CC_OP_LOGICB + ot;
1394 break;
1395 case OP_CMPL:
1396 gen_op_cmpl_T0_T1_cc();
1397 s1->cc_op = CC_OP_SUBB + ot;
1398 break;
1402 /* if d == OR_TMP0, it means memory operand (address in A0) */
1403 static void gen_inc(DisasContext *s1, int ot, int d, int c)
1405 if (d != OR_TMP0)
1406 gen_op_mov_TN_reg(ot, 0, d);
1407 else
1408 gen_op_ld_T0_A0(ot + s1->mem_index);
1409 if (s1->cc_op != CC_OP_DYNAMIC)
1410 gen_op_set_cc_op(s1->cc_op);
1411 if (c > 0) {
1412 tcg_gen_addi_tl(cpu_T[0], cpu_T[0], 1);
1413 s1->cc_op = CC_OP_INCB + ot;
1414 } else {
1415 tcg_gen_addi_tl(cpu_T[0], cpu_T[0], -1);
1416 s1->cc_op = CC_OP_DECB + ot;
1418 if (d != OR_TMP0)
1419 gen_op_mov_reg_T0(ot, d);
1420 else
1421 gen_op_st_T0_A0(ot + s1->mem_index);
1422 gen_compute_eflags_c(cpu_cc_src);
1423 tcg_gen_mov_tl(cpu_cc_dst, cpu_T[0]);
1426 static void gen_shift_rm_T1(DisasContext *s, int ot, int op1,
1427 int is_right, int is_arith)
1429 target_ulong mask;
1430 int shift_label;
1431 TCGv t0, t1;
1433 if (ot == OT_QUAD)
1434 mask = 0x3f;
1435 else
1436 mask = 0x1f;
1438 /* load */
1439 if (op1 == OR_TMP0)
1440 gen_op_ld_T0_A0(ot + s->mem_index);
1441 else
1442 gen_op_mov_TN_reg(ot, 0, op1);
1444 tcg_gen_andi_tl(cpu_T[1], cpu_T[1], mask);
1446 tcg_gen_addi_tl(cpu_tmp5, cpu_T[1], -1);
1448 if (is_right) {
1449 if (is_arith) {
1450 gen_exts(ot, cpu_T[0]);
1451 tcg_gen_sar_tl(cpu_T3, cpu_T[0], cpu_tmp5);
1452 tcg_gen_sar_tl(cpu_T[0], cpu_T[0], cpu_T[1]);
1453 } else {
1454 gen_extu(ot, cpu_T[0]);
1455 tcg_gen_shr_tl(cpu_T3, cpu_T[0], cpu_tmp5);
1456 tcg_gen_shr_tl(cpu_T[0], cpu_T[0], cpu_T[1]);
1458 } else {
1459 tcg_gen_shl_tl(cpu_T3, cpu_T[0], cpu_tmp5);
1460 tcg_gen_shl_tl(cpu_T[0], cpu_T[0], cpu_T[1]);
1463 /* store */
1464 if (op1 == OR_TMP0)
1465 gen_op_st_T0_A0(ot + s->mem_index);
1466 else
1467 gen_op_mov_reg_T0(ot, op1);
1469 /* update eflags if non zero shift */
1470 if (s->cc_op != CC_OP_DYNAMIC)
1471 gen_op_set_cc_op(s->cc_op);
1473 /* XXX: inefficient */
1474 t0 = tcg_temp_local_new();
1475 t1 = tcg_temp_local_new();
1477 tcg_gen_mov_tl(t0, cpu_T[0]);
1478 tcg_gen_mov_tl(t1, cpu_T3);
1480 shift_label = gen_new_label();
1481 tcg_gen_brcondi_tl(TCG_COND_EQ, cpu_T[1], 0, shift_label);
1483 tcg_gen_mov_tl(cpu_cc_src, t1);
1484 tcg_gen_mov_tl(cpu_cc_dst, t0);
1485 if (is_right)
1486 tcg_gen_movi_i32(cpu_cc_op, CC_OP_SARB + ot);
1487 else
1488 tcg_gen_movi_i32(cpu_cc_op, CC_OP_SHLB + ot);
1490 gen_set_label(shift_label);
1491 s->cc_op = CC_OP_DYNAMIC; /* cannot predict flags after */
1493 tcg_temp_free(t0);
1494 tcg_temp_free(t1);
1497 static void gen_shift_rm_im(DisasContext *s, int ot, int op1, int op2,
1498 int is_right, int is_arith)
1500 int mask;
1502 if (ot == OT_QUAD)
1503 mask = 0x3f;
1504 else
1505 mask = 0x1f;
1507 /* load */
1508 if (op1 == OR_TMP0)
1509 gen_op_ld_T0_A0(ot + s->mem_index);
1510 else
1511 gen_op_mov_TN_reg(ot, 0, op1);
1513 op2 &= mask;
1514 if (op2 != 0) {
1515 if (is_right) {
1516 if (is_arith) {
1517 gen_exts(ot, cpu_T[0]);
1518 tcg_gen_sari_tl(cpu_tmp4, cpu_T[0], op2 - 1);
1519 tcg_gen_sari_tl(cpu_T[0], cpu_T[0], op2);
1520 } else {
1521 gen_extu(ot, cpu_T[0]);
1522 tcg_gen_shri_tl(cpu_tmp4, cpu_T[0], op2 - 1);
1523 tcg_gen_shri_tl(cpu_T[0], cpu_T[0], op2);
1525 } else {
1526 tcg_gen_shli_tl(cpu_tmp4, cpu_T[0], op2 - 1);
1527 tcg_gen_shli_tl(cpu_T[0], cpu_T[0], op2);
1531 /* store */
1532 if (op1 == OR_TMP0)
1533 gen_op_st_T0_A0(ot + s->mem_index);
1534 else
1535 gen_op_mov_reg_T0(ot, op1);
1537 /* update eflags if non zero shift */
1538 if (op2 != 0) {
1539 tcg_gen_mov_tl(cpu_cc_src, cpu_tmp4);
1540 tcg_gen_mov_tl(cpu_cc_dst, cpu_T[0]);
1541 if (is_right)
1542 s->cc_op = CC_OP_SARB + ot;
1543 else
1544 s->cc_op = CC_OP_SHLB + ot;
1548 static inline void tcg_gen_lshift(TCGv ret, TCGv arg1, target_long arg2)
1550 if (arg2 >= 0)
1551 tcg_gen_shli_tl(ret, arg1, arg2);
1552 else
1553 tcg_gen_shri_tl(ret, arg1, -arg2);
1556 static void gen_rot_rm_T1(DisasContext *s, int ot, int op1,
1557 int is_right)
1559 target_ulong mask;
1560 int label1, label2, data_bits;
1561 TCGv t0, t1, t2, a0;
1563 /* XXX: inefficient, but we must use local temps */
1564 t0 = tcg_temp_local_new();
1565 t1 = tcg_temp_local_new();
1566 t2 = tcg_temp_local_new();
1567 a0 = tcg_temp_local_new();
1569 if (ot == OT_QUAD)
1570 mask = 0x3f;
1571 else
1572 mask = 0x1f;
1574 /* load */
1575 if (op1 == OR_TMP0) {
1576 tcg_gen_mov_tl(a0, cpu_A0);
1577 gen_op_ld_v(ot + s->mem_index, t0, a0);
1578 } else {
1579 gen_op_mov_v_reg(ot, t0, op1);
1582 tcg_gen_mov_tl(t1, cpu_T[1]);
1584 tcg_gen_andi_tl(t1, t1, mask);
1586 /* Must test zero case to avoid using undefined behaviour in TCG
1587 shifts. */
1588 label1 = gen_new_label();
1589 tcg_gen_brcondi_tl(TCG_COND_EQ, t1, 0, label1);
1591 if (ot <= OT_WORD)
1592 tcg_gen_andi_tl(cpu_tmp0, t1, (1 << (3 + ot)) - 1);
1593 else
1594 tcg_gen_mov_tl(cpu_tmp0, t1);
1596 gen_extu(ot, t0);
1597 tcg_gen_mov_tl(t2, t0);
1599 data_bits = 8 << ot;
1600 /* XXX: rely on behaviour of shifts when operand 2 overflows (XXX:
1601 fix TCG definition) */
1602 if (is_right) {
1603 tcg_gen_shr_tl(cpu_tmp4, t0, cpu_tmp0);
1604 tcg_gen_subfi_tl(cpu_tmp0, data_bits, cpu_tmp0);
1605 tcg_gen_shl_tl(t0, t0, cpu_tmp0);
1606 } else {
1607 tcg_gen_shl_tl(cpu_tmp4, t0, cpu_tmp0);
1608 tcg_gen_subfi_tl(cpu_tmp0, data_bits, cpu_tmp0);
1609 tcg_gen_shr_tl(t0, t0, cpu_tmp0);
1611 tcg_gen_or_tl(t0, t0, cpu_tmp4);
1613 gen_set_label(label1);
1614 /* store */
1615 if (op1 == OR_TMP0) {
1616 gen_op_st_v(ot + s->mem_index, t0, a0);
1617 } else {
1618 gen_op_mov_reg_v(ot, op1, t0);
1621 /* update eflags */
1622 if (s->cc_op != CC_OP_DYNAMIC)
1623 gen_op_set_cc_op(s->cc_op);
1625 label2 = gen_new_label();
1626 tcg_gen_brcondi_tl(TCG_COND_EQ, t1, 0, label2);
1628 gen_compute_eflags(cpu_cc_src);
1629 tcg_gen_andi_tl(cpu_cc_src, cpu_cc_src, ~(CC_O | CC_C));
1630 tcg_gen_xor_tl(cpu_tmp0, t2, t0);
1631 tcg_gen_lshift(cpu_tmp0, cpu_tmp0, 11 - (data_bits - 1));
1632 tcg_gen_andi_tl(cpu_tmp0, cpu_tmp0, CC_O);
1633 tcg_gen_or_tl(cpu_cc_src, cpu_cc_src, cpu_tmp0);
1634 if (is_right) {
1635 tcg_gen_shri_tl(t0, t0, data_bits - 1);
1637 tcg_gen_andi_tl(t0, t0, CC_C);
1638 tcg_gen_or_tl(cpu_cc_src, cpu_cc_src, t0);
1640 tcg_gen_discard_tl(cpu_cc_dst);
1641 tcg_gen_movi_i32(cpu_cc_op, CC_OP_EFLAGS);
1643 gen_set_label(label2);
1644 s->cc_op = CC_OP_DYNAMIC; /* cannot predict flags after */
1646 tcg_temp_free(t0);
1647 tcg_temp_free(t1);
1648 tcg_temp_free(t2);
1649 tcg_temp_free(a0);
1652 static void gen_rot_rm_im(DisasContext *s, int ot, int op1, int op2,
1653 int is_right)
1655 int mask;
1656 int data_bits;
1657 TCGv t0, t1, a0;
1659 /* XXX: inefficient, but we must use local temps */
1660 t0 = tcg_temp_local_new();
1661 t1 = tcg_temp_local_new();
1662 a0 = tcg_temp_local_new();
1664 if (ot == OT_QUAD)
1665 mask = 0x3f;
1666 else
1667 mask = 0x1f;
1669 /* load */
1670 if (op1 == OR_TMP0) {
1671 tcg_gen_mov_tl(a0, cpu_A0);
1672 gen_op_ld_v(ot + s->mem_index, t0, a0);
1673 } else {
1674 gen_op_mov_v_reg(ot, t0, op1);
1677 gen_extu(ot, t0);
1678 tcg_gen_mov_tl(t1, t0);
1680 op2 &= mask;
1681 data_bits = 8 << ot;
1682 if (op2 != 0) {
1683 int shift = op2 & ((1 << (3 + ot)) - 1);
1684 if (is_right) {
1685 tcg_gen_shri_tl(cpu_tmp4, t0, shift);
1686 tcg_gen_shli_tl(t0, t0, data_bits - shift);
1688 else {
1689 tcg_gen_shli_tl(cpu_tmp4, t0, shift);
1690 tcg_gen_shri_tl(t0, t0, data_bits - shift);
1692 tcg_gen_or_tl(t0, t0, cpu_tmp4);
1695 /* store */
1696 if (op1 == OR_TMP0) {
1697 gen_op_st_v(ot + s->mem_index, t0, a0);
1698 } else {
1699 gen_op_mov_reg_v(ot, op1, t0);
1702 if (op2 != 0) {
1703 /* update eflags */
1704 if (s->cc_op != CC_OP_DYNAMIC)
1705 gen_op_set_cc_op(s->cc_op);
1707 gen_compute_eflags(cpu_cc_src);
1708 tcg_gen_andi_tl(cpu_cc_src, cpu_cc_src, ~(CC_O | CC_C));
1709 tcg_gen_xor_tl(cpu_tmp0, t1, t0);
1710 tcg_gen_lshift(cpu_tmp0, cpu_tmp0, 11 - (data_bits - 1));
1711 tcg_gen_andi_tl(cpu_tmp0, cpu_tmp0, CC_O);
1712 tcg_gen_or_tl(cpu_cc_src, cpu_cc_src, cpu_tmp0);
1713 if (is_right) {
1714 tcg_gen_shri_tl(t0, t0, data_bits - 1);
1716 tcg_gen_andi_tl(t0, t0, CC_C);
1717 tcg_gen_or_tl(cpu_cc_src, cpu_cc_src, t0);
1719 tcg_gen_discard_tl(cpu_cc_dst);
1720 tcg_gen_movi_i32(cpu_cc_op, CC_OP_EFLAGS);
1721 s->cc_op = CC_OP_EFLAGS;
1724 tcg_temp_free(t0);
1725 tcg_temp_free(t1);
1726 tcg_temp_free(a0);
1729 /* XXX: add faster immediate = 1 case */
1730 static void gen_rotc_rm_T1(DisasContext *s, int ot, int op1,
1731 int is_right)
1733 int label1;
1735 if (s->cc_op != CC_OP_DYNAMIC)
1736 gen_op_set_cc_op(s->cc_op);
1738 /* load */
1739 if (op1 == OR_TMP0)
1740 gen_op_ld_T0_A0(ot + s->mem_index);
1741 else
1742 gen_op_mov_TN_reg(ot, 0, op1);
1744 if (is_right) {
1745 switch (ot) {
1746 case 0: gen_helper_rcrb(cpu_T[0], cpu_T[0], cpu_T[1]); break;
1747 case 1: gen_helper_rcrw(cpu_T[0], cpu_T[0], cpu_T[1]); break;
1748 case 2: gen_helper_rcrl(cpu_T[0], cpu_T[0], cpu_T[1]); break;
1749 #ifdef TARGET_X86_64
1750 case 3: gen_helper_rcrq(cpu_T[0], cpu_T[0], cpu_T[1]); break;
1751 #endif
1753 } else {
1754 switch (ot) {
1755 case 0: gen_helper_rclb(cpu_T[0], cpu_T[0], cpu_T[1]); break;
1756 case 1: gen_helper_rclw(cpu_T[0], cpu_T[0], cpu_T[1]); break;
1757 case 2: gen_helper_rcll(cpu_T[0], cpu_T[0], cpu_T[1]); break;
1758 #ifdef TARGET_X86_64
1759 case 3: gen_helper_rclq(cpu_T[0], cpu_T[0], cpu_T[1]); break;
1760 #endif
1763 /* store */
1764 if (op1 == OR_TMP0)
1765 gen_op_st_T0_A0(ot + s->mem_index);
1766 else
1767 gen_op_mov_reg_T0(ot, op1);
1769 /* update eflags */
1770 label1 = gen_new_label();
1771 tcg_gen_brcondi_tl(TCG_COND_EQ, cpu_cc_tmp, -1, label1);
1773 tcg_gen_mov_tl(cpu_cc_src, cpu_cc_tmp);
1774 tcg_gen_discard_tl(cpu_cc_dst);
1775 tcg_gen_movi_i32(cpu_cc_op, CC_OP_EFLAGS);
1777 gen_set_label(label1);
1778 s->cc_op = CC_OP_DYNAMIC; /* cannot predict flags after */
1781 /* XXX: add faster immediate case */
1782 static void gen_shiftd_rm_T1_T3(DisasContext *s, int ot, int op1,
1783 int is_right)
1785 int label1, label2, data_bits;
1786 target_ulong mask;
1787 TCGv t0, t1, t2, a0;
1789 t0 = tcg_temp_local_new();
1790 t1 = tcg_temp_local_new();
1791 t2 = tcg_temp_local_new();
1792 a0 = tcg_temp_local_new();
1794 if (ot == OT_QUAD)
1795 mask = 0x3f;
1796 else
1797 mask = 0x1f;
1799 /* load */
1800 if (op1 == OR_TMP0) {
1801 tcg_gen_mov_tl(a0, cpu_A0);
1802 gen_op_ld_v(ot + s->mem_index, t0, a0);
1803 } else {
1804 gen_op_mov_v_reg(ot, t0, op1);
1807 tcg_gen_andi_tl(cpu_T3, cpu_T3, mask);
1809 tcg_gen_mov_tl(t1, cpu_T[1]);
1810 tcg_gen_mov_tl(t2, cpu_T3);
1812 /* Must test zero case to avoid using undefined behaviour in TCG
1813 shifts. */
1814 label1 = gen_new_label();
1815 tcg_gen_brcondi_tl(TCG_COND_EQ, t2, 0, label1);
1817 tcg_gen_addi_tl(cpu_tmp5, t2, -1);
1818 if (ot == OT_WORD) {
1819 /* Note: we implement the Intel behaviour for shift count > 16 */
1820 if (is_right) {
1821 tcg_gen_andi_tl(t0, t0, 0xffff);
1822 tcg_gen_shli_tl(cpu_tmp0, t1, 16);
1823 tcg_gen_or_tl(t0, t0, cpu_tmp0);
1824 tcg_gen_ext32u_tl(t0, t0);
1826 tcg_gen_shr_tl(cpu_tmp4, t0, cpu_tmp5);
1828 /* only needed if count > 16, but a test would complicate */
1829 tcg_gen_subfi_tl(cpu_tmp5, 32, t2);
1830 tcg_gen_shl_tl(cpu_tmp0, t0, cpu_tmp5);
1832 tcg_gen_shr_tl(t0, t0, t2);
1834 tcg_gen_or_tl(t0, t0, cpu_tmp0);
1835 } else {
1836 /* XXX: not optimal */
1837 tcg_gen_andi_tl(t0, t0, 0xffff);
1838 tcg_gen_shli_tl(t1, t1, 16);
1839 tcg_gen_or_tl(t1, t1, t0);
1840 tcg_gen_ext32u_tl(t1, t1);
1842 tcg_gen_shl_tl(cpu_tmp4, t0, cpu_tmp5);
1843 tcg_gen_subfi_tl(cpu_tmp0, 32, cpu_tmp5);
1844 tcg_gen_shr_tl(cpu_tmp5, t1, cpu_tmp0);
1845 tcg_gen_or_tl(cpu_tmp4, cpu_tmp4, cpu_tmp5);
1847 tcg_gen_shl_tl(t0, t0, t2);
1848 tcg_gen_subfi_tl(cpu_tmp5, 32, t2);
1849 tcg_gen_shr_tl(t1, t1, cpu_tmp5);
1850 tcg_gen_or_tl(t0, t0, t1);
1852 } else {
1853 data_bits = 8 << ot;
1854 if (is_right) {
1855 if (ot == OT_LONG)
1856 tcg_gen_ext32u_tl(t0, t0);
1858 tcg_gen_shr_tl(cpu_tmp4, t0, cpu_tmp5);
1860 tcg_gen_shr_tl(t0, t0, t2);
1861 tcg_gen_subfi_tl(cpu_tmp5, data_bits, t2);
1862 tcg_gen_shl_tl(t1, t1, cpu_tmp5);
1863 tcg_gen_or_tl(t0, t0, t1);
1865 } else {
1866 if (ot == OT_LONG)
1867 tcg_gen_ext32u_tl(t1, t1);
1869 tcg_gen_shl_tl(cpu_tmp4, t0, cpu_tmp5);
1871 tcg_gen_shl_tl(t0, t0, t2);
1872 tcg_gen_subfi_tl(cpu_tmp5, data_bits, t2);
1873 tcg_gen_shr_tl(t1, t1, cpu_tmp5);
1874 tcg_gen_or_tl(t0, t0, t1);
1877 tcg_gen_mov_tl(t1, cpu_tmp4);
1879 gen_set_label(label1);
1880 /* store */
1881 if (op1 == OR_TMP0) {
1882 gen_op_st_v(ot + s->mem_index, t0, a0);
1883 } else {
1884 gen_op_mov_reg_v(ot, op1, t0);
1887 /* update eflags */
1888 if (s->cc_op != CC_OP_DYNAMIC)
1889 gen_op_set_cc_op(s->cc_op);
1891 label2 = gen_new_label();
1892 tcg_gen_brcondi_tl(TCG_COND_EQ, t2, 0, label2);
1894 tcg_gen_mov_tl(cpu_cc_src, t1);
1895 tcg_gen_mov_tl(cpu_cc_dst, t0);
1896 if (is_right) {
1897 tcg_gen_movi_i32(cpu_cc_op, CC_OP_SARB + ot);
1898 } else {
1899 tcg_gen_movi_i32(cpu_cc_op, CC_OP_SHLB + ot);
1901 gen_set_label(label2);
1902 s->cc_op = CC_OP_DYNAMIC; /* cannot predict flags after */
1904 tcg_temp_free(t0);
1905 tcg_temp_free(t1);
1906 tcg_temp_free(t2);
1907 tcg_temp_free(a0);
1910 static void gen_shift(DisasContext *s1, int op, int ot, int d, int s)
1912 if (s != OR_TMP1)
1913 gen_op_mov_TN_reg(ot, 1, s);
1914 switch(op) {
1915 case OP_ROL:
1916 gen_rot_rm_T1(s1, ot, d, 0);
1917 break;
1918 case OP_ROR:
1919 gen_rot_rm_T1(s1, ot, d, 1);
1920 break;
1921 case OP_SHL:
1922 case OP_SHL1:
1923 gen_shift_rm_T1(s1, ot, d, 0, 0);
1924 break;
1925 case OP_SHR:
1926 gen_shift_rm_T1(s1, ot, d, 1, 0);
1927 break;
1928 case OP_SAR:
1929 gen_shift_rm_T1(s1, ot, d, 1, 1);
1930 break;
1931 case OP_RCL:
1932 gen_rotc_rm_T1(s1, ot, d, 0);
1933 break;
1934 case OP_RCR:
1935 gen_rotc_rm_T1(s1, ot, d, 1);
1936 break;
1940 static void gen_shifti(DisasContext *s1, int op, int ot, int d, int c)
1942 switch(op) {
1943 case OP_ROL:
1944 gen_rot_rm_im(s1, ot, d, c, 0);
1945 break;
1946 case OP_ROR:
1947 gen_rot_rm_im(s1, ot, d, c, 1);
1948 break;
1949 case OP_SHL:
1950 case OP_SHL1:
1951 gen_shift_rm_im(s1, ot, d, c, 0, 0);
1952 break;
1953 case OP_SHR:
1954 gen_shift_rm_im(s1, ot, d, c, 1, 0);
1955 break;
1956 case OP_SAR:
1957 gen_shift_rm_im(s1, ot, d, c, 1, 1);
1958 break;
1959 default:
1960 /* currently not optimized */
1961 gen_op_movl_T1_im(c);
1962 gen_shift(s1, op, ot, d, OR_TMP1);
1963 break;
1967 static void gen_lea_modrm(DisasContext *s, int modrm, int *reg_ptr, int *offset_ptr)
1969 target_long disp;
1970 int havesib;
1971 int base;
1972 int index;
1973 int scale;
1974 int opreg;
1975 int mod, rm, code, override, must_add_seg;
1977 override = s->override;
1978 must_add_seg = s->addseg;
1979 if (override >= 0)
1980 must_add_seg = 1;
1981 mod = (modrm >> 6) & 3;
1982 rm = modrm & 7;
1984 if (s->aflag) {
1986 havesib = 0;
1987 base = rm;
1988 index = 0;
1989 scale = 0;
1991 if (base == 4) {
1992 havesib = 1;
1993 code = ldub_code(s->pc++);
1994 scale = (code >> 6) & 3;
1995 index = ((code >> 3) & 7) | REX_X(s);
1996 base = (code & 7);
1998 base |= REX_B(s);
2000 switch (mod) {
2001 case 0:
2002 if ((base & 7) == 5) {
2003 base = -1;
2004 disp = (int32_t)ldl_code(s->pc);
2005 s->pc += 4;
2006 if (CODE64(s) && !havesib) {
2007 disp += s->pc + s->rip_offset;
2009 } else {
2010 disp = 0;
2012 break;
2013 case 1:
2014 disp = (int8_t)ldub_code(s->pc++);
2015 break;
2016 default:
2017 case 2:
2018 disp = ldl_code(s->pc);
2019 s->pc += 4;
2020 break;
2023 if (base >= 0) {
2024 /* for correct popl handling with esp */
2025 if (base == 4 && s->popl_esp_hack)
2026 disp += s->popl_esp_hack;
2027 #ifdef TARGET_X86_64
2028 if (s->aflag == 2) {
2029 gen_op_movq_A0_reg(base);
2030 if (disp != 0) {
2031 gen_op_addq_A0_im(disp);
2033 } else
2034 #endif
2036 gen_op_movl_A0_reg(base);
2037 if (disp != 0)
2038 gen_op_addl_A0_im(disp);
2040 } else {
2041 #ifdef TARGET_X86_64
2042 if (s->aflag == 2) {
2043 gen_op_movq_A0_im(disp);
2044 } else
2045 #endif
2047 gen_op_movl_A0_im(disp);
2050 /* index == 4 means no index */
2051 if (havesib && (index != 4)) {
2052 #ifdef TARGET_X86_64
2053 if (s->aflag == 2) {
2054 gen_op_addq_A0_reg_sN(scale, index);
2055 } else
2056 #endif
2058 gen_op_addl_A0_reg_sN(scale, index);
2061 if (must_add_seg) {
2062 if (override < 0) {
2063 if (base == R_EBP || base == R_ESP)
2064 override = R_SS;
2065 else
2066 override = R_DS;
2068 #ifdef TARGET_X86_64
2069 if (s->aflag == 2) {
2070 gen_op_addq_A0_seg(override);
2071 } else
2072 #endif
2074 gen_op_addl_A0_seg(override);
2077 } else {
2078 switch (mod) {
2079 case 0:
2080 if (rm == 6) {
2081 disp = lduw_code(s->pc);
2082 s->pc += 2;
2083 gen_op_movl_A0_im(disp);
2084 rm = 0; /* avoid SS override */
2085 goto no_rm;
2086 } else {
2087 disp = 0;
2089 break;
2090 case 1:
2091 disp = (int8_t)ldub_code(s->pc++);
2092 break;
2093 default:
2094 case 2:
2095 disp = lduw_code(s->pc);
2096 s->pc += 2;
2097 break;
2099 switch(rm) {
2100 case 0:
2101 gen_op_movl_A0_reg(R_EBX);
2102 gen_op_addl_A0_reg_sN(0, R_ESI);
2103 break;
2104 case 1:
2105 gen_op_movl_A0_reg(R_EBX);
2106 gen_op_addl_A0_reg_sN(0, R_EDI);
2107 break;
2108 case 2:
2109 gen_op_movl_A0_reg(R_EBP);
2110 gen_op_addl_A0_reg_sN(0, R_ESI);
2111 break;
2112 case 3:
2113 gen_op_movl_A0_reg(R_EBP);
2114 gen_op_addl_A0_reg_sN(0, R_EDI);
2115 break;
2116 case 4:
2117 gen_op_movl_A0_reg(R_ESI);
2118 break;
2119 case 5:
2120 gen_op_movl_A0_reg(R_EDI);
2121 break;
2122 case 6:
2123 gen_op_movl_A0_reg(R_EBP);
2124 break;
2125 default:
2126 case 7:
2127 gen_op_movl_A0_reg(R_EBX);
2128 break;
2130 if (disp != 0)
2131 gen_op_addl_A0_im(disp);
2132 gen_op_andl_A0_ffff();
2133 no_rm:
2134 if (must_add_seg) {
2135 if (override < 0) {
2136 if (rm == 2 || rm == 3 || rm == 6)
2137 override = R_SS;
2138 else
2139 override = R_DS;
2141 gen_op_addl_A0_seg(override);
2145 opreg = OR_A0;
2146 disp = 0;
2147 *reg_ptr = opreg;
2148 *offset_ptr = disp;
2151 static void gen_nop_modrm(DisasContext *s, int modrm)
2153 int mod, rm, base, code;
2155 mod = (modrm >> 6) & 3;
2156 if (mod == 3)
2157 return;
2158 rm = modrm & 7;
2160 if (s->aflag) {
2162 base = rm;
2164 if (base == 4) {
2165 code = ldub_code(s->pc++);
2166 base = (code & 7);
2169 switch (mod) {
2170 case 0:
2171 if (base == 5) {
2172 s->pc += 4;
2174 break;
2175 case 1:
2176 s->pc++;
2177 break;
2178 default:
2179 case 2:
2180 s->pc += 4;
2181 break;
2183 } else {
2184 switch (mod) {
2185 case 0:
2186 if (rm == 6) {
2187 s->pc += 2;
2189 break;
2190 case 1:
2191 s->pc++;
2192 break;
2193 default:
2194 case 2:
2195 s->pc += 2;
2196 break;
2201 /* used for LEA and MOV AX, mem */
2202 static void gen_add_A0_ds_seg(DisasContext *s)
2204 int override, must_add_seg;
2205 must_add_seg = s->addseg;
2206 override = R_DS;
2207 if (s->override >= 0) {
2208 override = s->override;
2209 must_add_seg = 1;
2211 if (must_add_seg) {
2212 #ifdef TARGET_X86_64
2213 if (CODE64(s)) {
2214 gen_op_addq_A0_seg(override);
2215 } else
2216 #endif
2218 gen_op_addl_A0_seg(override);
2223 /* generate modrm memory load or store of 'reg'. TMP0 is used if reg ==
2224 OR_TMP0 */
2225 static void gen_ldst_modrm(DisasContext *s, int modrm, int ot, int reg, int is_store)
2227 int mod, rm, opreg, disp;
2229 mod = (modrm >> 6) & 3;
2230 rm = (modrm & 7) | REX_B(s);
2231 if (mod == 3) {
2232 if (is_store) {
2233 if (reg != OR_TMP0)
2234 gen_op_mov_TN_reg(ot, 0, reg);
2235 gen_op_mov_reg_T0(ot, rm);
2236 } else {
2237 gen_op_mov_TN_reg(ot, 0, rm);
2238 if (reg != OR_TMP0)
2239 gen_op_mov_reg_T0(ot, reg);
2241 } else {
2242 gen_lea_modrm(s, modrm, &opreg, &disp);
2243 if (is_store) {
2244 if (reg != OR_TMP0)
2245 gen_op_mov_TN_reg(ot, 0, reg);
2246 gen_op_st_T0_A0(ot + s->mem_index);
2247 } else {
2248 gen_op_ld_T0_A0(ot + s->mem_index);
2249 if (reg != OR_TMP0)
2250 gen_op_mov_reg_T0(ot, reg);
2255 static inline uint32_t insn_get(DisasContext *s, int ot)
2257 uint32_t ret;
2259 switch(ot) {
2260 case OT_BYTE:
2261 ret = ldub_code(s->pc);
2262 s->pc++;
2263 break;
2264 case OT_WORD:
2265 ret = lduw_code(s->pc);
2266 s->pc += 2;
2267 break;
2268 default:
2269 case OT_LONG:
2270 ret = ldl_code(s->pc);
2271 s->pc += 4;
2272 break;
2274 return ret;
2277 static inline int insn_const_size(unsigned int ot)
2279 if (ot <= OT_LONG)
2280 return 1 << ot;
2281 else
2282 return 4;
2285 static inline void gen_goto_tb(DisasContext *s, int tb_num, target_ulong eip)
2287 TranslationBlock *tb;
2288 target_ulong pc;
2290 pc = s->cs_base + eip;
2291 tb = s->tb;
2292 /* NOTE: we handle the case where the TB spans two pages here */
2293 if ((pc & TARGET_PAGE_MASK) == (tb->pc & TARGET_PAGE_MASK) ||
2294 (pc & TARGET_PAGE_MASK) == ((s->pc - 1) & TARGET_PAGE_MASK)) {
2295 /* jump to same page: we can use a direct jump */
2296 tcg_gen_goto_tb(tb_num);
2297 gen_jmp_im(eip);
2298 tcg_gen_exit_tb((long)tb + tb_num);
2299 } else {
2300 /* jump to another page: currently not optimized */
2301 gen_jmp_im(eip);
2302 gen_eob(s);
2306 static inline void gen_jcc(DisasContext *s, int b,
2307 target_ulong val, target_ulong next_eip)
2309 int l1, l2, cc_op;
2311 cc_op = s->cc_op;
2312 if (s->cc_op != CC_OP_DYNAMIC) {
2313 gen_op_set_cc_op(s->cc_op);
2314 s->cc_op = CC_OP_DYNAMIC;
2316 if (s->jmp_opt) {
2317 l1 = gen_new_label();
2318 gen_jcc1(s, cc_op, b, l1);
2320 gen_goto_tb(s, 0, next_eip);
2322 gen_set_label(l1);
2323 gen_goto_tb(s, 1, val);
2324 s->is_jmp = 3;
2325 } else {
2327 l1 = gen_new_label();
2328 l2 = gen_new_label();
2329 gen_jcc1(s, cc_op, b, l1);
2331 gen_jmp_im(next_eip);
2332 tcg_gen_br(l2);
2334 gen_set_label(l1);
2335 gen_jmp_im(val);
2336 gen_set_label(l2);
2337 gen_eob(s);
2341 static void gen_setcc(DisasContext *s, int b)
2343 int inv, jcc_op, l1;
2344 TCGv t0;
2346 if (is_fast_jcc_case(s, b)) {
2347 /* nominal case: we use a jump */
2348 /* XXX: make it faster by adding new instructions in TCG */
2349 t0 = tcg_temp_local_new();
2350 tcg_gen_movi_tl(t0, 0);
2351 l1 = gen_new_label();
2352 gen_jcc1(s, s->cc_op, b ^ 1, l1);
2353 tcg_gen_movi_tl(t0, 1);
2354 gen_set_label(l1);
2355 tcg_gen_mov_tl(cpu_T[0], t0);
2356 tcg_temp_free(t0);
2357 } else {
2358 /* slow case: it is more efficient not to generate a jump,
2359 although it is questionnable whether this optimization is
2360 worth to */
2361 inv = b & 1;
2362 jcc_op = (b >> 1) & 7;
2363 gen_setcc_slow_T0(s, jcc_op);
2364 if (inv) {
2365 tcg_gen_xori_tl(cpu_T[0], cpu_T[0], 1);
2370 static inline void gen_op_movl_T0_seg(int seg_reg)
2372 tcg_gen_ld32u_tl(cpu_T[0], cpu_env,
2373 offsetof(CPUX86State,segs[seg_reg].selector));
2376 static inline void gen_op_movl_seg_T0_vm(int seg_reg)
2378 tcg_gen_andi_tl(cpu_T[0], cpu_T[0], 0xffff);
2379 tcg_gen_st32_tl(cpu_T[0], cpu_env,
2380 offsetof(CPUX86State,segs[seg_reg].selector));
2381 tcg_gen_shli_tl(cpu_T[0], cpu_T[0], 4);
2382 tcg_gen_st_tl(cpu_T[0], cpu_env,
2383 offsetof(CPUX86State,segs[seg_reg].base));
2386 /* move T0 to seg_reg and compute if the CPU state may change. Never
2387 call this function with seg_reg == R_CS */
2388 static void gen_movl_seg_T0(DisasContext *s, int seg_reg, target_ulong cur_eip)
2390 if (s->pe && !s->vm86) {
2391 /* XXX: optimize by finding processor state dynamically */
2392 if (s->cc_op != CC_OP_DYNAMIC)
2393 gen_op_set_cc_op(s->cc_op);
2394 gen_jmp_im(cur_eip);
2395 tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]);
2396 gen_helper_load_seg(tcg_const_i32(seg_reg), cpu_tmp2_i32);
2397 /* abort translation because the addseg value may change or
2398 because ss32 may change. For R_SS, translation must always
2399 stop as a special handling must be done to disable hardware
2400 interrupts for the next instruction */
2401 if (seg_reg == R_SS || (s->code32 && seg_reg < R_FS))
2402 s->is_jmp = 3;
2403 } else {
2404 gen_op_movl_seg_T0_vm(seg_reg);
2405 if (seg_reg == R_SS)
2406 s->is_jmp = 3;
2410 static inline int svm_is_rep(int prefixes)
2412 return ((prefixes & (PREFIX_REPZ | PREFIX_REPNZ)) ? 8 : 0);
2415 static inline void
2416 gen_svm_check_intercept_param(DisasContext *s, target_ulong pc_start,
2417 uint32_t type, uint64_t param)
2419 /* no SVM activated; fast case */
2420 if (likely(!(s->flags & HF_SVMI_MASK)))
2421 return;
2422 if (s->cc_op != CC_OP_DYNAMIC)
2423 gen_op_set_cc_op(s->cc_op);
2424 gen_jmp_im(pc_start - s->cs_base);
2425 gen_helper_svm_check_intercept_param(tcg_const_i32(type),
2426 tcg_const_i64(param));
2429 static inline void
2430 gen_svm_check_intercept(DisasContext *s, target_ulong pc_start, uint64_t type)
2432 gen_svm_check_intercept_param(s, pc_start, type, 0);
2435 static inline void gen_stack_update(DisasContext *s, int addend)
2437 #ifdef TARGET_X86_64
2438 if (CODE64(s)) {
2439 gen_op_add_reg_im(2, R_ESP, addend);
2440 } else
2441 #endif
2442 if (s->ss32) {
2443 gen_op_add_reg_im(1, R_ESP, addend);
2444 } else {
2445 gen_op_add_reg_im(0, R_ESP, addend);
2449 /* generate a push. It depends on ss32, addseg and dflag */
2450 static void gen_push_T0(DisasContext *s)
2452 #ifdef TARGET_X86_64
2453 if (CODE64(s)) {
2454 gen_op_movq_A0_reg(R_ESP);
2455 if (s->dflag) {
2456 gen_op_addq_A0_im(-8);
2457 gen_op_st_T0_A0(OT_QUAD + s->mem_index);
2458 } else {
2459 gen_op_addq_A0_im(-2);
2460 gen_op_st_T0_A0(OT_WORD + s->mem_index);
2462 gen_op_mov_reg_A0(2, R_ESP);
2463 } else
2464 #endif
2466 gen_op_movl_A0_reg(R_ESP);
2467 if (!s->dflag)
2468 gen_op_addl_A0_im(-2);
2469 else
2470 gen_op_addl_A0_im(-4);
2471 if (s->ss32) {
2472 if (s->addseg) {
2473 tcg_gen_mov_tl(cpu_T[1], cpu_A0);
2474 gen_op_addl_A0_seg(R_SS);
2476 } else {
2477 gen_op_andl_A0_ffff();
2478 tcg_gen_mov_tl(cpu_T[1], cpu_A0);
2479 gen_op_addl_A0_seg(R_SS);
2481 gen_op_st_T0_A0(s->dflag + 1 + s->mem_index);
2482 if (s->ss32 && !s->addseg)
2483 gen_op_mov_reg_A0(1, R_ESP);
2484 else
2485 gen_op_mov_reg_T1(s->ss32 + 1, R_ESP);
2489 /* generate a push. It depends on ss32, addseg and dflag */
2490 /* slower version for T1, only used for call Ev */
2491 static void gen_push_T1(DisasContext *s)
2493 #ifdef TARGET_X86_64
2494 if (CODE64(s)) {
2495 gen_op_movq_A0_reg(R_ESP);
2496 if (s->dflag) {
2497 gen_op_addq_A0_im(-8);
2498 gen_op_st_T1_A0(OT_QUAD + s->mem_index);
2499 } else {
2500 gen_op_addq_A0_im(-2);
2501 gen_op_st_T0_A0(OT_WORD + s->mem_index);
2503 gen_op_mov_reg_A0(2, R_ESP);
2504 } else
2505 #endif
2507 gen_op_movl_A0_reg(R_ESP);
2508 if (!s->dflag)
2509 gen_op_addl_A0_im(-2);
2510 else
2511 gen_op_addl_A0_im(-4);
2512 if (s->ss32) {
2513 if (s->addseg) {
2514 gen_op_addl_A0_seg(R_SS);
2516 } else {
2517 gen_op_andl_A0_ffff();
2518 gen_op_addl_A0_seg(R_SS);
2520 gen_op_st_T1_A0(s->dflag + 1 + s->mem_index);
2522 if (s->ss32 && !s->addseg)
2523 gen_op_mov_reg_A0(1, R_ESP);
2524 else
2525 gen_stack_update(s, (-2) << s->dflag);
2529 /* two step pop is necessary for precise exceptions */
2530 static void gen_pop_T0(DisasContext *s)
2532 #ifdef TARGET_X86_64
2533 if (CODE64(s)) {
2534 gen_op_movq_A0_reg(R_ESP);
2535 gen_op_ld_T0_A0((s->dflag ? OT_QUAD : OT_WORD) + s->mem_index);
2536 } else
2537 #endif
2539 gen_op_movl_A0_reg(R_ESP);
2540 if (s->ss32) {
2541 if (s->addseg)
2542 gen_op_addl_A0_seg(R_SS);
2543 } else {
2544 gen_op_andl_A0_ffff();
2545 gen_op_addl_A0_seg(R_SS);
2547 gen_op_ld_T0_A0(s->dflag + 1 + s->mem_index);
2551 static void gen_pop_update(DisasContext *s)
2553 #ifdef TARGET_X86_64
2554 if (CODE64(s) && s->dflag) {
2555 gen_stack_update(s, 8);
2556 } else
2557 #endif
2559 gen_stack_update(s, 2 << s->dflag);
2563 static void gen_stack_A0(DisasContext *s)
2565 gen_op_movl_A0_reg(R_ESP);
2566 if (!s->ss32)
2567 gen_op_andl_A0_ffff();
2568 tcg_gen_mov_tl(cpu_T[1], cpu_A0);
2569 if (s->addseg)
2570 gen_op_addl_A0_seg(R_SS);
2573 /* NOTE: wrap around in 16 bit not fully handled */
2574 static void gen_pusha(DisasContext *s)
2576 int i;
2577 gen_op_movl_A0_reg(R_ESP);
2578 gen_op_addl_A0_im(-16 << s->dflag);
2579 if (!s->ss32)
2580 gen_op_andl_A0_ffff();
2581 tcg_gen_mov_tl(cpu_T[1], cpu_A0);
2582 if (s->addseg)
2583 gen_op_addl_A0_seg(R_SS);
2584 for(i = 0;i < 8; i++) {
2585 gen_op_mov_TN_reg(OT_LONG, 0, 7 - i);
2586 gen_op_st_T0_A0(OT_WORD + s->dflag + s->mem_index);
2587 gen_op_addl_A0_im(2 << s->dflag);
2589 gen_op_mov_reg_T1(OT_WORD + s->ss32, R_ESP);
2592 /* NOTE: wrap around in 16 bit not fully handled */
2593 static void gen_popa(DisasContext *s)
2595 int i;
2596 gen_op_movl_A0_reg(R_ESP);
2597 if (!s->ss32)
2598 gen_op_andl_A0_ffff();
2599 tcg_gen_mov_tl(cpu_T[1], cpu_A0);
2600 tcg_gen_addi_tl(cpu_T[1], cpu_T[1], 16 << s->dflag);
2601 if (s->addseg)
2602 gen_op_addl_A0_seg(R_SS);
2603 for(i = 0;i < 8; i++) {
2604 /* ESP is not reloaded */
2605 if (i != 3) {
2606 gen_op_ld_T0_A0(OT_WORD + s->dflag + s->mem_index);
2607 gen_op_mov_reg_T0(OT_WORD + s->dflag, 7 - i);
2609 gen_op_addl_A0_im(2 << s->dflag);
2611 gen_op_mov_reg_T1(OT_WORD + s->ss32, R_ESP);
2614 static void gen_enter(DisasContext *s, int esp_addend, int level)
2616 int ot, opsize;
2618 level &= 0x1f;
2619 #ifdef TARGET_X86_64
2620 if (CODE64(s)) {
2621 ot = s->dflag ? OT_QUAD : OT_WORD;
2622 opsize = 1 << ot;
2624 gen_op_movl_A0_reg(R_ESP);
2625 gen_op_addq_A0_im(-opsize);
2626 tcg_gen_mov_tl(cpu_T[1], cpu_A0);
2628 /* push bp */
2629 gen_op_mov_TN_reg(OT_LONG, 0, R_EBP);
2630 gen_op_st_T0_A0(ot + s->mem_index);
2631 if (level) {
2632 /* XXX: must save state */
2633 gen_helper_enter64_level(tcg_const_i32(level),
2634 tcg_const_i32((ot == OT_QUAD)),
2635 cpu_T[1]);
2637 gen_op_mov_reg_T1(ot, R_EBP);
2638 tcg_gen_addi_tl(cpu_T[1], cpu_T[1], -esp_addend + (-opsize * level));
2639 gen_op_mov_reg_T1(OT_QUAD, R_ESP);
2640 } else
2641 #endif
2643 ot = s->dflag + OT_WORD;
2644 opsize = 2 << s->dflag;
2646 gen_op_movl_A0_reg(R_ESP);
2647 gen_op_addl_A0_im(-opsize);
2648 if (!s->ss32)
2649 gen_op_andl_A0_ffff();
2650 tcg_gen_mov_tl(cpu_T[1], cpu_A0);
2651 if (s->addseg)
2652 gen_op_addl_A0_seg(R_SS);
2653 /* push bp */
2654 gen_op_mov_TN_reg(OT_LONG, 0, R_EBP);
2655 gen_op_st_T0_A0(ot + s->mem_index);
2656 if (level) {
2657 /* XXX: must save state */
2658 gen_helper_enter_level(tcg_const_i32(level),
2659 tcg_const_i32(s->dflag),
2660 cpu_T[1]);
2662 gen_op_mov_reg_T1(ot, R_EBP);
2663 tcg_gen_addi_tl(cpu_T[1], cpu_T[1], -esp_addend + (-opsize * level));
2664 gen_op_mov_reg_T1(OT_WORD + s->ss32, R_ESP);
2668 static void gen_exception(DisasContext *s, int trapno, target_ulong cur_eip)
2670 if (s->cc_op != CC_OP_DYNAMIC)
2671 gen_op_set_cc_op(s->cc_op);
2672 gen_jmp_im(cur_eip);
2673 gen_helper_raise_exception(tcg_const_i32(trapno));
2674 s->is_jmp = 3;
2677 /* an interrupt is different from an exception because of the
2678 privilege checks */
2679 static void gen_interrupt(DisasContext *s, int intno,
2680 target_ulong cur_eip, target_ulong next_eip)
2682 if (s->cc_op != CC_OP_DYNAMIC)
2683 gen_op_set_cc_op(s->cc_op);
2684 gen_jmp_im(cur_eip);
2685 gen_helper_raise_interrupt(tcg_const_i32(intno),
2686 tcg_const_i32(next_eip - cur_eip));
2687 s->is_jmp = 3;
2690 static void gen_debug(DisasContext *s, target_ulong cur_eip)
2692 if (s->cc_op != CC_OP_DYNAMIC)
2693 gen_op_set_cc_op(s->cc_op);
2694 gen_jmp_im(cur_eip);
2695 gen_helper_debug();
2696 s->is_jmp = 3;
2699 /* generate a generic end of block. Trace exception is also generated
2700 if needed */
2701 static void gen_eob(DisasContext *s)
2703 if (s->cc_op != CC_OP_DYNAMIC)
2704 gen_op_set_cc_op(s->cc_op);
2705 if (s->tb->flags & HF_INHIBIT_IRQ_MASK) {
2706 gen_helper_reset_inhibit_irq();
2708 if (s->tb->flags & HF_RF_MASK) {
2709 gen_helper_reset_rf();
2711 if (s->singlestep_enabled) {
2712 gen_helper_debug();
2713 } else if (s->tf) {
2714 gen_helper_single_step();
2715 } else {
2716 tcg_gen_exit_tb(0);
2718 s->is_jmp = 3;
2721 /* generate a jump to eip. No segment change must happen before as a
2722 direct call to the next block may occur */
2723 static void gen_jmp_tb(DisasContext *s, target_ulong eip, int tb_num)
2725 if (s->jmp_opt) {
2726 if (s->cc_op != CC_OP_DYNAMIC) {
2727 gen_op_set_cc_op(s->cc_op);
2728 s->cc_op = CC_OP_DYNAMIC;
2730 gen_goto_tb(s, tb_num, eip);
2731 s->is_jmp = 3;
2732 } else {
2733 gen_jmp_im(eip);
2734 gen_eob(s);
2738 static void gen_jmp(DisasContext *s, target_ulong eip)
2740 gen_jmp_tb(s, eip, 0);
2743 static inline void gen_ldq_env_A0(int idx, int offset)
2745 int mem_index = (idx >> 2) - 1;
2746 tcg_gen_qemu_ld64(cpu_tmp1_i64, cpu_A0, mem_index);
2747 tcg_gen_st_i64(cpu_tmp1_i64, cpu_env, offset);
2750 static inline void gen_stq_env_A0(int idx, int offset)
2752 int mem_index = (idx >> 2) - 1;
2753 tcg_gen_ld_i64(cpu_tmp1_i64, cpu_env, offset);
2754 tcg_gen_qemu_st64(cpu_tmp1_i64, cpu_A0, mem_index);
2757 static inline void gen_ldo_env_A0(int idx, int offset)
2759 int mem_index = (idx >> 2) - 1;
2760 tcg_gen_qemu_ld64(cpu_tmp1_i64, cpu_A0, mem_index);
2761 tcg_gen_st_i64(cpu_tmp1_i64, cpu_env, offset + offsetof(XMMReg, XMM_Q(0)));
2762 tcg_gen_addi_tl(cpu_tmp0, cpu_A0, 8);
2763 tcg_gen_qemu_ld64(cpu_tmp1_i64, cpu_tmp0, mem_index);
2764 tcg_gen_st_i64(cpu_tmp1_i64, cpu_env, offset + offsetof(XMMReg, XMM_Q(1)));
2767 static inline void gen_sto_env_A0(int idx, int offset)
2769 int mem_index = (idx >> 2) - 1;
2770 tcg_gen_ld_i64(cpu_tmp1_i64, cpu_env, offset + offsetof(XMMReg, XMM_Q(0)));
2771 tcg_gen_qemu_st64(cpu_tmp1_i64, cpu_A0, mem_index);
2772 tcg_gen_addi_tl(cpu_tmp0, cpu_A0, 8);
2773 tcg_gen_ld_i64(cpu_tmp1_i64, cpu_env, offset + offsetof(XMMReg, XMM_Q(1)));
2774 tcg_gen_qemu_st64(cpu_tmp1_i64, cpu_tmp0, mem_index);
2777 static inline void gen_op_movo(int d_offset, int s_offset)
2779 tcg_gen_ld_i64(cpu_tmp1_i64, cpu_env, s_offset);
2780 tcg_gen_st_i64(cpu_tmp1_i64, cpu_env, d_offset);
2781 tcg_gen_ld_i64(cpu_tmp1_i64, cpu_env, s_offset + 8);
2782 tcg_gen_st_i64(cpu_tmp1_i64, cpu_env, d_offset + 8);
2785 static inline void gen_op_movq(int d_offset, int s_offset)
2787 tcg_gen_ld_i64(cpu_tmp1_i64, cpu_env, s_offset);
2788 tcg_gen_st_i64(cpu_tmp1_i64, cpu_env, d_offset);
2791 static inline void gen_op_movl(int d_offset, int s_offset)
2793 tcg_gen_ld_i32(cpu_tmp2_i32, cpu_env, s_offset);
2794 tcg_gen_st_i32(cpu_tmp2_i32, cpu_env, d_offset);
2797 static inline void gen_op_movq_env_0(int d_offset)
2799 tcg_gen_movi_i64(cpu_tmp1_i64, 0);
2800 tcg_gen_st_i64(cpu_tmp1_i64, cpu_env, d_offset);
2803 #define SSE_SPECIAL ((void *)1)
2804 #define SSE_DUMMY ((void *)2)
2806 #define MMX_OP2(x) { gen_helper_ ## x ## _mmx, gen_helper_ ## x ## _xmm }
2807 #define SSE_FOP(x) { gen_helper_ ## x ## ps, gen_helper_ ## x ## pd, \
2808 gen_helper_ ## x ## ss, gen_helper_ ## x ## sd, }
2810 static void *sse_op_table1[256][4] = {
2811 /* 3DNow! extensions */
2812 [0x0e] = { SSE_DUMMY }, /* femms */
2813 [0x0f] = { SSE_DUMMY }, /* pf... */
2814 /* pure SSE operations */
2815 [0x10] = { SSE_SPECIAL, SSE_SPECIAL, SSE_SPECIAL, SSE_SPECIAL }, /* movups, movupd, movss, movsd */
2816 [0x11] = { SSE_SPECIAL, SSE_SPECIAL, SSE_SPECIAL, SSE_SPECIAL }, /* movups, movupd, movss, movsd */
2817 [0x12] = { SSE_SPECIAL, SSE_SPECIAL, SSE_SPECIAL, SSE_SPECIAL }, /* movlps, movlpd, movsldup, movddup */
2818 [0x13] = { SSE_SPECIAL, SSE_SPECIAL }, /* movlps, movlpd */
2819 [0x14] = { gen_helper_punpckldq_xmm, gen_helper_punpcklqdq_xmm },
2820 [0x15] = { gen_helper_punpckhdq_xmm, gen_helper_punpckhqdq_xmm },
2821 [0x16] = { SSE_SPECIAL, SSE_SPECIAL, SSE_SPECIAL }, /* movhps, movhpd, movshdup */
2822 [0x17] = { SSE_SPECIAL, SSE_SPECIAL }, /* movhps, movhpd */
2824 [0x28] = { SSE_SPECIAL, SSE_SPECIAL }, /* movaps, movapd */
2825 [0x29] = { SSE_SPECIAL, SSE_SPECIAL }, /* movaps, movapd */
2826 [0x2a] = { SSE_SPECIAL, SSE_SPECIAL, SSE_SPECIAL, SSE_SPECIAL }, /* cvtpi2ps, cvtpi2pd, cvtsi2ss, cvtsi2sd */
2827 [0x2b] = { SSE_SPECIAL, SSE_SPECIAL, SSE_SPECIAL, SSE_SPECIAL }, /* movntps, movntpd, movntss, movntsd */
2828 [0x2c] = { SSE_SPECIAL, SSE_SPECIAL, SSE_SPECIAL, SSE_SPECIAL }, /* cvttps2pi, cvttpd2pi, cvttsd2si, cvttss2si */
2829 [0x2d] = { SSE_SPECIAL, SSE_SPECIAL, SSE_SPECIAL, SSE_SPECIAL }, /* cvtps2pi, cvtpd2pi, cvtsd2si, cvtss2si */
2830 [0x2e] = { gen_helper_ucomiss, gen_helper_ucomisd },
2831 [0x2f] = { gen_helper_comiss, gen_helper_comisd },
2832 [0x50] = { SSE_SPECIAL, SSE_SPECIAL }, /* movmskps, movmskpd */
2833 [0x51] = SSE_FOP(sqrt),
2834 [0x52] = { gen_helper_rsqrtps, NULL, gen_helper_rsqrtss, NULL },
2835 [0x53] = { gen_helper_rcpps, NULL, gen_helper_rcpss, NULL },
2836 [0x54] = { gen_helper_pand_xmm, gen_helper_pand_xmm }, /* andps, andpd */
2837 [0x55] = { gen_helper_pandn_xmm, gen_helper_pandn_xmm }, /* andnps, andnpd */
2838 [0x56] = { gen_helper_por_xmm, gen_helper_por_xmm }, /* orps, orpd */
2839 [0x57] = { gen_helper_pxor_xmm, gen_helper_pxor_xmm }, /* xorps, xorpd */
2840 [0x58] = SSE_FOP(add),
2841 [0x59] = SSE_FOP(mul),
2842 [0x5a] = { gen_helper_cvtps2pd, gen_helper_cvtpd2ps,
2843 gen_helper_cvtss2sd, gen_helper_cvtsd2ss },
2844 [0x5b] = { gen_helper_cvtdq2ps, gen_helper_cvtps2dq, gen_helper_cvttps2dq },
2845 [0x5c] = SSE_FOP(sub),
2846 [0x5d] = SSE_FOP(min),
2847 [0x5e] = SSE_FOP(div),
2848 [0x5f] = SSE_FOP(max),
2850 [0xc2] = SSE_FOP(cmpeq),
2851 [0xc6] = { gen_helper_shufps, gen_helper_shufpd },
2853 [0x38] = { SSE_SPECIAL, SSE_SPECIAL, NULL, SSE_SPECIAL }, /* SSSE3/SSE4 */
2854 [0x3a] = { SSE_SPECIAL, SSE_SPECIAL }, /* SSSE3/SSE4 */
2856 /* MMX ops and their SSE extensions */
2857 [0x60] = MMX_OP2(punpcklbw),
2858 [0x61] = MMX_OP2(punpcklwd),
2859 [0x62] = MMX_OP2(punpckldq),
2860 [0x63] = MMX_OP2(packsswb),
2861 [0x64] = MMX_OP2(pcmpgtb),
2862 [0x65] = MMX_OP2(pcmpgtw),
2863 [0x66] = MMX_OP2(pcmpgtl),
2864 [0x67] = MMX_OP2(packuswb),
2865 [0x68] = MMX_OP2(punpckhbw),
2866 [0x69] = MMX_OP2(punpckhwd),
2867 [0x6a] = MMX_OP2(punpckhdq),
2868 [0x6b] = MMX_OP2(packssdw),
2869 [0x6c] = { NULL, gen_helper_punpcklqdq_xmm },
2870 [0x6d] = { NULL, gen_helper_punpckhqdq_xmm },
2871 [0x6e] = { SSE_SPECIAL, SSE_SPECIAL }, /* movd mm, ea */
2872 [0x6f] = { SSE_SPECIAL, SSE_SPECIAL, SSE_SPECIAL }, /* movq, movdqa, , movqdu */
2873 [0x70] = { gen_helper_pshufw_mmx,
2874 gen_helper_pshufd_xmm,
2875 gen_helper_pshufhw_xmm,
2876 gen_helper_pshuflw_xmm },
2877 [0x71] = { SSE_SPECIAL, SSE_SPECIAL }, /* shiftw */
2878 [0x72] = { SSE_SPECIAL, SSE_SPECIAL }, /* shiftd */
2879 [0x73] = { SSE_SPECIAL, SSE_SPECIAL }, /* shiftq */
2880 [0x74] = MMX_OP2(pcmpeqb),
2881 [0x75] = MMX_OP2(pcmpeqw),
2882 [0x76] = MMX_OP2(pcmpeql),
2883 [0x77] = { SSE_DUMMY }, /* emms */
2884 [0x78] = { NULL, SSE_SPECIAL, NULL, SSE_SPECIAL }, /* extrq_i, insertq_i */
2885 [0x79] = { NULL, gen_helper_extrq_r, NULL, gen_helper_insertq_r },
2886 [0x7c] = { NULL, gen_helper_haddpd, NULL, gen_helper_haddps },
2887 [0x7d] = { NULL, gen_helper_hsubpd, NULL, gen_helper_hsubps },
2888 [0x7e] = { SSE_SPECIAL, SSE_SPECIAL, SSE_SPECIAL }, /* movd, movd, , movq */
2889 [0x7f] = { SSE_SPECIAL, SSE_SPECIAL, SSE_SPECIAL }, /* movq, movdqa, movdqu */
2890 [0xc4] = { SSE_SPECIAL, SSE_SPECIAL }, /* pinsrw */
2891 [0xc5] = { SSE_SPECIAL, SSE_SPECIAL }, /* pextrw */
2892 [0xd0] = { NULL, gen_helper_addsubpd, NULL, gen_helper_addsubps },
2893 [0xd1] = MMX_OP2(psrlw),
2894 [0xd2] = MMX_OP2(psrld),
2895 [0xd3] = MMX_OP2(psrlq),
2896 [0xd4] = MMX_OP2(paddq),
2897 [0xd5] = MMX_OP2(pmullw),
2898 [0xd6] = { NULL, SSE_SPECIAL, SSE_SPECIAL, SSE_SPECIAL },
2899 [0xd7] = { SSE_SPECIAL, SSE_SPECIAL }, /* pmovmskb */
2900 [0xd8] = MMX_OP2(psubusb),
2901 [0xd9] = MMX_OP2(psubusw),
2902 [0xda] = MMX_OP2(pminub),
2903 [0xdb] = MMX_OP2(pand),
2904 [0xdc] = MMX_OP2(paddusb),
2905 [0xdd] = MMX_OP2(paddusw),
2906 [0xde] = MMX_OP2(pmaxub),
2907 [0xdf] = MMX_OP2(pandn),
2908 [0xe0] = MMX_OP2(pavgb),
2909 [0xe1] = MMX_OP2(psraw),
2910 [0xe2] = MMX_OP2(psrad),
2911 [0xe3] = MMX_OP2(pavgw),
2912 [0xe4] = MMX_OP2(pmulhuw),
2913 [0xe5] = MMX_OP2(pmulhw),
2914 [0xe6] = { NULL, gen_helper_cvttpd2dq, gen_helper_cvtdq2pd, gen_helper_cvtpd2dq },
2915 [0xe7] = { SSE_SPECIAL , SSE_SPECIAL }, /* movntq, movntq */
2916 [0xe8] = MMX_OP2(psubsb),
2917 [0xe9] = MMX_OP2(psubsw),
2918 [0xea] = MMX_OP2(pminsw),
2919 [0xeb] = MMX_OP2(por),
2920 [0xec] = MMX_OP2(paddsb),
2921 [0xed] = MMX_OP2(paddsw),
2922 [0xee] = MMX_OP2(pmaxsw),
2923 [0xef] = MMX_OP2(pxor),
2924 [0xf0] = { NULL, NULL, NULL, SSE_SPECIAL }, /* lddqu */
2925 [0xf1] = MMX_OP2(psllw),
2926 [0xf2] = MMX_OP2(pslld),
2927 [0xf3] = MMX_OP2(psllq),
2928 [0xf4] = MMX_OP2(pmuludq),
2929 [0xf5] = MMX_OP2(pmaddwd),
2930 [0xf6] = MMX_OP2(psadbw),
2931 [0xf7] = MMX_OP2(maskmov),
2932 [0xf8] = MMX_OP2(psubb),
2933 [0xf9] = MMX_OP2(psubw),
2934 [0xfa] = MMX_OP2(psubl),
2935 [0xfb] = MMX_OP2(psubq),
2936 [0xfc] = MMX_OP2(paddb),
2937 [0xfd] = MMX_OP2(paddw),
2938 [0xfe] = MMX_OP2(paddl),
2941 static void *sse_op_table2[3 * 8][2] = {
2942 [0 + 2] = MMX_OP2(psrlw),
2943 [0 + 4] = MMX_OP2(psraw),
2944 [0 + 6] = MMX_OP2(psllw),
2945 [8 + 2] = MMX_OP2(psrld),
2946 [8 + 4] = MMX_OP2(psrad),
2947 [8 + 6] = MMX_OP2(pslld),
2948 [16 + 2] = MMX_OP2(psrlq),
2949 [16 + 3] = { NULL, gen_helper_psrldq_xmm },
2950 [16 + 6] = MMX_OP2(psllq),
2951 [16 + 7] = { NULL, gen_helper_pslldq_xmm },
2954 static void *sse_op_table3[4 * 3] = {
2955 gen_helper_cvtsi2ss,
2956 gen_helper_cvtsi2sd,
2957 X86_64_ONLY(gen_helper_cvtsq2ss),
2958 X86_64_ONLY(gen_helper_cvtsq2sd),
2960 gen_helper_cvttss2si,
2961 gen_helper_cvttsd2si,
2962 X86_64_ONLY(gen_helper_cvttss2sq),
2963 X86_64_ONLY(gen_helper_cvttsd2sq),
2965 gen_helper_cvtss2si,
2966 gen_helper_cvtsd2si,
2967 X86_64_ONLY(gen_helper_cvtss2sq),
2968 X86_64_ONLY(gen_helper_cvtsd2sq),
2971 static void *sse_op_table4[8][4] = {
2972 SSE_FOP(cmpeq),
2973 SSE_FOP(cmplt),
2974 SSE_FOP(cmple),
2975 SSE_FOP(cmpunord),
2976 SSE_FOP(cmpneq),
2977 SSE_FOP(cmpnlt),
2978 SSE_FOP(cmpnle),
2979 SSE_FOP(cmpord),
2982 static void *sse_op_table5[256] = {
2983 [0x0c] = gen_helper_pi2fw,
2984 [0x0d] = gen_helper_pi2fd,
2985 [0x1c] = gen_helper_pf2iw,
2986 [0x1d] = gen_helper_pf2id,
2987 [0x8a] = gen_helper_pfnacc,
2988 [0x8e] = gen_helper_pfpnacc,
2989 [0x90] = gen_helper_pfcmpge,
2990 [0x94] = gen_helper_pfmin,
2991 [0x96] = gen_helper_pfrcp,
2992 [0x97] = gen_helper_pfrsqrt,
2993 [0x9a] = gen_helper_pfsub,
2994 [0x9e] = gen_helper_pfadd,
2995 [0xa0] = gen_helper_pfcmpgt,
2996 [0xa4] = gen_helper_pfmax,
2997 [0xa6] = gen_helper_movq, /* pfrcpit1; no need to actually increase precision */
2998 [0xa7] = gen_helper_movq, /* pfrsqit1 */
2999 [0xaa] = gen_helper_pfsubr,
3000 [0xae] = gen_helper_pfacc,
3001 [0xb0] = gen_helper_pfcmpeq,
3002 [0xb4] = gen_helper_pfmul,
3003 [0xb6] = gen_helper_movq, /* pfrcpit2 */
3004 [0xb7] = gen_helper_pmulhrw_mmx,
3005 [0xbb] = gen_helper_pswapd,
3006 [0xbf] = gen_helper_pavgb_mmx /* pavgusb */
3009 struct sse_op_helper_s {
3010 void *op[2]; uint32_t ext_mask;
3012 #define SSSE3_OP(x) { MMX_OP2(x), CPUID_EXT_SSSE3 }
3013 #define SSE41_OP(x) { { NULL, gen_helper_ ## x ## _xmm }, CPUID_EXT_SSE41 }
3014 #define SSE42_OP(x) { { NULL, gen_helper_ ## x ## _xmm }, CPUID_EXT_SSE42 }
3015 #define SSE41_SPECIAL { { NULL, SSE_SPECIAL }, CPUID_EXT_SSE41 }
3016 static struct sse_op_helper_s sse_op_table6[256] = {
3017 [0x00] = SSSE3_OP(pshufb),
3018 [0x01] = SSSE3_OP(phaddw),
3019 [0x02] = SSSE3_OP(phaddd),
3020 [0x03] = SSSE3_OP(phaddsw),
3021 [0x04] = SSSE3_OP(pmaddubsw),
3022 [0x05] = SSSE3_OP(phsubw),
3023 [0x06] = SSSE3_OP(phsubd),
3024 [0x07] = SSSE3_OP(phsubsw),
3025 [0x08] = SSSE3_OP(psignb),
3026 [0x09] = SSSE3_OP(psignw),
3027 [0x0a] = SSSE3_OP(psignd),
3028 [0x0b] = SSSE3_OP(pmulhrsw),
3029 [0x10] = SSE41_OP(pblendvb),
3030 [0x14] = SSE41_OP(blendvps),
3031 [0x15] = SSE41_OP(blendvpd),
3032 [0x17] = SSE41_OP(ptest),
3033 [0x1c] = SSSE3_OP(pabsb),
3034 [0x1d] = SSSE3_OP(pabsw),
3035 [0x1e] = SSSE3_OP(pabsd),
3036 [0x20] = SSE41_OP(pmovsxbw),
3037 [0x21] = SSE41_OP(pmovsxbd),
3038 [0x22] = SSE41_OP(pmovsxbq),
3039 [0x23] = SSE41_OP(pmovsxwd),
3040 [0x24] = SSE41_OP(pmovsxwq),
3041 [0x25] = SSE41_OP(pmovsxdq),
3042 [0x28] = SSE41_OP(pmuldq),
3043 [0x29] = SSE41_OP(pcmpeqq),
3044 [0x2a] = SSE41_SPECIAL, /* movntqda */
3045 [0x2b] = SSE41_OP(packusdw),
3046 [0x30] = SSE41_OP(pmovzxbw),
3047 [0x31] = SSE41_OP(pmovzxbd),
3048 [0x32] = SSE41_OP(pmovzxbq),
3049 [0x33] = SSE41_OP(pmovzxwd),
3050 [0x34] = SSE41_OP(pmovzxwq),
3051 [0x35] = SSE41_OP(pmovzxdq),
3052 [0x37] = SSE42_OP(pcmpgtq),
3053 [0x38] = SSE41_OP(pminsb),
3054 [0x39] = SSE41_OP(pminsd),
3055 [0x3a] = SSE41_OP(pminuw),
3056 [0x3b] = SSE41_OP(pminud),
3057 [0x3c] = SSE41_OP(pmaxsb),
3058 [0x3d] = SSE41_OP(pmaxsd),
3059 [0x3e] = SSE41_OP(pmaxuw),
3060 [0x3f] = SSE41_OP(pmaxud),
3061 [0x40] = SSE41_OP(pmulld),
3062 [0x41] = SSE41_OP(phminposuw),
3065 static struct sse_op_helper_s sse_op_table7[256] = {
3066 [0x08] = SSE41_OP(roundps),
3067 [0x09] = SSE41_OP(roundpd),
3068 [0x0a] = SSE41_OP(roundss),
3069 [0x0b] = SSE41_OP(roundsd),
3070 [0x0c] = SSE41_OP(blendps),
3071 [0x0d] = SSE41_OP(blendpd),
3072 [0x0e] = SSE41_OP(pblendw),
3073 [0x0f] = SSSE3_OP(palignr),
3074 [0x14] = SSE41_SPECIAL, /* pextrb */
3075 [0x15] = SSE41_SPECIAL, /* pextrw */
3076 [0x16] = SSE41_SPECIAL, /* pextrd/pextrq */
3077 [0x17] = SSE41_SPECIAL, /* extractps */
3078 [0x20] = SSE41_SPECIAL, /* pinsrb */
3079 [0x21] = SSE41_SPECIAL, /* insertps */
3080 [0x22] = SSE41_SPECIAL, /* pinsrd/pinsrq */
3081 [0x40] = SSE41_OP(dpps),
3082 [0x41] = SSE41_OP(dppd),
3083 [0x42] = SSE41_OP(mpsadbw),
3084 [0x60] = SSE42_OP(pcmpestrm),
3085 [0x61] = SSE42_OP(pcmpestri),
3086 [0x62] = SSE42_OP(pcmpistrm),
3087 [0x63] = SSE42_OP(pcmpistri),
3090 static void gen_sse(DisasContext *s, int b, target_ulong pc_start, int rex_r)
3092 int b1, op1_offset, op2_offset, is_xmm, val, ot;
3093 int modrm, mod, rm, reg, reg_addr, offset_addr;
3094 void *sse_op2;
3096 b &= 0xff;
3097 if (s->prefix & PREFIX_DATA)
3098 b1 = 1;
3099 else if (s->prefix & PREFIX_REPZ)
3100 b1 = 2;
3101 else if (s->prefix & PREFIX_REPNZ)
3102 b1 = 3;
3103 else
3104 b1 = 0;
3105 sse_op2 = sse_op_table1[b][b1];
3106 if (!sse_op2)
3107 goto illegal_op;
3108 if ((b <= 0x5f && b >= 0x10) || b == 0xc6 || b == 0xc2) {
3109 is_xmm = 1;
3110 } else {
3111 if (b1 == 0) {
3112 /* MMX case */
3113 is_xmm = 0;
3114 } else {
3115 is_xmm = 1;
3118 /* simple MMX/SSE operation */
3119 if (s->flags & HF_TS_MASK) {
3120 gen_exception(s, EXCP07_PREX, pc_start - s->cs_base);
3121 return;
3123 if (s->flags & HF_EM_MASK) {
3124 illegal_op:
3125 gen_exception(s, EXCP06_ILLOP, pc_start - s->cs_base);
3126 return;
3128 if (is_xmm && !(s->flags & HF_OSFXSR_MASK))
3129 if ((b != 0x38 && b != 0x3a) || (s->prefix & PREFIX_DATA))
3130 goto illegal_op;
3131 if (b == 0x0e) {
3132 if (!(s->cpuid_ext2_features & CPUID_EXT2_3DNOW))
3133 goto illegal_op;
3134 /* femms */
3135 gen_helper_emms();
3136 return;
3138 if (b == 0x77) {
3139 /* emms */
3140 gen_helper_emms();
3141 return;
3143 /* prepare MMX state (XXX: optimize by storing fptt and fptags in
3144 the static cpu state) */
3145 if (!is_xmm) {
3146 gen_helper_enter_mmx();
3149 modrm = ldub_code(s->pc++);
3150 reg = ((modrm >> 3) & 7);
3151 if (is_xmm)
3152 reg |= rex_r;
3153 mod = (modrm >> 6) & 3;
3154 if (sse_op2 == SSE_SPECIAL) {
3155 b |= (b1 << 8);
3156 switch(b) {
3157 case 0x0e7: /* movntq */
3158 if (mod == 3)
3159 goto illegal_op;
3160 gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
3161 gen_stq_env_A0(s->mem_index, offsetof(CPUX86State,fpregs[reg].mmx));
3162 break;
3163 case 0x1e7: /* movntdq */
3164 case 0x02b: /* movntps */
3165 case 0x12b: /* movntps */
3166 case 0x3f0: /* lddqu */
3167 if (mod == 3)
3168 goto illegal_op;
3169 gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
3170 gen_ldo_env_A0(s->mem_index, offsetof(CPUX86State,xmm_regs[reg]));
3171 break;
3172 case 0x22b: /* movntss */
3173 case 0x32b: /* movntsd */
3174 if (mod == 3)
3175 goto illegal_op;
3176 gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
3177 if (b1 & 1) {
3178 gen_stq_env_A0(s->mem_index, offsetof(CPUX86State,
3179 xmm_regs[reg]));
3180 } else {
3181 tcg_gen_ld32u_tl(cpu_T[0], cpu_env, offsetof(CPUX86State,
3182 xmm_regs[reg].XMM_L(0)));
3183 gen_op_st_T0_A0(OT_LONG + s->mem_index);
3185 break;
3186 case 0x6e: /* movd mm, ea */
3187 #ifdef TARGET_X86_64
3188 if (s->dflag == 2) {
3189 gen_ldst_modrm(s, modrm, OT_QUAD, OR_TMP0, 0);
3190 tcg_gen_st_tl(cpu_T[0], cpu_env, offsetof(CPUX86State,fpregs[reg].mmx));
3191 } else
3192 #endif
3194 gen_ldst_modrm(s, modrm, OT_LONG, OR_TMP0, 0);
3195 tcg_gen_addi_ptr(cpu_ptr0, cpu_env,
3196 offsetof(CPUX86State,fpregs[reg].mmx));
3197 tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]);
3198 gen_helper_movl_mm_T0_mmx(cpu_ptr0, cpu_tmp2_i32);
3200 break;
3201 case 0x16e: /* movd xmm, ea */
3202 #ifdef TARGET_X86_64
3203 if (s->dflag == 2) {
3204 gen_ldst_modrm(s, modrm, OT_QUAD, OR_TMP0, 0);
3205 tcg_gen_addi_ptr(cpu_ptr0, cpu_env,
3206 offsetof(CPUX86State,xmm_regs[reg]));
3207 gen_helper_movq_mm_T0_xmm(cpu_ptr0, cpu_T[0]);
3208 } else
3209 #endif
3211 gen_ldst_modrm(s, modrm, OT_LONG, OR_TMP0, 0);
3212 tcg_gen_addi_ptr(cpu_ptr0, cpu_env,
3213 offsetof(CPUX86State,xmm_regs[reg]));
3214 tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]);
3215 gen_helper_movl_mm_T0_xmm(cpu_ptr0, cpu_tmp2_i32);
3217 break;
3218 case 0x6f: /* movq mm, ea */
3219 if (mod != 3) {
3220 gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
3221 gen_ldq_env_A0(s->mem_index, offsetof(CPUX86State,fpregs[reg].mmx));
3222 } else {
3223 rm = (modrm & 7);
3224 tcg_gen_ld_i64(cpu_tmp1_i64, cpu_env,
3225 offsetof(CPUX86State,fpregs[rm].mmx));
3226 tcg_gen_st_i64(cpu_tmp1_i64, cpu_env,
3227 offsetof(CPUX86State,fpregs[reg].mmx));
3229 break;
3230 case 0x010: /* movups */
3231 case 0x110: /* movupd */
3232 case 0x028: /* movaps */
3233 case 0x128: /* movapd */
3234 case 0x16f: /* movdqa xmm, ea */
3235 case 0x26f: /* movdqu xmm, ea */
3236 if (mod != 3) {
3237 gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
3238 gen_ldo_env_A0(s->mem_index, offsetof(CPUX86State,xmm_regs[reg]));
3239 } else {
3240 rm = (modrm & 7) | REX_B(s);
3241 gen_op_movo(offsetof(CPUX86State,xmm_regs[reg]),
3242 offsetof(CPUX86State,xmm_regs[rm]));
3244 break;
3245 case 0x210: /* movss xmm, ea */
3246 if (mod != 3) {
3247 gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
3248 gen_op_ld_T0_A0(OT_LONG + s->mem_index);
3249 tcg_gen_st32_tl(cpu_T[0], cpu_env, offsetof(CPUX86State,xmm_regs[reg].XMM_L(0)));
3250 gen_op_movl_T0_0();
3251 tcg_gen_st32_tl(cpu_T[0], cpu_env, offsetof(CPUX86State,xmm_regs[reg].XMM_L(1)));
3252 tcg_gen_st32_tl(cpu_T[0], cpu_env, offsetof(CPUX86State,xmm_regs[reg].XMM_L(2)));
3253 tcg_gen_st32_tl(cpu_T[0], cpu_env, offsetof(CPUX86State,xmm_regs[reg].XMM_L(3)));
3254 } else {
3255 rm = (modrm & 7) | REX_B(s);
3256 gen_op_movl(offsetof(CPUX86State,xmm_regs[reg].XMM_L(0)),
3257 offsetof(CPUX86State,xmm_regs[rm].XMM_L(0)));
3259 break;
3260 case 0x310: /* movsd xmm, ea */
3261 if (mod != 3) {
3262 gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
3263 gen_ldq_env_A0(s->mem_index, offsetof(CPUX86State,xmm_regs[reg].XMM_Q(0)));
3264 gen_op_movl_T0_0();
3265 tcg_gen_st32_tl(cpu_T[0], cpu_env, offsetof(CPUX86State,xmm_regs[reg].XMM_L(2)));
3266 tcg_gen_st32_tl(cpu_T[0], cpu_env, offsetof(CPUX86State,xmm_regs[reg].XMM_L(3)));
3267 } else {
3268 rm = (modrm & 7) | REX_B(s);
3269 gen_op_movq(offsetof(CPUX86State,xmm_regs[reg].XMM_Q(0)),
3270 offsetof(CPUX86State,xmm_regs[rm].XMM_Q(0)));
3272 break;
3273 case 0x012: /* movlps */
3274 case 0x112: /* movlpd */
3275 if (mod != 3) {
3276 gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
3277 gen_ldq_env_A0(s->mem_index, offsetof(CPUX86State,xmm_regs[reg].XMM_Q(0)));
3278 } else {
3279 /* movhlps */
3280 rm = (modrm & 7) | REX_B(s);
3281 gen_op_movq(offsetof(CPUX86State,xmm_regs[reg].XMM_Q(0)),
3282 offsetof(CPUX86State,xmm_regs[rm].XMM_Q(1)));
3284 break;
3285 case 0x212: /* movsldup */
3286 if (mod != 3) {
3287 gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
3288 gen_ldo_env_A0(s->mem_index, offsetof(CPUX86State,xmm_regs[reg]));
3289 } else {
3290 rm = (modrm & 7) | REX_B(s);
3291 gen_op_movl(offsetof(CPUX86State,xmm_regs[reg].XMM_L(0)),
3292 offsetof(CPUX86State,xmm_regs[rm].XMM_L(0)));
3293 gen_op_movl(offsetof(CPUX86State,xmm_regs[reg].XMM_L(2)),
3294 offsetof(CPUX86State,xmm_regs[rm].XMM_L(2)));
3296 gen_op_movl(offsetof(CPUX86State,xmm_regs[reg].XMM_L(1)),
3297 offsetof(CPUX86State,xmm_regs[reg].XMM_L(0)));
3298 gen_op_movl(offsetof(CPUX86State,xmm_regs[reg].XMM_L(3)),
3299 offsetof(CPUX86State,xmm_regs[reg].XMM_L(2)));
3300 break;
3301 case 0x312: /* movddup */
3302 if (mod != 3) {
3303 gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
3304 gen_ldq_env_A0(s->mem_index, offsetof(CPUX86State,xmm_regs[reg].XMM_Q(0)));
3305 } else {
3306 rm = (modrm & 7) | REX_B(s);
3307 gen_op_movq(offsetof(CPUX86State,xmm_regs[reg].XMM_Q(0)),
3308 offsetof(CPUX86State,xmm_regs[rm].XMM_Q(0)));
3310 gen_op_movq(offsetof(CPUX86State,xmm_regs[reg].XMM_Q(1)),
3311 offsetof(CPUX86State,xmm_regs[reg].XMM_Q(0)));
3312 break;
3313 case 0x016: /* movhps */
3314 case 0x116: /* movhpd */
3315 if (mod != 3) {
3316 gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
3317 gen_ldq_env_A0(s->mem_index, offsetof(CPUX86State,xmm_regs[reg].XMM_Q(1)));
3318 } else {
3319 /* movlhps */
3320 rm = (modrm & 7) | REX_B(s);
3321 gen_op_movq(offsetof(CPUX86State,xmm_regs[reg].XMM_Q(1)),
3322 offsetof(CPUX86State,xmm_regs[rm].XMM_Q(0)));
3324 break;
3325 case 0x216: /* movshdup */
3326 if (mod != 3) {
3327 gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
3328 gen_ldo_env_A0(s->mem_index, offsetof(CPUX86State,xmm_regs[reg]));
3329 } else {
3330 rm = (modrm & 7) | REX_B(s);
3331 gen_op_movl(offsetof(CPUX86State,xmm_regs[reg].XMM_L(1)),
3332 offsetof(CPUX86State,xmm_regs[rm].XMM_L(1)));
3333 gen_op_movl(offsetof(CPUX86State,xmm_regs[reg].XMM_L(3)),
3334 offsetof(CPUX86State,xmm_regs[rm].XMM_L(3)));
3336 gen_op_movl(offsetof(CPUX86State,xmm_regs[reg].XMM_L(0)),
3337 offsetof(CPUX86State,xmm_regs[reg].XMM_L(1)));
3338 gen_op_movl(offsetof(CPUX86State,xmm_regs[reg].XMM_L(2)),
3339 offsetof(CPUX86State,xmm_regs[reg].XMM_L(3)));
3340 break;
3341 case 0x178:
3342 case 0x378:
3344 int bit_index, field_length;
3346 if (b1 == 1 && reg != 0)
3347 goto illegal_op;
3348 field_length = ldub_code(s->pc++) & 0x3F;
3349 bit_index = ldub_code(s->pc++) & 0x3F;
3350 tcg_gen_addi_ptr(cpu_ptr0, cpu_env,
3351 offsetof(CPUX86State,xmm_regs[reg]));
3352 if (b1 == 1)
3353 gen_helper_extrq_i(cpu_ptr0, tcg_const_i32(bit_index),
3354 tcg_const_i32(field_length));
3355 else
3356 gen_helper_insertq_i(cpu_ptr0, tcg_const_i32(bit_index),
3357 tcg_const_i32(field_length));
3359 break;
3360 case 0x7e: /* movd ea, mm */
3361 #ifdef TARGET_X86_64
3362 if (s->dflag == 2) {
3363 tcg_gen_ld_i64(cpu_T[0], cpu_env,
3364 offsetof(CPUX86State,fpregs[reg].mmx));
3365 gen_ldst_modrm(s, modrm, OT_QUAD, OR_TMP0, 1);
3366 } else
3367 #endif
3369 tcg_gen_ld32u_tl(cpu_T[0], cpu_env,
3370 offsetof(CPUX86State,fpregs[reg].mmx.MMX_L(0)));
3371 gen_ldst_modrm(s, modrm, OT_LONG, OR_TMP0, 1);
3373 break;
3374 case 0x17e: /* movd ea, xmm */
3375 #ifdef TARGET_X86_64
3376 if (s->dflag == 2) {
3377 tcg_gen_ld_i64(cpu_T[0], cpu_env,
3378 offsetof(CPUX86State,xmm_regs[reg].XMM_Q(0)));
3379 gen_ldst_modrm(s, modrm, OT_QUAD, OR_TMP0, 1);
3380 } else
3381 #endif
3383 tcg_gen_ld32u_tl(cpu_T[0], cpu_env,
3384 offsetof(CPUX86State,xmm_regs[reg].XMM_L(0)));
3385 gen_ldst_modrm(s, modrm, OT_LONG, OR_TMP0, 1);
3387 break;
3388 case 0x27e: /* movq xmm, ea */
3389 if (mod != 3) {
3390 gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
3391 gen_ldq_env_A0(s->mem_index, offsetof(CPUX86State,xmm_regs[reg].XMM_Q(0)));
3392 } else {
3393 rm = (modrm & 7) | REX_B(s);
3394 gen_op_movq(offsetof(CPUX86State,xmm_regs[reg].XMM_Q(0)),
3395 offsetof(CPUX86State,xmm_regs[rm].XMM_Q(0)));
3397 gen_op_movq_env_0(offsetof(CPUX86State,xmm_regs[reg].XMM_Q(1)));
3398 break;
3399 case 0x7f: /* movq ea, mm */
3400 if (mod != 3) {
3401 gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
3402 gen_stq_env_A0(s->mem_index, offsetof(CPUX86State,fpregs[reg].mmx));
3403 } else {
3404 rm = (modrm & 7);
3405 gen_op_movq(offsetof(CPUX86State,fpregs[rm].mmx),
3406 offsetof(CPUX86State,fpregs[reg].mmx));
3408 break;
3409 case 0x011: /* movups */
3410 case 0x111: /* movupd */
3411 case 0x029: /* movaps */
3412 case 0x129: /* movapd */
3413 case 0x17f: /* movdqa ea, xmm */
3414 case 0x27f: /* movdqu ea, xmm */
3415 if (mod != 3) {
3416 gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
3417 gen_sto_env_A0(s->mem_index, offsetof(CPUX86State,xmm_regs[reg]));
3418 } else {
3419 rm = (modrm & 7) | REX_B(s);
3420 gen_op_movo(offsetof(CPUX86State,xmm_regs[rm]),
3421 offsetof(CPUX86State,xmm_regs[reg]));
3423 break;
3424 case 0x211: /* movss ea, xmm */
3425 if (mod != 3) {
3426 gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
3427 tcg_gen_ld32u_tl(cpu_T[0], cpu_env, offsetof(CPUX86State,xmm_regs[reg].XMM_L(0)));
3428 gen_op_st_T0_A0(OT_LONG + s->mem_index);
3429 } else {
3430 rm = (modrm & 7) | REX_B(s);
3431 gen_op_movl(offsetof(CPUX86State,xmm_regs[rm].XMM_L(0)),
3432 offsetof(CPUX86State,xmm_regs[reg].XMM_L(0)));
3434 break;
3435 case 0x311: /* movsd ea, xmm */
3436 if (mod != 3) {
3437 gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
3438 gen_stq_env_A0(s->mem_index, offsetof(CPUX86State,xmm_regs[reg].XMM_Q(0)));
3439 } else {
3440 rm = (modrm & 7) | REX_B(s);
3441 gen_op_movq(offsetof(CPUX86State,xmm_regs[rm].XMM_Q(0)),
3442 offsetof(CPUX86State,xmm_regs[reg].XMM_Q(0)));
3444 break;
3445 case 0x013: /* movlps */
3446 case 0x113: /* movlpd */
3447 if (mod != 3) {
3448 gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
3449 gen_stq_env_A0(s->mem_index, offsetof(CPUX86State,xmm_regs[reg].XMM_Q(0)));
3450 } else {
3451 goto illegal_op;
3453 break;
3454 case 0x017: /* movhps */
3455 case 0x117: /* movhpd */
3456 if (mod != 3) {
3457 gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
3458 gen_stq_env_A0(s->mem_index, offsetof(CPUX86State,xmm_regs[reg].XMM_Q(1)));
3459 } else {
3460 goto illegal_op;
3462 break;
3463 case 0x71: /* shift mm, im */
3464 case 0x72:
3465 case 0x73:
3466 case 0x171: /* shift xmm, im */
3467 case 0x172:
3468 case 0x173:
3469 val = ldub_code(s->pc++);
3470 if (is_xmm) {
3471 gen_op_movl_T0_im(val);
3472 tcg_gen_st32_tl(cpu_T[0], cpu_env, offsetof(CPUX86State,xmm_t0.XMM_L(0)));
3473 gen_op_movl_T0_0();
3474 tcg_gen_st32_tl(cpu_T[0], cpu_env, offsetof(CPUX86State,xmm_t0.XMM_L(1)));
3475 op1_offset = offsetof(CPUX86State,xmm_t0);
3476 } else {
3477 gen_op_movl_T0_im(val);
3478 tcg_gen_st32_tl(cpu_T[0], cpu_env, offsetof(CPUX86State,mmx_t0.MMX_L(0)));
3479 gen_op_movl_T0_0();
3480 tcg_gen_st32_tl(cpu_T[0], cpu_env, offsetof(CPUX86State,mmx_t0.MMX_L(1)));
3481 op1_offset = offsetof(CPUX86State,mmx_t0);
3483 sse_op2 = sse_op_table2[((b - 1) & 3) * 8 + (((modrm >> 3)) & 7)][b1];
3484 if (!sse_op2)
3485 goto illegal_op;
3486 if (is_xmm) {
3487 rm = (modrm & 7) | REX_B(s);
3488 op2_offset = offsetof(CPUX86State,xmm_regs[rm]);
3489 } else {
3490 rm = (modrm & 7);
3491 op2_offset = offsetof(CPUX86State,fpregs[rm].mmx);
3493 tcg_gen_addi_ptr(cpu_ptr0, cpu_env, op2_offset);
3494 tcg_gen_addi_ptr(cpu_ptr1, cpu_env, op1_offset);
3495 ((void (*)(TCGv_ptr, TCGv_ptr))sse_op2)(cpu_ptr0, cpu_ptr1);
3496 break;
3497 case 0x050: /* movmskps */
3498 rm = (modrm & 7) | REX_B(s);
3499 tcg_gen_addi_ptr(cpu_ptr0, cpu_env,
3500 offsetof(CPUX86State,xmm_regs[rm]));
3501 gen_helper_movmskps(cpu_tmp2_i32, cpu_ptr0);
3502 tcg_gen_extu_i32_tl(cpu_T[0], cpu_tmp2_i32);
3503 gen_op_mov_reg_T0(OT_LONG, reg);
3504 break;
3505 case 0x150: /* movmskpd */
3506 rm = (modrm & 7) | REX_B(s);
3507 tcg_gen_addi_ptr(cpu_ptr0, cpu_env,
3508 offsetof(CPUX86State,xmm_regs[rm]));
3509 gen_helper_movmskpd(cpu_tmp2_i32, cpu_ptr0);
3510 tcg_gen_extu_i32_tl(cpu_T[0], cpu_tmp2_i32);
3511 gen_op_mov_reg_T0(OT_LONG, reg);
3512 break;
3513 case 0x02a: /* cvtpi2ps */
3514 case 0x12a: /* cvtpi2pd */
3515 gen_helper_enter_mmx();
3516 if (mod != 3) {
3517 gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
3518 op2_offset = offsetof(CPUX86State,mmx_t0);
3519 gen_ldq_env_A0(s->mem_index, op2_offset);
3520 } else {
3521 rm = (modrm & 7);
3522 op2_offset = offsetof(CPUX86State,fpregs[rm].mmx);
3524 op1_offset = offsetof(CPUX86State,xmm_regs[reg]);
3525 tcg_gen_addi_ptr(cpu_ptr0, cpu_env, op1_offset);
3526 tcg_gen_addi_ptr(cpu_ptr1, cpu_env, op2_offset);
3527 switch(b >> 8) {
3528 case 0x0:
3529 gen_helper_cvtpi2ps(cpu_ptr0, cpu_ptr1);
3530 break;
3531 default:
3532 case 0x1:
3533 gen_helper_cvtpi2pd(cpu_ptr0, cpu_ptr1);
3534 break;
3536 break;
3537 case 0x22a: /* cvtsi2ss */
3538 case 0x32a: /* cvtsi2sd */
3539 ot = (s->dflag == 2) ? OT_QUAD : OT_LONG;
3540 gen_ldst_modrm(s, modrm, ot, OR_TMP0, 0);
3541 op1_offset = offsetof(CPUX86State,xmm_regs[reg]);
3542 tcg_gen_addi_ptr(cpu_ptr0, cpu_env, op1_offset);
3543 sse_op2 = sse_op_table3[(s->dflag == 2) * 2 + ((b >> 8) - 2)];
3544 if (ot == OT_LONG) {
3545 tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]);
3546 ((void (*)(TCGv_ptr, TCGv_i32))sse_op2)(cpu_ptr0, cpu_tmp2_i32);
3547 } else {
3548 ((void (*)(TCGv_ptr, TCGv))sse_op2)(cpu_ptr0, cpu_T[0]);
3550 break;
3551 case 0x02c: /* cvttps2pi */
3552 case 0x12c: /* cvttpd2pi */
3553 case 0x02d: /* cvtps2pi */
3554 case 0x12d: /* cvtpd2pi */
3555 gen_helper_enter_mmx();
3556 if (mod != 3) {
3557 gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
3558 op2_offset = offsetof(CPUX86State,xmm_t0);
3559 gen_ldo_env_A0(s->mem_index, op2_offset);
3560 } else {
3561 rm = (modrm & 7) | REX_B(s);
3562 op2_offset = offsetof(CPUX86State,xmm_regs[rm]);
3564 op1_offset = offsetof(CPUX86State,fpregs[reg & 7].mmx);
3565 tcg_gen_addi_ptr(cpu_ptr0, cpu_env, op1_offset);
3566 tcg_gen_addi_ptr(cpu_ptr1, cpu_env, op2_offset);
3567 switch(b) {
3568 case 0x02c:
3569 gen_helper_cvttps2pi(cpu_ptr0, cpu_ptr1);
3570 break;
3571 case 0x12c:
3572 gen_helper_cvttpd2pi(cpu_ptr0, cpu_ptr1);
3573 break;
3574 case 0x02d:
3575 gen_helper_cvtps2pi(cpu_ptr0, cpu_ptr1);
3576 break;
3577 case 0x12d:
3578 gen_helper_cvtpd2pi(cpu_ptr0, cpu_ptr1);
3579 break;
3581 break;
3582 case 0x22c: /* cvttss2si */
3583 case 0x32c: /* cvttsd2si */
3584 case 0x22d: /* cvtss2si */
3585 case 0x32d: /* cvtsd2si */
3586 ot = (s->dflag == 2) ? OT_QUAD : OT_LONG;
3587 if (mod != 3) {
3588 gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
3589 if ((b >> 8) & 1) {
3590 gen_ldq_env_A0(s->mem_index, offsetof(CPUX86State,xmm_t0.XMM_Q(0)));
3591 } else {
3592 gen_op_ld_T0_A0(OT_LONG + s->mem_index);
3593 tcg_gen_st32_tl(cpu_T[0], cpu_env, offsetof(CPUX86State,xmm_t0.XMM_L(0)));
3595 op2_offset = offsetof(CPUX86State,xmm_t0);
3596 } else {
3597 rm = (modrm & 7) | REX_B(s);
3598 op2_offset = offsetof(CPUX86State,xmm_regs[rm]);
3600 sse_op2 = sse_op_table3[(s->dflag == 2) * 2 + ((b >> 8) - 2) + 4 +
3601 (b & 1) * 4];
3602 tcg_gen_addi_ptr(cpu_ptr0, cpu_env, op2_offset);
3603 if (ot == OT_LONG) {
3604 ((void (*)(TCGv_i32, TCGv_ptr))sse_op2)(cpu_tmp2_i32, cpu_ptr0);
3605 tcg_gen_extu_i32_tl(cpu_T[0], cpu_tmp2_i32);
3606 } else {
3607 ((void (*)(TCGv, TCGv_ptr))sse_op2)(cpu_T[0], cpu_ptr0);
3609 gen_op_mov_reg_T0(ot, reg);
3610 break;
3611 case 0xc4: /* pinsrw */
3612 case 0x1c4:
3613 s->rip_offset = 1;
3614 gen_ldst_modrm(s, modrm, OT_WORD, OR_TMP0, 0);
3615 val = ldub_code(s->pc++);
3616 if (b1) {
3617 val &= 7;
3618 tcg_gen_st16_tl(cpu_T[0], cpu_env,
3619 offsetof(CPUX86State,xmm_regs[reg].XMM_W(val)));
3620 } else {
3621 val &= 3;
3622 tcg_gen_st16_tl(cpu_T[0], cpu_env,
3623 offsetof(CPUX86State,fpregs[reg].mmx.MMX_W(val)));
3625 break;
3626 case 0xc5: /* pextrw */
3627 case 0x1c5:
3628 if (mod != 3)
3629 goto illegal_op;
3630 ot = (s->dflag == 2) ? OT_QUAD : OT_LONG;
3631 val = ldub_code(s->pc++);
3632 if (b1) {
3633 val &= 7;
3634 rm = (modrm & 7) | REX_B(s);
3635 tcg_gen_ld16u_tl(cpu_T[0], cpu_env,
3636 offsetof(CPUX86State,xmm_regs[rm].XMM_W(val)));
3637 } else {
3638 val &= 3;
3639 rm = (modrm & 7);
3640 tcg_gen_ld16u_tl(cpu_T[0], cpu_env,
3641 offsetof(CPUX86State,fpregs[rm].mmx.MMX_W(val)));
3643 reg = ((modrm >> 3) & 7) | rex_r;
3644 gen_op_mov_reg_T0(ot, reg);
3645 break;
3646 case 0x1d6: /* movq ea, xmm */
3647 if (mod != 3) {
3648 gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
3649 gen_stq_env_A0(s->mem_index, offsetof(CPUX86State,xmm_regs[reg].XMM_Q(0)));
3650 } else {
3651 rm = (modrm & 7) | REX_B(s);
3652 gen_op_movq(offsetof(CPUX86State,xmm_regs[rm].XMM_Q(0)),
3653 offsetof(CPUX86State,xmm_regs[reg].XMM_Q(0)));
3654 gen_op_movq_env_0(offsetof(CPUX86State,xmm_regs[rm].XMM_Q(1)));
3656 break;
3657 case 0x2d6: /* movq2dq */
3658 gen_helper_enter_mmx();
3659 rm = (modrm & 7);
3660 gen_op_movq(offsetof(CPUX86State,xmm_regs[reg].XMM_Q(0)),
3661 offsetof(CPUX86State,fpregs[rm].mmx));
3662 gen_op_movq_env_0(offsetof(CPUX86State,xmm_regs[reg].XMM_Q(1)));
3663 break;
3664 case 0x3d6: /* movdq2q */
3665 gen_helper_enter_mmx();
3666 rm = (modrm & 7) | REX_B(s);
3667 gen_op_movq(offsetof(CPUX86State,fpregs[reg & 7].mmx),
3668 offsetof(CPUX86State,xmm_regs[rm].XMM_Q(0)));
3669 break;
3670 case 0xd7: /* pmovmskb */
3671 case 0x1d7:
3672 if (mod != 3)
3673 goto illegal_op;
3674 if (b1) {
3675 rm = (modrm & 7) | REX_B(s);
3676 tcg_gen_addi_ptr(cpu_ptr0, cpu_env, offsetof(CPUX86State,xmm_regs[rm]));
3677 gen_helper_pmovmskb_xmm(cpu_tmp2_i32, cpu_ptr0);
3678 } else {
3679 rm = (modrm & 7);
3680 tcg_gen_addi_ptr(cpu_ptr0, cpu_env, offsetof(CPUX86State,fpregs[rm].mmx));
3681 gen_helper_pmovmskb_mmx(cpu_tmp2_i32, cpu_ptr0);
3683 tcg_gen_extu_i32_tl(cpu_T[0], cpu_tmp2_i32);
3684 reg = ((modrm >> 3) & 7) | rex_r;
3685 gen_op_mov_reg_T0(OT_LONG, reg);
3686 break;
3687 case 0x138:
3688 if (s->prefix & PREFIX_REPNZ)
3689 goto crc32;
3690 case 0x038:
3691 b = modrm;
3692 modrm = ldub_code(s->pc++);
3693 rm = modrm & 7;
3694 reg = ((modrm >> 3) & 7) | rex_r;
3695 mod = (modrm >> 6) & 3;
3697 sse_op2 = sse_op_table6[b].op[b1];
3698 if (!sse_op2)
3699 goto illegal_op;
3700 if (!(s->cpuid_ext_features & sse_op_table6[b].ext_mask))
3701 goto illegal_op;
3703 if (b1) {
3704 op1_offset = offsetof(CPUX86State,xmm_regs[reg]);
3705 if (mod == 3) {
3706 op2_offset = offsetof(CPUX86State,xmm_regs[rm | REX_B(s)]);
3707 } else {
3708 op2_offset = offsetof(CPUX86State,xmm_t0);
3709 gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
3710 switch (b) {
3711 case 0x20: case 0x30: /* pmovsxbw, pmovzxbw */
3712 case 0x23: case 0x33: /* pmovsxwd, pmovzxwd */
3713 case 0x25: case 0x35: /* pmovsxdq, pmovzxdq */
3714 gen_ldq_env_A0(s->mem_index, op2_offset +
3715 offsetof(XMMReg, XMM_Q(0)));
3716 break;
3717 case 0x21: case 0x31: /* pmovsxbd, pmovzxbd */
3718 case 0x24: case 0x34: /* pmovsxwq, pmovzxwq */
3719 tcg_gen_qemu_ld32u(cpu_tmp0, cpu_A0,
3720 (s->mem_index >> 2) - 1);
3721 tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_tmp0);
3722 tcg_gen_st_i32(cpu_tmp2_i32, cpu_env, op2_offset +
3723 offsetof(XMMReg, XMM_L(0)));
3724 break;
3725 case 0x22: case 0x32: /* pmovsxbq, pmovzxbq */
3726 tcg_gen_qemu_ld16u(cpu_tmp0, cpu_A0,
3727 (s->mem_index >> 2) - 1);
3728 tcg_gen_st16_tl(cpu_tmp0, cpu_env, op2_offset +
3729 offsetof(XMMReg, XMM_W(0)));
3730 break;
3731 case 0x2a: /* movntqda */
3732 gen_ldo_env_A0(s->mem_index, op1_offset);
3733 return;
3734 default:
3735 gen_ldo_env_A0(s->mem_index, op2_offset);
3738 } else {
3739 op1_offset = offsetof(CPUX86State,fpregs[reg].mmx);
3740 if (mod == 3) {
3741 op2_offset = offsetof(CPUX86State,fpregs[rm].mmx);
3742 } else {
3743 op2_offset = offsetof(CPUX86State,mmx_t0);
3744 gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
3745 gen_ldq_env_A0(s->mem_index, op2_offset);
3748 if (sse_op2 == SSE_SPECIAL)
3749 goto illegal_op;
3751 tcg_gen_addi_ptr(cpu_ptr0, cpu_env, op1_offset);
3752 tcg_gen_addi_ptr(cpu_ptr1, cpu_env, op2_offset);
3753 ((void (*)(TCGv_ptr, TCGv_ptr))sse_op2)(cpu_ptr0, cpu_ptr1);
3755 if (b == 0x17)
3756 s->cc_op = CC_OP_EFLAGS;
3757 break;
3758 case 0x338: /* crc32 */
3759 crc32:
3760 b = modrm;
3761 modrm = ldub_code(s->pc++);
3762 reg = ((modrm >> 3) & 7) | rex_r;
3764 if (b != 0xf0 && b != 0xf1)
3765 goto illegal_op;
3766 if (!(s->cpuid_ext_features & CPUID_EXT_SSE42))
3767 goto illegal_op;
3769 if (b == 0xf0)
3770 ot = OT_BYTE;
3771 else if (b == 0xf1 && s->dflag != 2)
3772 if (s->prefix & PREFIX_DATA)
3773 ot = OT_WORD;
3774 else
3775 ot = OT_LONG;
3776 else
3777 ot = OT_QUAD;
3779 gen_op_mov_TN_reg(OT_LONG, 0, reg);
3780 tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]);
3781 gen_ldst_modrm(s, modrm, ot, OR_TMP0, 0);
3782 gen_helper_crc32(cpu_T[0], cpu_tmp2_i32,
3783 cpu_T[0], tcg_const_i32(8 << ot));
3785 ot = (s->dflag == 2) ? OT_QUAD : OT_LONG;
3786 gen_op_mov_reg_T0(ot, reg);
3787 break;
3788 case 0x03a:
3789 case 0x13a:
3790 b = modrm;
3791 modrm = ldub_code(s->pc++);
3792 rm = modrm & 7;
3793 reg = ((modrm >> 3) & 7) | rex_r;
3794 mod = (modrm >> 6) & 3;
3796 sse_op2 = sse_op_table7[b].op[b1];
3797 if (!sse_op2)
3798 goto illegal_op;
3799 if (!(s->cpuid_ext_features & sse_op_table7[b].ext_mask))
3800 goto illegal_op;
3802 if (sse_op2 == SSE_SPECIAL) {
3803 ot = (s->dflag == 2) ? OT_QUAD : OT_LONG;
3804 rm = (modrm & 7) | REX_B(s);
3805 if (mod != 3)
3806 gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
3807 reg = ((modrm >> 3) & 7) | rex_r;
3808 val = ldub_code(s->pc++);
3809 switch (b) {
3810 case 0x14: /* pextrb */
3811 tcg_gen_ld8u_tl(cpu_T[0], cpu_env, offsetof(CPUX86State,
3812 xmm_regs[reg].XMM_B(val & 15)));
3813 if (mod == 3)
3814 gen_op_mov_reg_T0(ot, rm);
3815 else
3816 tcg_gen_qemu_st8(cpu_T[0], cpu_A0,
3817 (s->mem_index >> 2) - 1);
3818 break;
3819 case 0x15: /* pextrw */
3820 tcg_gen_ld16u_tl(cpu_T[0], cpu_env, offsetof(CPUX86State,
3821 xmm_regs[reg].XMM_W(val & 7)));
3822 if (mod == 3)
3823 gen_op_mov_reg_T0(ot, rm);
3824 else
3825 tcg_gen_qemu_st16(cpu_T[0], cpu_A0,
3826 (s->mem_index >> 2) - 1);
3827 break;
3828 case 0x16:
3829 if (ot == OT_LONG) { /* pextrd */
3830 tcg_gen_ld_i32(cpu_tmp2_i32, cpu_env,
3831 offsetof(CPUX86State,
3832 xmm_regs[reg].XMM_L(val & 3)));
3833 tcg_gen_extu_i32_tl(cpu_T[0], cpu_tmp2_i32);
3834 if (mod == 3)
3835 gen_op_mov_reg_v(ot, rm, cpu_T[0]);
3836 else
3837 tcg_gen_qemu_st32(cpu_T[0], cpu_A0,
3838 (s->mem_index >> 2) - 1);
3839 } else { /* pextrq */
3840 #ifdef TARGET_X86_64
3841 tcg_gen_ld_i64(cpu_tmp1_i64, cpu_env,
3842 offsetof(CPUX86State,
3843 xmm_regs[reg].XMM_Q(val & 1)));
3844 if (mod == 3)
3845 gen_op_mov_reg_v(ot, rm, cpu_tmp1_i64);
3846 else
3847 tcg_gen_qemu_st64(cpu_tmp1_i64, cpu_A0,
3848 (s->mem_index >> 2) - 1);
3849 #else
3850 goto illegal_op;
3851 #endif
3853 break;
3854 case 0x17: /* extractps */
3855 tcg_gen_ld32u_tl(cpu_T[0], cpu_env, offsetof(CPUX86State,
3856 xmm_regs[reg].XMM_L(val & 3)));
3857 if (mod == 3)
3858 gen_op_mov_reg_T0(ot, rm);
3859 else
3860 tcg_gen_qemu_st32(cpu_T[0], cpu_A0,
3861 (s->mem_index >> 2) - 1);
3862 break;
3863 case 0x20: /* pinsrb */
3864 if (mod == 3)
3865 gen_op_mov_TN_reg(OT_LONG, 0, rm);
3866 else
3867 tcg_gen_qemu_ld8u(cpu_tmp0, cpu_A0,
3868 (s->mem_index >> 2) - 1);
3869 tcg_gen_st8_tl(cpu_tmp0, cpu_env, offsetof(CPUX86State,
3870 xmm_regs[reg].XMM_B(val & 15)));
3871 break;
3872 case 0x21: /* insertps */
3873 if (mod == 3) {
3874 tcg_gen_ld_i32(cpu_tmp2_i32, cpu_env,
3875 offsetof(CPUX86State,xmm_regs[rm]
3876 .XMM_L((val >> 6) & 3)));
3877 } else {
3878 tcg_gen_qemu_ld32u(cpu_tmp0, cpu_A0,
3879 (s->mem_index >> 2) - 1);
3880 tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_tmp0);
3882 tcg_gen_st_i32(cpu_tmp2_i32, cpu_env,
3883 offsetof(CPUX86State,xmm_regs[reg]
3884 .XMM_L((val >> 4) & 3)));
3885 if ((val >> 0) & 1)
3886 tcg_gen_st_i32(tcg_const_i32(0 /*float32_zero*/),
3887 cpu_env, offsetof(CPUX86State,
3888 xmm_regs[reg].XMM_L(0)));
3889 if ((val >> 1) & 1)
3890 tcg_gen_st_i32(tcg_const_i32(0 /*float32_zero*/),
3891 cpu_env, offsetof(CPUX86State,
3892 xmm_regs[reg].XMM_L(1)));
3893 if ((val >> 2) & 1)
3894 tcg_gen_st_i32(tcg_const_i32(0 /*float32_zero*/),
3895 cpu_env, offsetof(CPUX86State,
3896 xmm_regs[reg].XMM_L(2)));
3897 if ((val >> 3) & 1)
3898 tcg_gen_st_i32(tcg_const_i32(0 /*float32_zero*/),
3899 cpu_env, offsetof(CPUX86State,
3900 xmm_regs[reg].XMM_L(3)));
3901 break;
3902 case 0x22:
3903 if (ot == OT_LONG) { /* pinsrd */
3904 if (mod == 3)
3905 gen_op_mov_v_reg(ot, cpu_tmp0, rm);
3906 else
3907 tcg_gen_qemu_ld32u(cpu_tmp0, cpu_A0,
3908 (s->mem_index >> 2) - 1);
3909 tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_tmp0);
3910 tcg_gen_st_i32(cpu_tmp2_i32, cpu_env,
3911 offsetof(CPUX86State,
3912 xmm_regs[reg].XMM_L(val & 3)));
3913 } else { /* pinsrq */
3914 #ifdef TARGET_X86_64
3915 if (mod == 3)
3916 gen_op_mov_v_reg(ot, cpu_tmp1_i64, rm);
3917 else
3918 tcg_gen_qemu_ld64(cpu_tmp1_i64, cpu_A0,
3919 (s->mem_index >> 2) - 1);
3920 tcg_gen_st_i64(cpu_tmp1_i64, cpu_env,
3921 offsetof(CPUX86State,
3922 xmm_regs[reg].XMM_Q(val & 1)));
3923 #else
3924 goto illegal_op;
3925 #endif
3927 break;
3929 return;
3932 if (b1) {
3933 op1_offset = offsetof(CPUX86State,xmm_regs[reg]);
3934 if (mod == 3) {
3935 op2_offset = offsetof(CPUX86State,xmm_regs[rm | REX_B(s)]);
3936 } else {
3937 op2_offset = offsetof(CPUX86State,xmm_t0);
3938 gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
3939 gen_ldo_env_A0(s->mem_index, op2_offset);
3941 } else {
3942 op1_offset = offsetof(CPUX86State,fpregs[reg].mmx);
3943 if (mod == 3) {
3944 op2_offset = offsetof(CPUX86State,fpregs[rm].mmx);
3945 } else {
3946 op2_offset = offsetof(CPUX86State,mmx_t0);
3947 gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
3948 gen_ldq_env_A0(s->mem_index, op2_offset);
3951 val = ldub_code(s->pc++);
3953 if ((b & 0xfc) == 0x60) { /* pcmpXstrX */
3954 s->cc_op = CC_OP_EFLAGS;
3956 if (s->dflag == 2)
3957 /* The helper must use entire 64-bit gp registers */
3958 val |= 1 << 8;
3961 tcg_gen_addi_ptr(cpu_ptr0, cpu_env, op1_offset);
3962 tcg_gen_addi_ptr(cpu_ptr1, cpu_env, op2_offset);
3963 ((void (*)(TCGv_ptr, TCGv_ptr, TCGv_i32))sse_op2)(cpu_ptr0, cpu_ptr1, tcg_const_i32(val));
3964 break;
3965 default:
3966 goto illegal_op;
3968 } else {
3969 /* generic MMX or SSE operation */
3970 switch(b) {
3971 case 0x70: /* pshufx insn */
3972 case 0xc6: /* pshufx insn */
3973 case 0xc2: /* compare insns */
3974 s->rip_offset = 1;
3975 break;
3976 default:
3977 break;
3979 if (is_xmm) {
3980 op1_offset = offsetof(CPUX86State,xmm_regs[reg]);
3981 if (mod != 3) {
3982 gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
3983 op2_offset = offsetof(CPUX86State,xmm_t0);
3984 if (b1 >= 2 && ((b >= 0x50 && b <= 0x5f && b != 0x5b) ||
3985 b == 0xc2)) {
3986 /* specific case for SSE single instructions */
3987 if (b1 == 2) {
3988 /* 32 bit access */
3989 gen_op_ld_T0_A0(OT_LONG + s->mem_index);
3990 tcg_gen_st32_tl(cpu_T[0], cpu_env, offsetof(CPUX86State,xmm_t0.XMM_L(0)));
3991 } else {
3992 /* 64 bit access */
3993 gen_ldq_env_A0(s->mem_index, offsetof(CPUX86State,xmm_t0.XMM_D(0)));
3995 } else {
3996 gen_ldo_env_A0(s->mem_index, op2_offset);
3998 } else {
3999 rm = (modrm & 7) | REX_B(s);
4000 op2_offset = offsetof(CPUX86State,xmm_regs[rm]);
4002 } else {
4003 op1_offset = offsetof(CPUX86State,fpregs[reg].mmx);
4004 if (mod != 3) {
4005 gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
4006 op2_offset = offsetof(CPUX86State,mmx_t0);
4007 gen_ldq_env_A0(s->mem_index, op2_offset);
4008 } else {
4009 rm = (modrm & 7);
4010 op2_offset = offsetof(CPUX86State,fpregs[rm].mmx);
4013 switch(b) {
4014 case 0x0f: /* 3DNow! data insns */
4015 if (!(s->cpuid_ext2_features & CPUID_EXT2_3DNOW))
4016 goto illegal_op;
4017 val = ldub_code(s->pc++);
4018 sse_op2 = sse_op_table5[val];
4019 if (!sse_op2)
4020 goto illegal_op;
4021 tcg_gen_addi_ptr(cpu_ptr0, cpu_env, op1_offset);
4022 tcg_gen_addi_ptr(cpu_ptr1, cpu_env, op2_offset);
4023 ((void (*)(TCGv_ptr, TCGv_ptr))sse_op2)(cpu_ptr0, cpu_ptr1);
4024 break;
4025 case 0x70: /* pshufx insn */
4026 case 0xc6: /* pshufx insn */
4027 val = ldub_code(s->pc++);
4028 tcg_gen_addi_ptr(cpu_ptr0, cpu_env, op1_offset);
4029 tcg_gen_addi_ptr(cpu_ptr1, cpu_env, op2_offset);
4030 ((void (*)(TCGv_ptr, TCGv_ptr, TCGv_i32))sse_op2)(cpu_ptr0, cpu_ptr1, tcg_const_i32(val));
4031 break;
4032 case 0xc2:
4033 /* compare insns */
4034 val = ldub_code(s->pc++);
4035 if (val >= 8)
4036 goto illegal_op;
4037 sse_op2 = sse_op_table4[val][b1];
4038 tcg_gen_addi_ptr(cpu_ptr0, cpu_env, op1_offset);
4039 tcg_gen_addi_ptr(cpu_ptr1, cpu_env, op2_offset);
4040 ((void (*)(TCGv_ptr, TCGv_ptr))sse_op2)(cpu_ptr0, cpu_ptr1);
4041 break;
4042 case 0xf7:
4043 /* maskmov : we must prepare A0 */
4044 if (mod != 3)
4045 goto illegal_op;
4046 #ifdef TARGET_X86_64
4047 if (s->aflag == 2) {
4048 gen_op_movq_A0_reg(R_EDI);
4049 } else
4050 #endif
4052 gen_op_movl_A0_reg(R_EDI);
4053 if (s->aflag == 0)
4054 gen_op_andl_A0_ffff();
4056 gen_add_A0_ds_seg(s);
4058 tcg_gen_addi_ptr(cpu_ptr0, cpu_env, op1_offset);
4059 tcg_gen_addi_ptr(cpu_ptr1, cpu_env, op2_offset);
4060 ((void (*)(TCGv_ptr, TCGv_ptr, TCGv))sse_op2)(cpu_ptr0, cpu_ptr1, cpu_A0);
4061 break;
4062 default:
4063 tcg_gen_addi_ptr(cpu_ptr0, cpu_env, op1_offset);
4064 tcg_gen_addi_ptr(cpu_ptr1, cpu_env, op2_offset);
4065 ((void (*)(TCGv_ptr, TCGv_ptr))sse_op2)(cpu_ptr0, cpu_ptr1);
4066 break;
4068 if (b == 0x2e || b == 0x2f) {
4069 s->cc_op = CC_OP_EFLAGS;
4074 /* convert one instruction. s->is_jmp is set if the translation must
4075 be stopped. Return the next pc value */
4076 static target_ulong disas_insn(DisasContext *s, target_ulong pc_start)
4078 int b, prefixes, aflag, dflag;
4079 int shift, ot;
4080 int modrm, reg, rm, mod, reg_addr, op, opreg, offset_addr, val;
4081 target_ulong next_eip, tval;
4082 int rex_w, rex_r;
4084 if (unlikely(qemu_loglevel_mask(CPU_LOG_TB_OP)))
4085 tcg_gen_debug_insn_start(pc_start);
4086 s->pc = pc_start;
4087 prefixes = 0;
4088 aflag = s->code32;
4089 dflag = s->code32;
4090 s->override = -1;
4091 rex_w = -1;
4092 rex_r = 0;
4093 #ifdef TARGET_X86_64
4094 s->rex_x = 0;
4095 s->rex_b = 0;
4096 x86_64_hregs = 0;
4097 #endif
4098 s->rip_offset = 0; /* for relative ip address */
4099 next_byte:
4100 b = ldub_code(s->pc);
4101 s->pc++;
4102 /* check prefixes */
4103 #ifdef TARGET_X86_64
4104 if (CODE64(s)) {
4105 switch (b) {
4106 case 0xf3:
4107 prefixes |= PREFIX_REPZ;
4108 goto next_byte;
4109 case 0xf2:
4110 prefixes |= PREFIX_REPNZ;
4111 goto next_byte;
4112 case 0xf0:
4113 prefixes |= PREFIX_LOCK;
4114 goto next_byte;
4115 case 0x2e:
4116 s->override = R_CS;
4117 goto next_byte;
4118 case 0x36:
4119 s->override = R_SS;
4120 goto next_byte;
4121 case 0x3e:
4122 s->override = R_DS;
4123 goto next_byte;
4124 case 0x26:
4125 s->override = R_ES;
4126 goto next_byte;
4127 case 0x64:
4128 s->override = R_FS;
4129 goto next_byte;
4130 case 0x65:
4131 s->override = R_GS;
4132 goto next_byte;
4133 case 0x66:
4134 prefixes |= PREFIX_DATA;
4135 goto next_byte;
4136 case 0x67:
4137 prefixes |= PREFIX_ADR;
4138 goto next_byte;
4139 case 0x40 ... 0x4f:
4140 /* REX prefix */
4141 rex_w = (b >> 3) & 1;
4142 rex_r = (b & 0x4) << 1;
4143 s->rex_x = (b & 0x2) << 2;
4144 REX_B(s) = (b & 0x1) << 3;
4145 x86_64_hregs = 1; /* select uniform byte register addressing */
4146 goto next_byte;
4148 if (rex_w == 1) {
4149 /* 0x66 is ignored if rex.w is set */
4150 dflag = 2;
4151 } else {
4152 if (prefixes & PREFIX_DATA)
4153 dflag ^= 1;
4155 if (!(prefixes & PREFIX_ADR))
4156 aflag = 2;
4157 } else
4158 #endif
4160 switch (b) {
4161 case 0xf3:
4162 prefixes |= PREFIX_REPZ;
4163 goto next_byte;
4164 case 0xf2:
4165 prefixes |= PREFIX_REPNZ;
4166 goto next_byte;
4167 case 0xf0:
4168 prefixes |= PREFIX_LOCK;
4169 goto next_byte;
4170 case 0x2e:
4171 s->override = R_CS;
4172 goto next_byte;
4173 case 0x36:
4174 s->override = R_SS;
4175 goto next_byte;
4176 case 0x3e:
4177 s->override = R_DS;
4178 goto next_byte;
4179 case 0x26:
4180 s->override = R_ES;
4181 goto next_byte;
4182 case 0x64:
4183 s->override = R_FS;
4184 goto next_byte;
4185 case 0x65:
4186 s->override = R_GS;
4187 goto next_byte;
4188 case 0x66:
4189 prefixes |= PREFIX_DATA;
4190 goto next_byte;
4191 case 0x67:
4192 prefixes |= PREFIX_ADR;
4193 goto next_byte;
4195 if (prefixes & PREFIX_DATA)
4196 dflag ^= 1;
4197 if (prefixes & PREFIX_ADR)
4198 aflag ^= 1;
4201 s->prefix = prefixes;
4202 s->aflag = aflag;
4203 s->dflag = dflag;
4205 /* lock generation */
4206 if (prefixes & PREFIX_LOCK)
4207 gen_helper_lock();
4209 /* now check op code */
4210 reswitch:
4211 switch(b) {
4212 case 0x0f:
4213 /**************************/
4214 /* extended op code */
4215 b = ldub_code(s->pc++) | 0x100;
4216 goto reswitch;
4218 /**************************/
4219 /* arith & logic */
4220 case 0x00 ... 0x05:
4221 case 0x08 ... 0x0d:
4222 case 0x10 ... 0x15:
4223 case 0x18 ... 0x1d:
4224 case 0x20 ... 0x25:
4225 case 0x28 ... 0x2d:
4226 case 0x30 ... 0x35:
4227 case 0x38 ... 0x3d:
4229 int op, f, val;
4230 op = (b >> 3) & 7;
4231 f = (b >> 1) & 3;
4233 if ((b & 1) == 0)
4234 ot = OT_BYTE;
4235 else
4236 ot = dflag + OT_WORD;
4238 switch(f) {
4239 case 0: /* OP Ev, Gv */
4240 modrm = ldub_code(s->pc++);
4241 reg = ((modrm >> 3) & 7) | rex_r;
4242 mod = (modrm >> 6) & 3;
4243 rm = (modrm & 7) | REX_B(s);
4244 if (mod != 3) {
4245 gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
4246 opreg = OR_TMP0;
4247 } else if (op == OP_XORL && rm == reg) {
4248 xor_zero:
4249 /* xor reg, reg optimisation */
4250 gen_op_movl_T0_0();
4251 s->cc_op = CC_OP_LOGICB + ot;
4252 gen_op_mov_reg_T0(ot, reg);
4253 gen_op_update1_cc();
4254 break;
4255 } else {
4256 opreg = rm;
4258 gen_op_mov_TN_reg(ot, 1, reg);
4259 gen_op(s, op, ot, opreg);
4260 break;
4261 case 1: /* OP Gv, Ev */
4262 modrm = ldub_code(s->pc++);
4263 mod = (modrm >> 6) & 3;
4264 reg = ((modrm >> 3) & 7) | rex_r;
4265 rm = (modrm & 7) | REX_B(s);
4266 if (mod != 3) {
4267 gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
4268 gen_op_ld_T1_A0(ot + s->mem_index);
4269 } else if (op == OP_XORL && rm == reg) {
4270 goto xor_zero;
4271 } else {
4272 gen_op_mov_TN_reg(ot, 1, rm);
4274 gen_op(s, op, ot, reg);
4275 break;
4276 case 2: /* OP A, Iv */
4277 val = insn_get(s, ot);
4278 gen_op_movl_T1_im(val);
4279 gen_op(s, op, ot, OR_EAX);
4280 break;
4283 break;
4285 case 0x82:
4286 if (CODE64(s))
4287 goto illegal_op;
4288 case 0x80: /* GRP1 */
4289 case 0x81:
4290 case 0x83:
4292 int val;
4294 if ((b & 1) == 0)
4295 ot = OT_BYTE;
4296 else
4297 ot = dflag + OT_WORD;
4299 modrm = ldub_code(s->pc++);
4300 mod = (modrm >> 6) & 3;
4301 rm = (modrm & 7) | REX_B(s);
4302 op = (modrm >> 3) & 7;
4304 if (mod != 3) {
4305 if (b == 0x83)
4306 s->rip_offset = 1;
4307 else
4308 s->rip_offset = insn_const_size(ot);
4309 gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
4310 opreg = OR_TMP0;
4311 } else {
4312 opreg = rm;
4315 switch(b) {
4316 default:
4317 case 0x80:
4318 case 0x81:
4319 case 0x82:
4320 val = insn_get(s, ot);
4321 break;
4322 case 0x83:
4323 val = (int8_t)insn_get(s, OT_BYTE);
4324 break;
4326 gen_op_movl_T1_im(val);
4327 gen_op(s, op, ot, opreg);
4329 break;
4331 /**************************/
4332 /* inc, dec, and other misc arith */
4333 case 0x40 ... 0x47: /* inc Gv */
4334 ot = dflag ? OT_LONG : OT_WORD;
4335 gen_inc(s, ot, OR_EAX + (b & 7), 1);
4336 break;
4337 case 0x48 ... 0x4f: /* dec Gv */
4338 ot = dflag ? OT_LONG : OT_WORD;
4339 gen_inc(s, ot, OR_EAX + (b & 7), -1);
4340 break;
4341 case 0xf6: /* GRP3 */
4342 case 0xf7:
4343 if ((b & 1) == 0)
4344 ot = OT_BYTE;
4345 else
4346 ot = dflag + OT_WORD;
4348 modrm = ldub_code(s->pc++);
4349 mod = (modrm >> 6) & 3;
4350 rm = (modrm & 7) | REX_B(s);
4351 op = (modrm >> 3) & 7;
4352 if (mod != 3) {
4353 if (op == 0)
4354 s->rip_offset = insn_const_size(ot);
4355 gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
4356 gen_op_ld_T0_A0(ot + s->mem_index);
4357 } else {
4358 gen_op_mov_TN_reg(ot, 0, rm);
4361 switch(op) {
4362 case 0: /* test */
4363 val = insn_get(s, ot);
4364 gen_op_movl_T1_im(val);
4365 gen_op_testl_T0_T1_cc();
4366 s->cc_op = CC_OP_LOGICB + ot;
4367 break;
4368 case 2: /* not */
4369 tcg_gen_not_tl(cpu_T[0], cpu_T[0]);
4370 if (mod != 3) {
4371 gen_op_st_T0_A0(ot + s->mem_index);
4372 } else {
4373 gen_op_mov_reg_T0(ot, rm);
4375 break;
4376 case 3: /* neg */
4377 tcg_gen_neg_tl(cpu_T[0], cpu_T[0]);
4378 if (mod != 3) {
4379 gen_op_st_T0_A0(ot + s->mem_index);
4380 } else {
4381 gen_op_mov_reg_T0(ot, rm);
4383 gen_op_update_neg_cc();
4384 s->cc_op = CC_OP_SUBB + ot;
4385 break;
4386 case 4: /* mul */
4387 switch(ot) {
4388 case OT_BYTE:
4389 gen_op_mov_TN_reg(OT_BYTE, 1, R_EAX);
4390 tcg_gen_ext8u_tl(cpu_T[0], cpu_T[0]);
4391 tcg_gen_ext8u_tl(cpu_T[1], cpu_T[1]);
4392 /* XXX: use 32 bit mul which could be faster */
4393 tcg_gen_mul_tl(cpu_T[0], cpu_T[0], cpu_T[1]);
4394 gen_op_mov_reg_T0(OT_WORD, R_EAX);
4395 tcg_gen_mov_tl(cpu_cc_dst, cpu_T[0]);
4396 tcg_gen_andi_tl(cpu_cc_src, cpu_T[0], 0xff00);
4397 s->cc_op = CC_OP_MULB;
4398 break;
4399 case OT_WORD:
4400 gen_op_mov_TN_reg(OT_WORD, 1, R_EAX);
4401 tcg_gen_ext16u_tl(cpu_T[0], cpu_T[0]);
4402 tcg_gen_ext16u_tl(cpu_T[1], cpu_T[1]);
4403 /* XXX: use 32 bit mul which could be faster */
4404 tcg_gen_mul_tl(cpu_T[0], cpu_T[0], cpu_T[1]);
4405 gen_op_mov_reg_T0(OT_WORD, R_EAX);
4406 tcg_gen_mov_tl(cpu_cc_dst, cpu_T[0]);
4407 tcg_gen_shri_tl(cpu_T[0], cpu_T[0], 16);
4408 gen_op_mov_reg_T0(OT_WORD, R_EDX);
4409 tcg_gen_mov_tl(cpu_cc_src, cpu_T[0]);
4410 s->cc_op = CC_OP_MULW;
4411 break;
4412 default:
4413 case OT_LONG:
4414 #ifdef TARGET_X86_64
4415 gen_op_mov_TN_reg(OT_LONG, 1, R_EAX);
4416 tcg_gen_ext32u_tl(cpu_T[0], cpu_T[0]);
4417 tcg_gen_ext32u_tl(cpu_T[1], cpu_T[1]);
4418 tcg_gen_mul_tl(cpu_T[0], cpu_T[0], cpu_T[1]);
4419 gen_op_mov_reg_T0(OT_LONG, R_EAX);
4420 tcg_gen_mov_tl(cpu_cc_dst, cpu_T[0]);
4421 tcg_gen_shri_tl(cpu_T[0], cpu_T[0], 32);
4422 gen_op_mov_reg_T0(OT_LONG, R_EDX);
4423 tcg_gen_mov_tl(cpu_cc_src, cpu_T[0]);
4424 #else
4426 TCGv_i64 t0, t1;
4427 t0 = tcg_temp_new_i64();
4428 t1 = tcg_temp_new_i64();
4429 gen_op_mov_TN_reg(OT_LONG, 1, R_EAX);
4430 tcg_gen_extu_i32_i64(t0, cpu_T[0]);
4431 tcg_gen_extu_i32_i64(t1, cpu_T[1]);
4432 tcg_gen_mul_i64(t0, t0, t1);
4433 tcg_gen_trunc_i64_i32(cpu_T[0], t0);
4434 gen_op_mov_reg_T0(OT_LONG, R_EAX);
4435 tcg_gen_mov_tl(cpu_cc_dst, cpu_T[0]);
4436 tcg_gen_shri_i64(t0, t0, 32);
4437 tcg_gen_trunc_i64_i32(cpu_T[0], t0);
4438 gen_op_mov_reg_T0(OT_LONG, R_EDX);
4439 tcg_gen_mov_tl(cpu_cc_src, cpu_T[0]);
4441 #endif
4442 s->cc_op = CC_OP_MULL;
4443 break;
4444 #ifdef TARGET_X86_64
4445 case OT_QUAD:
4446 gen_helper_mulq_EAX_T0(cpu_T[0]);
4447 s->cc_op = CC_OP_MULQ;
4448 break;
4449 #endif
4451 break;
4452 case 5: /* imul */
4453 switch(ot) {
4454 case OT_BYTE:
4455 gen_op_mov_TN_reg(OT_BYTE, 1, R_EAX);
4456 tcg_gen_ext8s_tl(cpu_T[0], cpu_T[0]);
4457 tcg_gen_ext8s_tl(cpu_T[1], cpu_T[1]);
4458 /* XXX: use 32 bit mul which could be faster */
4459 tcg_gen_mul_tl(cpu_T[0], cpu_T[0], cpu_T[1]);
4460 gen_op_mov_reg_T0(OT_WORD, R_EAX);
4461 tcg_gen_mov_tl(cpu_cc_dst, cpu_T[0]);
4462 tcg_gen_ext8s_tl(cpu_tmp0, cpu_T[0]);
4463 tcg_gen_sub_tl(cpu_cc_src, cpu_T[0], cpu_tmp0);
4464 s->cc_op = CC_OP_MULB;
4465 break;
4466 case OT_WORD:
4467 gen_op_mov_TN_reg(OT_WORD, 1, R_EAX);
4468 tcg_gen_ext16s_tl(cpu_T[0], cpu_T[0]);
4469 tcg_gen_ext16s_tl(cpu_T[1], cpu_T[1]);
4470 /* XXX: use 32 bit mul which could be faster */
4471 tcg_gen_mul_tl(cpu_T[0], cpu_T[0], cpu_T[1]);
4472 gen_op_mov_reg_T0(OT_WORD, R_EAX);
4473 tcg_gen_mov_tl(cpu_cc_dst, cpu_T[0]);
4474 tcg_gen_ext16s_tl(cpu_tmp0, cpu_T[0]);
4475 tcg_gen_sub_tl(cpu_cc_src, cpu_T[0], cpu_tmp0);
4476 tcg_gen_shri_tl(cpu_T[0], cpu_T[0], 16);
4477 gen_op_mov_reg_T0(OT_WORD, R_EDX);
4478 s->cc_op = CC_OP_MULW;
4479 break;
4480 default:
4481 case OT_LONG:
4482 #ifdef TARGET_X86_64
4483 gen_op_mov_TN_reg(OT_LONG, 1, R_EAX);
4484 tcg_gen_ext32s_tl(cpu_T[0], cpu_T[0]);
4485 tcg_gen_ext32s_tl(cpu_T[1], cpu_T[1]);
4486 tcg_gen_mul_tl(cpu_T[0], cpu_T[0], cpu_T[1]);
4487 gen_op_mov_reg_T0(OT_LONG, R_EAX);
4488 tcg_gen_mov_tl(cpu_cc_dst, cpu_T[0]);
4489 tcg_gen_ext32s_tl(cpu_tmp0, cpu_T[0]);
4490 tcg_gen_sub_tl(cpu_cc_src, cpu_T[0], cpu_tmp0);
4491 tcg_gen_shri_tl(cpu_T[0], cpu_T[0], 32);
4492 gen_op_mov_reg_T0(OT_LONG, R_EDX);
4493 #else
4495 TCGv_i64 t0, t1;
4496 t0 = tcg_temp_new_i64();
4497 t1 = tcg_temp_new_i64();
4498 gen_op_mov_TN_reg(OT_LONG, 1, R_EAX);
4499 tcg_gen_ext_i32_i64(t0, cpu_T[0]);
4500 tcg_gen_ext_i32_i64(t1, cpu_T[1]);
4501 tcg_gen_mul_i64(t0, t0, t1);
4502 tcg_gen_trunc_i64_i32(cpu_T[0], t0);
4503 gen_op_mov_reg_T0(OT_LONG, R_EAX);
4504 tcg_gen_mov_tl(cpu_cc_dst, cpu_T[0]);
4505 tcg_gen_sari_tl(cpu_tmp0, cpu_T[0], 31);
4506 tcg_gen_shri_i64(t0, t0, 32);
4507 tcg_gen_trunc_i64_i32(cpu_T[0], t0);
4508 gen_op_mov_reg_T0(OT_LONG, R_EDX);
4509 tcg_gen_sub_tl(cpu_cc_src, cpu_T[0], cpu_tmp0);
4511 #endif
4512 s->cc_op = CC_OP_MULL;
4513 break;
4514 #ifdef TARGET_X86_64
4515 case OT_QUAD:
4516 gen_helper_imulq_EAX_T0(cpu_T[0]);
4517 s->cc_op = CC_OP_MULQ;
4518 break;
4519 #endif
4521 break;
4522 case 6: /* div */
4523 switch(ot) {
4524 case OT_BYTE:
4525 gen_jmp_im(pc_start - s->cs_base);
4526 gen_helper_divb_AL(cpu_T[0]);
4527 break;
4528 case OT_WORD:
4529 gen_jmp_im(pc_start - s->cs_base);
4530 gen_helper_divw_AX(cpu_T[0]);
4531 break;
4532 default:
4533 case OT_LONG:
4534 gen_jmp_im(pc_start - s->cs_base);
4535 gen_helper_divl_EAX(cpu_T[0]);
4536 break;
4537 #ifdef TARGET_X86_64
4538 case OT_QUAD:
4539 gen_jmp_im(pc_start - s->cs_base);
4540 gen_helper_divq_EAX(cpu_T[0]);
4541 break;
4542 #endif
4544 break;
4545 case 7: /* idiv */
4546 switch(ot) {
4547 case OT_BYTE:
4548 gen_jmp_im(pc_start - s->cs_base);
4549 gen_helper_idivb_AL(cpu_T[0]);
4550 break;
4551 case OT_WORD:
4552 gen_jmp_im(pc_start - s->cs_base);
4553 gen_helper_idivw_AX(cpu_T[0]);
4554 break;
4555 default:
4556 case OT_LONG:
4557 gen_jmp_im(pc_start - s->cs_base);
4558 gen_helper_idivl_EAX(cpu_T[0]);
4559 break;
4560 #ifdef TARGET_X86_64
4561 case OT_QUAD:
4562 gen_jmp_im(pc_start - s->cs_base);
4563 gen_helper_idivq_EAX(cpu_T[0]);
4564 break;
4565 #endif
4567 break;
4568 default:
4569 goto illegal_op;
4571 break;
4573 case 0xfe: /* GRP4 */
4574 case 0xff: /* GRP5 */
4575 if ((b & 1) == 0)
4576 ot = OT_BYTE;
4577 else
4578 ot = dflag + OT_WORD;
4580 modrm = ldub_code(s->pc++);
4581 mod = (modrm >> 6) & 3;
4582 rm = (modrm & 7) | REX_B(s);
4583 op = (modrm >> 3) & 7;
4584 if (op >= 2 && b == 0xfe) {
4585 goto illegal_op;
4587 if (CODE64(s)) {
4588 if (op == 2 || op == 4) {
4589 /* operand size for jumps is 64 bit */
4590 ot = OT_QUAD;
4591 } else if (op == 3 || op == 5) {
4592 ot = dflag ? OT_LONG + (rex_w == 1) : OT_WORD;
4593 } else if (op == 6) {
4594 /* default push size is 64 bit */
4595 ot = dflag ? OT_QUAD : OT_WORD;
4598 if (mod != 3) {
4599 gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
4600 if (op >= 2 && op != 3 && op != 5)
4601 gen_op_ld_T0_A0(ot + s->mem_index);
4602 } else {
4603 gen_op_mov_TN_reg(ot, 0, rm);
4606 switch(op) {
4607 case 0: /* inc Ev */
4608 if (mod != 3)
4609 opreg = OR_TMP0;
4610 else
4611 opreg = rm;
4612 gen_inc(s, ot, opreg, 1);
4613 break;
4614 case 1: /* dec Ev */
4615 if (mod != 3)
4616 opreg = OR_TMP0;
4617 else
4618 opreg = rm;
4619 gen_inc(s, ot, opreg, -1);
4620 break;
4621 case 2: /* call Ev */
4622 /* XXX: optimize if memory (no 'and' is necessary) */
4623 if (s->dflag == 0)
4624 gen_op_andl_T0_ffff();
4625 next_eip = s->pc - s->cs_base;
4626 gen_movtl_T1_im(next_eip);
4627 gen_push_T1(s);
4628 gen_op_jmp_T0();
4629 gen_eob(s);
4630 break;
4631 case 3: /* lcall Ev */
4632 gen_op_ld_T1_A0(ot + s->mem_index);
4633 gen_add_A0_im(s, 1 << (ot - OT_WORD + 1));
4634 gen_op_ldu_T0_A0(OT_WORD + s->mem_index);
4635 do_lcall:
4636 if (s->pe && !s->vm86) {
4637 if (s->cc_op != CC_OP_DYNAMIC)
4638 gen_op_set_cc_op(s->cc_op);
4639 gen_jmp_im(pc_start - s->cs_base);
4640 tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]);
4641 gen_helper_lcall_protected(cpu_tmp2_i32, cpu_T[1],
4642 tcg_const_i32(dflag),
4643 tcg_const_i32(s->pc - pc_start));
4644 } else {
4645 tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]);
4646 gen_helper_lcall_real(cpu_tmp2_i32, cpu_T[1],
4647 tcg_const_i32(dflag),
4648 tcg_const_i32(s->pc - s->cs_base));
4650 gen_eob(s);
4651 break;
4652 case 4: /* jmp Ev */
4653 if (s->dflag == 0)
4654 gen_op_andl_T0_ffff();
4655 gen_op_jmp_T0();
4656 gen_eob(s);
4657 break;
4658 case 5: /* ljmp Ev */
4659 gen_op_ld_T1_A0(ot + s->mem_index);
4660 gen_add_A0_im(s, 1 << (ot - OT_WORD + 1));
4661 gen_op_ldu_T0_A0(OT_WORD + s->mem_index);
4662 do_ljmp:
4663 if (s->pe && !s->vm86) {
4664 if (s->cc_op != CC_OP_DYNAMIC)
4665 gen_op_set_cc_op(s->cc_op);
4666 gen_jmp_im(pc_start - s->cs_base);
4667 tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]);
4668 gen_helper_ljmp_protected(cpu_tmp2_i32, cpu_T[1],
4669 tcg_const_i32(s->pc - pc_start));
4670 } else {
4671 gen_op_movl_seg_T0_vm(R_CS);
4672 gen_op_movl_T0_T1();
4673 gen_op_jmp_T0();
4675 gen_eob(s);
4676 break;
4677 case 6: /* push Ev */
4678 gen_push_T0(s);
4679 break;
4680 default:
4681 goto illegal_op;
4683 break;
4685 case 0x84: /* test Ev, Gv */
4686 case 0x85:
4687 if ((b & 1) == 0)
4688 ot = OT_BYTE;
4689 else
4690 ot = dflag + OT_WORD;
4692 modrm = ldub_code(s->pc++);
4693 reg = ((modrm >> 3) & 7) | rex_r;
4695 gen_ldst_modrm(s, modrm, ot, OR_TMP0, 0);
4696 gen_op_mov_TN_reg(ot, 1, reg);
4697 gen_op_testl_T0_T1_cc();
4698 s->cc_op = CC_OP_LOGICB + ot;
4699 break;
4701 case 0xa8: /* test eAX, Iv */
4702 case 0xa9:
4703 if ((b & 1) == 0)
4704 ot = OT_BYTE;
4705 else
4706 ot = dflag + OT_WORD;
4707 val = insn_get(s, ot);
4709 gen_op_mov_TN_reg(ot, 0, OR_EAX);
4710 gen_op_movl_T1_im(val);
4711 gen_op_testl_T0_T1_cc();
4712 s->cc_op = CC_OP_LOGICB + ot;
4713 break;
4715 case 0x98: /* CWDE/CBW */
4716 #ifdef TARGET_X86_64
4717 if (dflag == 2) {
4718 gen_op_mov_TN_reg(OT_LONG, 0, R_EAX);
4719 tcg_gen_ext32s_tl(cpu_T[0], cpu_T[0]);
4720 gen_op_mov_reg_T0(OT_QUAD, R_EAX);
4721 } else
4722 #endif
4723 if (dflag == 1) {
4724 gen_op_mov_TN_reg(OT_WORD, 0, R_EAX);
4725 tcg_gen_ext16s_tl(cpu_T[0], cpu_T[0]);
4726 gen_op_mov_reg_T0(OT_LONG, R_EAX);
4727 } else {
4728 gen_op_mov_TN_reg(OT_BYTE, 0, R_EAX);
4729 tcg_gen_ext8s_tl(cpu_T[0], cpu_T[0]);
4730 gen_op_mov_reg_T0(OT_WORD, R_EAX);
4732 break;
4733 case 0x99: /* CDQ/CWD */
4734 #ifdef TARGET_X86_64
4735 if (dflag == 2) {
4736 gen_op_mov_TN_reg(OT_QUAD, 0, R_EAX);
4737 tcg_gen_sari_tl(cpu_T[0], cpu_T[0], 63);
4738 gen_op_mov_reg_T0(OT_QUAD, R_EDX);
4739 } else
4740 #endif
4741 if (dflag == 1) {
4742 gen_op_mov_TN_reg(OT_LONG, 0, R_EAX);
4743 tcg_gen_ext32s_tl(cpu_T[0], cpu_T[0]);
4744 tcg_gen_sari_tl(cpu_T[0], cpu_T[0], 31);
4745 gen_op_mov_reg_T0(OT_LONG, R_EDX);
4746 } else {
4747 gen_op_mov_TN_reg(OT_WORD, 0, R_EAX);
4748 tcg_gen_ext16s_tl(cpu_T[0], cpu_T[0]);
4749 tcg_gen_sari_tl(cpu_T[0], cpu_T[0], 15);
4750 gen_op_mov_reg_T0(OT_WORD, R_EDX);
4752 break;
4753 case 0x1af: /* imul Gv, Ev */
4754 case 0x69: /* imul Gv, Ev, I */
4755 case 0x6b:
4756 ot = dflag + OT_WORD;
4757 modrm = ldub_code(s->pc++);
4758 reg = ((modrm >> 3) & 7) | rex_r;
4759 if (b == 0x69)
4760 s->rip_offset = insn_const_size(ot);
4761 else if (b == 0x6b)
4762 s->rip_offset = 1;
4763 gen_ldst_modrm(s, modrm, ot, OR_TMP0, 0);
4764 if (b == 0x69) {
4765 val = insn_get(s, ot);
4766 gen_op_movl_T1_im(val);
4767 } else if (b == 0x6b) {
4768 val = (int8_t)insn_get(s, OT_BYTE);
4769 gen_op_movl_T1_im(val);
4770 } else {
4771 gen_op_mov_TN_reg(ot, 1, reg);
4774 #ifdef TARGET_X86_64
4775 if (ot == OT_QUAD) {
4776 gen_helper_imulq_T0_T1(cpu_T[0], cpu_T[0], cpu_T[1]);
4777 } else
4778 #endif
4779 if (ot == OT_LONG) {
4780 #ifdef TARGET_X86_64
4781 tcg_gen_ext32s_tl(cpu_T[0], cpu_T[0]);
4782 tcg_gen_ext32s_tl(cpu_T[1], cpu_T[1]);
4783 tcg_gen_mul_tl(cpu_T[0], cpu_T[0], cpu_T[1]);
4784 tcg_gen_mov_tl(cpu_cc_dst, cpu_T[0]);
4785 tcg_gen_ext32s_tl(cpu_tmp0, cpu_T[0]);
4786 tcg_gen_sub_tl(cpu_cc_src, cpu_T[0], cpu_tmp0);
4787 #else
4789 TCGv_i64 t0, t1;
4790 t0 = tcg_temp_new_i64();
4791 t1 = tcg_temp_new_i64();
4792 tcg_gen_ext_i32_i64(t0, cpu_T[0]);
4793 tcg_gen_ext_i32_i64(t1, cpu_T[1]);
4794 tcg_gen_mul_i64(t0, t0, t1);
4795 tcg_gen_trunc_i64_i32(cpu_T[0], t0);
4796 tcg_gen_mov_tl(cpu_cc_dst, cpu_T[0]);
4797 tcg_gen_sari_tl(cpu_tmp0, cpu_T[0], 31);
4798 tcg_gen_shri_i64(t0, t0, 32);
4799 tcg_gen_trunc_i64_i32(cpu_T[1], t0);
4800 tcg_gen_sub_tl(cpu_cc_src, cpu_T[1], cpu_tmp0);
4802 #endif
4803 } else {
4804 tcg_gen_ext16s_tl(cpu_T[0], cpu_T[0]);
4805 tcg_gen_ext16s_tl(cpu_T[1], cpu_T[1]);
4806 /* XXX: use 32 bit mul which could be faster */
4807 tcg_gen_mul_tl(cpu_T[0], cpu_T[0], cpu_T[1]);
4808 tcg_gen_mov_tl(cpu_cc_dst, cpu_T[0]);
4809 tcg_gen_ext16s_tl(cpu_tmp0, cpu_T[0]);
4810 tcg_gen_sub_tl(cpu_cc_src, cpu_T[0], cpu_tmp0);
4812 gen_op_mov_reg_T0(ot, reg);
4813 s->cc_op = CC_OP_MULB + ot;
4814 break;
4815 case 0x1c0:
4816 case 0x1c1: /* xadd Ev, Gv */
4817 if ((b & 1) == 0)
4818 ot = OT_BYTE;
4819 else
4820 ot = dflag + OT_WORD;
4821 modrm = ldub_code(s->pc++);
4822 reg = ((modrm >> 3) & 7) | rex_r;
4823 mod = (modrm >> 6) & 3;
4824 if (mod == 3) {
4825 rm = (modrm & 7) | REX_B(s);
4826 gen_op_mov_TN_reg(ot, 0, reg);
4827 gen_op_mov_TN_reg(ot, 1, rm);
4828 gen_op_addl_T0_T1();
4829 gen_op_mov_reg_T1(ot, reg);
4830 gen_op_mov_reg_T0(ot, rm);
4831 } else {
4832 gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
4833 gen_op_mov_TN_reg(ot, 0, reg);
4834 gen_op_ld_T1_A0(ot + s->mem_index);
4835 gen_op_addl_T0_T1();
4836 gen_op_st_T0_A0(ot + s->mem_index);
4837 gen_op_mov_reg_T1(ot, reg);
4839 gen_op_update2_cc();
4840 s->cc_op = CC_OP_ADDB + ot;
4841 break;
4842 case 0x1b0:
4843 case 0x1b1: /* cmpxchg Ev, Gv */
4845 int label1, label2;
4846 TCGv t0, t1, t2, a0;
4848 if ((b & 1) == 0)
4849 ot = OT_BYTE;
4850 else
4851 ot = dflag + OT_WORD;
4852 modrm = ldub_code(s->pc++);
4853 reg = ((modrm >> 3) & 7) | rex_r;
4854 mod = (modrm >> 6) & 3;
4855 t0 = tcg_temp_local_new();
4856 t1 = tcg_temp_local_new();
4857 t2 = tcg_temp_local_new();
4858 a0 = tcg_temp_local_new();
4859 gen_op_mov_v_reg(ot, t1, reg);
4860 if (mod == 3) {
4861 rm = (modrm & 7) | REX_B(s);
4862 gen_op_mov_v_reg(ot, t0, rm);
4863 } else {
4864 gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
4865 tcg_gen_mov_tl(a0, cpu_A0);
4866 gen_op_ld_v(ot + s->mem_index, t0, a0);
4867 rm = 0; /* avoid warning */
4869 label1 = gen_new_label();
4870 tcg_gen_sub_tl(t2, cpu_regs[R_EAX], t0);
4871 gen_extu(ot, t2);
4872 tcg_gen_brcondi_tl(TCG_COND_EQ, t2, 0, label1);
4873 if (mod == 3) {
4874 label2 = gen_new_label();
4875 gen_op_mov_reg_v(ot, R_EAX, t0);
4876 tcg_gen_br(label2);
4877 gen_set_label(label1);
4878 gen_op_mov_reg_v(ot, rm, t1);
4879 gen_set_label(label2);
4880 } else {
4881 tcg_gen_mov_tl(t1, t0);
4882 gen_op_mov_reg_v(ot, R_EAX, t0);
4883 gen_set_label(label1);
4884 /* always store */
4885 gen_op_st_v(ot + s->mem_index, t1, a0);
4887 tcg_gen_mov_tl(cpu_cc_src, t0);
4888 tcg_gen_mov_tl(cpu_cc_dst, t2);
4889 s->cc_op = CC_OP_SUBB + ot;
4890 tcg_temp_free(t0);
4891 tcg_temp_free(t1);
4892 tcg_temp_free(t2);
4893 tcg_temp_free(a0);
4895 break;
4896 case 0x1c7: /* cmpxchg8b */
4897 modrm = ldub_code(s->pc++);
4898 mod = (modrm >> 6) & 3;
4899 if ((mod == 3) || ((modrm & 0x38) != 0x8))
4900 goto illegal_op;
4901 #ifdef TARGET_X86_64
4902 if (dflag == 2) {
4903 if (!(s->cpuid_ext_features & CPUID_EXT_CX16))
4904 goto illegal_op;
4905 gen_jmp_im(pc_start - s->cs_base);
4906 if (s->cc_op != CC_OP_DYNAMIC)
4907 gen_op_set_cc_op(s->cc_op);
4908 gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
4909 gen_helper_cmpxchg16b(cpu_A0);
4910 } else
4911 #endif
4913 if (!(s->cpuid_features & CPUID_CX8))
4914 goto illegal_op;
4915 gen_jmp_im(pc_start - s->cs_base);
4916 if (s->cc_op != CC_OP_DYNAMIC)
4917 gen_op_set_cc_op(s->cc_op);
4918 gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
4919 gen_helper_cmpxchg8b(cpu_A0);
4921 s->cc_op = CC_OP_EFLAGS;
4922 break;
4924 /**************************/
4925 /* push/pop */
4926 case 0x50 ... 0x57: /* push */
4927 gen_op_mov_TN_reg(OT_LONG, 0, (b & 7) | REX_B(s));
4928 gen_push_T0(s);
4929 break;
4930 case 0x58 ... 0x5f: /* pop */
4931 if (CODE64(s)) {
4932 ot = dflag ? OT_QUAD : OT_WORD;
4933 } else {
4934 ot = dflag + OT_WORD;
4936 gen_pop_T0(s);
4937 /* NOTE: order is important for pop %sp */
4938 gen_pop_update(s);
4939 gen_op_mov_reg_T0(ot, (b & 7) | REX_B(s));
4940 break;
4941 case 0x60: /* pusha */
4942 if (CODE64(s))
4943 goto illegal_op;
4944 gen_pusha(s);
4945 break;
4946 case 0x61: /* popa */
4947 if (CODE64(s))
4948 goto illegal_op;
4949 gen_popa(s);
4950 break;
4951 case 0x68: /* push Iv */
4952 case 0x6a:
4953 if (CODE64(s)) {
4954 ot = dflag ? OT_QUAD : OT_WORD;
4955 } else {
4956 ot = dflag + OT_WORD;
4958 if (b == 0x68)
4959 val = insn_get(s, ot);
4960 else
4961 val = (int8_t)insn_get(s, OT_BYTE);
4962 gen_op_movl_T0_im(val);
4963 gen_push_T0(s);
4964 break;
4965 case 0x8f: /* pop Ev */
4966 if (CODE64(s)) {
4967 ot = dflag ? OT_QUAD : OT_WORD;
4968 } else {
4969 ot = dflag + OT_WORD;
4971 modrm = ldub_code(s->pc++);
4972 mod = (modrm >> 6) & 3;
4973 gen_pop_T0(s);
4974 if (mod == 3) {
4975 /* NOTE: order is important for pop %sp */
4976 gen_pop_update(s);
4977 rm = (modrm & 7) | REX_B(s);
4978 gen_op_mov_reg_T0(ot, rm);
4979 } else {
4980 /* NOTE: order is important too for MMU exceptions */
4981 s->popl_esp_hack = 1 << ot;
4982 gen_ldst_modrm(s, modrm, ot, OR_TMP0, 1);
4983 s->popl_esp_hack = 0;
4984 gen_pop_update(s);
4986 break;
4987 case 0xc8: /* enter */
4989 int level;
4990 val = lduw_code(s->pc);
4991 s->pc += 2;
4992 level = ldub_code(s->pc++);
4993 gen_enter(s, val, level);
4995 break;
4996 case 0xc9: /* leave */
4997 /* XXX: exception not precise (ESP is updated before potential exception) */
4998 if (CODE64(s)) {
4999 gen_op_mov_TN_reg(OT_QUAD, 0, R_EBP);
5000 gen_op_mov_reg_T0(OT_QUAD, R_ESP);
5001 } else if (s->ss32) {
5002 gen_op_mov_TN_reg(OT_LONG, 0, R_EBP);
5003 gen_op_mov_reg_T0(OT_LONG, R_ESP);
5004 } else {
5005 gen_op_mov_TN_reg(OT_WORD, 0, R_EBP);
5006 gen_op_mov_reg_T0(OT_WORD, R_ESP);
5008 gen_pop_T0(s);
5009 if (CODE64(s)) {
5010 ot = dflag ? OT_QUAD : OT_WORD;
5011 } else {
5012 ot = dflag + OT_WORD;
5014 gen_op_mov_reg_T0(ot, R_EBP);
5015 gen_pop_update(s);
5016 break;
5017 case 0x06: /* push es */
5018 case 0x0e: /* push cs */
5019 case 0x16: /* push ss */
5020 case 0x1e: /* push ds */
5021 if (CODE64(s))
5022 goto illegal_op;
5023 gen_op_movl_T0_seg(b >> 3);
5024 gen_push_T0(s);
5025 break;
5026 case 0x1a0: /* push fs */
5027 case 0x1a8: /* push gs */
5028 gen_op_movl_T0_seg((b >> 3) & 7);
5029 gen_push_T0(s);
5030 break;
5031 case 0x07: /* pop es */
5032 case 0x17: /* pop ss */
5033 case 0x1f: /* pop ds */
5034 if (CODE64(s))
5035 goto illegal_op;
5036 reg = b >> 3;
5037 gen_pop_T0(s);
5038 gen_movl_seg_T0(s, reg, pc_start - s->cs_base);
5039 gen_pop_update(s);
5040 if (reg == R_SS) {
5041 /* if reg == SS, inhibit interrupts/trace. */
5042 /* If several instructions disable interrupts, only the
5043 _first_ does it */
5044 if (!(s->tb->flags & HF_INHIBIT_IRQ_MASK))
5045 gen_helper_set_inhibit_irq();
5046 s->tf = 0;
5048 if (s->is_jmp) {
5049 gen_jmp_im(s->pc - s->cs_base);
5050 gen_eob(s);
5052 break;
5053 case 0x1a1: /* pop fs */
5054 case 0x1a9: /* pop gs */
5055 gen_pop_T0(s);
5056 gen_movl_seg_T0(s, (b >> 3) & 7, pc_start - s->cs_base);
5057 gen_pop_update(s);
5058 if (s->is_jmp) {
5059 gen_jmp_im(s->pc - s->cs_base);
5060 gen_eob(s);
5062 break;
5064 /**************************/
5065 /* mov */
5066 case 0x88:
5067 case 0x89: /* mov Gv, Ev */
5068 if ((b & 1) == 0)
5069 ot = OT_BYTE;
5070 else
5071 ot = dflag + OT_WORD;
5072 modrm = ldub_code(s->pc++);
5073 reg = ((modrm >> 3) & 7) | rex_r;
5075 /* generate a generic store */
5076 gen_ldst_modrm(s, modrm, ot, reg, 1);
5077 break;
5078 case 0xc6:
5079 case 0xc7: /* mov Ev, Iv */
5080 if ((b & 1) == 0)
5081 ot = OT_BYTE;
5082 else
5083 ot = dflag + OT_WORD;
5084 modrm = ldub_code(s->pc++);
5085 mod = (modrm >> 6) & 3;
5086 if (mod != 3) {
5087 s->rip_offset = insn_const_size(ot);
5088 gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
5090 val = insn_get(s, ot);
5091 gen_op_movl_T0_im(val);
5092 if (mod != 3)
5093 gen_op_st_T0_A0(ot + s->mem_index);
5094 else
5095 gen_op_mov_reg_T0(ot, (modrm & 7) | REX_B(s));
5096 break;
5097 case 0x8a:
5098 case 0x8b: /* mov Ev, Gv */
5099 if ((b & 1) == 0)
5100 ot = OT_BYTE;
5101 else
5102 ot = OT_WORD + dflag;
5103 modrm = ldub_code(s->pc++);
5104 reg = ((modrm >> 3) & 7) | rex_r;
5106 gen_ldst_modrm(s, modrm, ot, OR_TMP0, 0);
5107 gen_op_mov_reg_T0(ot, reg);
5108 break;
5109 case 0x8e: /* mov seg, Gv */
5110 modrm = ldub_code(s->pc++);
5111 reg = (modrm >> 3) & 7;
5112 if (reg >= 6 || reg == R_CS)
5113 goto illegal_op;
5114 gen_ldst_modrm(s, modrm, OT_WORD, OR_TMP0, 0);
5115 gen_movl_seg_T0(s, reg, pc_start - s->cs_base);
5116 if (reg == R_SS) {
5117 /* if reg == SS, inhibit interrupts/trace */
5118 /* If several instructions disable interrupts, only the
5119 _first_ does it */
5120 if (!(s->tb->flags & HF_INHIBIT_IRQ_MASK))
5121 gen_helper_set_inhibit_irq();
5122 s->tf = 0;
5124 if (s->is_jmp) {
5125 gen_jmp_im(s->pc - s->cs_base);
5126 gen_eob(s);
5128 break;
5129 case 0x8c: /* mov Gv, seg */
5130 modrm = ldub_code(s->pc++);
5131 reg = (modrm >> 3) & 7;
5132 mod = (modrm >> 6) & 3;
5133 if (reg >= 6)
5134 goto illegal_op;
5135 gen_op_movl_T0_seg(reg);
5136 if (mod == 3)
5137 ot = OT_WORD + dflag;
5138 else
5139 ot = OT_WORD;
5140 gen_ldst_modrm(s, modrm, ot, OR_TMP0, 1);
5141 break;
5143 case 0x1b6: /* movzbS Gv, Eb */
5144 case 0x1b7: /* movzwS Gv, Eb */
5145 case 0x1be: /* movsbS Gv, Eb */
5146 case 0x1bf: /* movswS Gv, Eb */
5148 int d_ot;
5149 /* d_ot is the size of destination */
5150 d_ot = dflag + OT_WORD;
5151 /* ot is the size of source */
5152 ot = (b & 1) + OT_BYTE;
5153 modrm = ldub_code(s->pc++);
5154 reg = ((modrm >> 3) & 7) | rex_r;
5155 mod = (modrm >> 6) & 3;
5156 rm = (modrm & 7) | REX_B(s);
5158 if (mod == 3) {
5159 gen_op_mov_TN_reg(ot, 0, rm);
5160 switch(ot | (b & 8)) {
5161 case OT_BYTE:
5162 tcg_gen_ext8u_tl(cpu_T[0], cpu_T[0]);
5163 break;
5164 case OT_BYTE | 8:
5165 tcg_gen_ext8s_tl(cpu_T[0], cpu_T[0]);
5166 break;
5167 case OT_WORD:
5168 tcg_gen_ext16u_tl(cpu_T[0], cpu_T[0]);
5169 break;
5170 default:
5171 case OT_WORD | 8:
5172 tcg_gen_ext16s_tl(cpu_T[0], cpu_T[0]);
5173 break;
5175 gen_op_mov_reg_T0(d_ot, reg);
5176 } else {
5177 gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
5178 if (b & 8) {
5179 gen_op_lds_T0_A0(ot + s->mem_index);
5180 } else {
5181 gen_op_ldu_T0_A0(ot + s->mem_index);
5183 gen_op_mov_reg_T0(d_ot, reg);
5186 break;
5188 case 0x8d: /* lea */
5189 ot = dflag + OT_WORD;
5190 modrm = ldub_code(s->pc++);
5191 mod = (modrm >> 6) & 3;
5192 if (mod == 3)
5193 goto illegal_op;
5194 reg = ((modrm >> 3) & 7) | rex_r;
5195 /* we must ensure that no segment is added */
5196 s->override = -1;
5197 val = s->addseg;
5198 s->addseg = 0;
5199 gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
5200 s->addseg = val;
5201 gen_op_mov_reg_A0(ot - OT_WORD, reg);
5202 break;
5204 case 0xa0: /* mov EAX, Ov */
5205 case 0xa1:
5206 case 0xa2: /* mov Ov, EAX */
5207 case 0xa3:
5209 target_ulong offset_addr;
5211 if ((b & 1) == 0)
5212 ot = OT_BYTE;
5213 else
5214 ot = dflag + OT_WORD;
5215 #ifdef TARGET_X86_64
5216 if (s->aflag == 2) {
5217 offset_addr = ldq_code(s->pc);
5218 s->pc += 8;
5219 gen_op_movq_A0_im(offset_addr);
5220 } else
5221 #endif
5223 if (s->aflag) {
5224 offset_addr = insn_get(s, OT_LONG);
5225 } else {
5226 offset_addr = insn_get(s, OT_WORD);
5228 gen_op_movl_A0_im(offset_addr);
5230 gen_add_A0_ds_seg(s);
5231 if ((b & 2) == 0) {
5232 gen_op_ld_T0_A0(ot + s->mem_index);
5233 gen_op_mov_reg_T0(ot, R_EAX);
5234 } else {
5235 gen_op_mov_TN_reg(ot, 0, R_EAX);
5236 gen_op_st_T0_A0(ot + s->mem_index);
5239 break;
5240 case 0xd7: /* xlat */
5241 #ifdef TARGET_X86_64
5242 if (s->aflag == 2) {
5243 gen_op_movq_A0_reg(R_EBX);
5244 gen_op_mov_TN_reg(OT_QUAD, 0, R_EAX);
5245 tcg_gen_andi_tl(cpu_T[0], cpu_T[0], 0xff);
5246 tcg_gen_add_tl(cpu_A0, cpu_A0, cpu_T[0]);
5247 } else
5248 #endif
5250 gen_op_movl_A0_reg(R_EBX);
5251 gen_op_mov_TN_reg(OT_LONG, 0, R_EAX);
5252 tcg_gen_andi_tl(cpu_T[0], cpu_T[0], 0xff);
5253 tcg_gen_add_tl(cpu_A0, cpu_A0, cpu_T[0]);
5254 if (s->aflag == 0)
5255 gen_op_andl_A0_ffff();
5256 else
5257 tcg_gen_andi_tl(cpu_A0, cpu_A0, 0xffffffff);
5259 gen_add_A0_ds_seg(s);
5260 gen_op_ldu_T0_A0(OT_BYTE + s->mem_index);
5261 gen_op_mov_reg_T0(OT_BYTE, R_EAX);
5262 break;
5263 case 0xb0 ... 0xb7: /* mov R, Ib */
5264 val = insn_get(s, OT_BYTE);
5265 gen_op_movl_T0_im(val);
5266 gen_op_mov_reg_T0(OT_BYTE, (b & 7) | REX_B(s));
5267 break;
5268 case 0xb8 ... 0xbf: /* mov R, Iv */
5269 #ifdef TARGET_X86_64
5270 if (dflag == 2) {
5271 uint64_t tmp;
5272 /* 64 bit case */
5273 tmp = ldq_code(s->pc);
5274 s->pc += 8;
5275 reg = (b & 7) | REX_B(s);
5276 gen_movtl_T0_im(tmp);
5277 gen_op_mov_reg_T0(OT_QUAD, reg);
5278 } else
5279 #endif
5281 ot = dflag ? OT_LONG : OT_WORD;
5282 val = insn_get(s, ot);
5283 reg = (b & 7) | REX_B(s);
5284 gen_op_movl_T0_im(val);
5285 gen_op_mov_reg_T0(ot, reg);
5287 break;
5289 case 0x91 ... 0x97: /* xchg R, EAX */
5290 ot = dflag + OT_WORD;
5291 reg = (b & 7) | REX_B(s);
5292 rm = R_EAX;
5293 goto do_xchg_reg;
5294 case 0x86:
5295 case 0x87: /* xchg Ev, Gv */
5296 if ((b & 1) == 0)
5297 ot = OT_BYTE;
5298 else
5299 ot = dflag + OT_WORD;
5300 modrm = ldub_code(s->pc++);
5301 reg = ((modrm >> 3) & 7) | rex_r;
5302 mod = (modrm >> 6) & 3;
5303 if (mod == 3) {
5304 rm = (modrm & 7) | REX_B(s);
5305 do_xchg_reg:
5306 gen_op_mov_TN_reg(ot, 0, reg);
5307 gen_op_mov_TN_reg(ot, 1, rm);
5308 gen_op_mov_reg_T0(ot, rm);
5309 gen_op_mov_reg_T1(ot, reg);
5310 } else {
5311 gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
5312 gen_op_mov_TN_reg(ot, 0, reg);
5313 /* for xchg, lock is implicit */
5314 if (!(prefixes & PREFIX_LOCK))
5315 gen_helper_lock();
5316 gen_op_ld_T1_A0(ot + s->mem_index);
5317 gen_op_st_T0_A0(ot + s->mem_index);
5318 if (!(prefixes & PREFIX_LOCK))
5319 gen_helper_unlock();
5320 gen_op_mov_reg_T1(ot, reg);
5322 break;
5323 case 0xc4: /* les Gv */
5324 if (CODE64(s))
5325 goto illegal_op;
5326 op = R_ES;
5327 goto do_lxx;
5328 case 0xc5: /* lds Gv */
5329 if (CODE64(s))
5330 goto illegal_op;
5331 op = R_DS;
5332 goto do_lxx;
5333 case 0x1b2: /* lss Gv */
5334 op = R_SS;
5335 goto do_lxx;
5336 case 0x1b4: /* lfs Gv */
5337 op = R_FS;
5338 goto do_lxx;
5339 case 0x1b5: /* lgs Gv */
5340 op = R_GS;
5341 do_lxx:
5342 ot = dflag ? OT_LONG : OT_WORD;
5343 modrm = ldub_code(s->pc++);
5344 reg = ((modrm >> 3) & 7) | rex_r;
5345 mod = (modrm >> 6) & 3;
5346 if (mod == 3)
5347 goto illegal_op;
5348 gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
5349 gen_op_ld_T1_A0(ot + s->mem_index);
5350 gen_add_A0_im(s, 1 << (ot - OT_WORD + 1));
5351 /* load the segment first to handle exceptions properly */
5352 gen_op_ldu_T0_A0(OT_WORD + s->mem_index);
5353 gen_movl_seg_T0(s, op, pc_start - s->cs_base);
5354 /* then put the data */
5355 gen_op_mov_reg_T1(ot, reg);
5356 if (s->is_jmp) {
5357 gen_jmp_im(s->pc - s->cs_base);
5358 gen_eob(s);
5360 break;
5362 /************************/
5363 /* shifts */
5364 case 0xc0:
5365 case 0xc1:
5366 /* shift Ev,Ib */
5367 shift = 2;
5368 grp2:
5370 if ((b & 1) == 0)
5371 ot = OT_BYTE;
5372 else
5373 ot = dflag + OT_WORD;
5375 modrm = ldub_code(s->pc++);
5376 mod = (modrm >> 6) & 3;
5377 op = (modrm >> 3) & 7;
5379 if (mod != 3) {
5380 if (shift == 2) {
5381 s->rip_offset = 1;
5383 gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
5384 opreg = OR_TMP0;
5385 } else {
5386 opreg = (modrm & 7) | REX_B(s);
5389 /* simpler op */
5390 if (shift == 0) {
5391 gen_shift(s, op, ot, opreg, OR_ECX);
5392 } else {
5393 if (shift == 2) {
5394 shift = ldub_code(s->pc++);
5396 gen_shifti(s, op, ot, opreg, shift);
5399 break;
5400 case 0xd0:
5401 case 0xd1:
5402 /* shift Ev,1 */
5403 shift = 1;
5404 goto grp2;
5405 case 0xd2:
5406 case 0xd3:
5407 /* shift Ev,cl */
5408 shift = 0;
5409 goto grp2;
5411 case 0x1a4: /* shld imm */
5412 op = 0;
5413 shift = 1;
5414 goto do_shiftd;
5415 case 0x1a5: /* shld cl */
5416 op = 0;
5417 shift = 0;
5418 goto do_shiftd;
5419 case 0x1ac: /* shrd imm */
5420 op = 1;
5421 shift = 1;
5422 goto do_shiftd;
5423 case 0x1ad: /* shrd cl */
5424 op = 1;
5425 shift = 0;
5426 do_shiftd:
5427 ot = dflag + OT_WORD;
5428 modrm = ldub_code(s->pc++);
5429 mod = (modrm >> 6) & 3;
5430 rm = (modrm & 7) | REX_B(s);
5431 reg = ((modrm >> 3) & 7) | rex_r;
5432 if (mod != 3) {
5433 gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
5434 opreg = OR_TMP0;
5435 } else {
5436 opreg = rm;
5438 gen_op_mov_TN_reg(ot, 1, reg);
5440 if (shift) {
5441 val = ldub_code(s->pc++);
5442 tcg_gen_movi_tl(cpu_T3, val);
5443 } else {
5444 tcg_gen_mov_tl(cpu_T3, cpu_regs[R_ECX]);
5446 gen_shiftd_rm_T1_T3(s, ot, opreg, op);
5447 break;
5449 /************************/
5450 /* floats */
5451 case 0xd8 ... 0xdf:
5452 if (s->flags & (HF_EM_MASK | HF_TS_MASK)) {
5453 /* if CR0.EM or CR0.TS are set, generate an FPU exception */
5454 /* XXX: what to do if illegal op ? */
5455 gen_exception(s, EXCP07_PREX, pc_start - s->cs_base);
5456 break;
5458 modrm = ldub_code(s->pc++);
5459 mod = (modrm >> 6) & 3;
5460 rm = modrm & 7;
5461 op = ((b & 7) << 3) | ((modrm >> 3) & 7);
5462 if (mod != 3) {
5463 /* memory op */
5464 gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
5465 switch(op) {
5466 case 0x00 ... 0x07: /* fxxxs */
5467 case 0x10 ... 0x17: /* fixxxl */
5468 case 0x20 ... 0x27: /* fxxxl */
5469 case 0x30 ... 0x37: /* fixxx */
5471 int op1;
5472 op1 = op & 7;
5474 switch(op >> 4) {
5475 case 0:
5476 gen_op_ld_T0_A0(OT_LONG + s->mem_index);
5477 tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]);
5478 gen_helper_flds_FT0(cpu_tmp2_i32);
5479 break;
5480 case 1:
5481 gen_op_ld_T0_A0(OT_LONG + s->mem_index);
5482 tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]);
5483 gen_helper_fildl_FT0(cpu_tmp2_i32);
5484 break;
5485 case 2:
5486 tcg_gen_qemu_ld64(cpu_tmp1_i64, cpu_A0,
5487 (s->mem_index >> 2) - 1);
5488 gen_helper_fldl_FT0(cpu_tmp1_i64);
5489 break;
5490 case 3:
5491 default:
5492 gen_op_lds_T0_A0(OT_WORD + s->mem_index);
5493 tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]);
5494 gen_helper_fildl_FT0(cpu_tmp2_i32);
5495 break;
5498 gen_helper_fp_arith_ST0_FT0(op1);
5499 if (op1 == 3) {
5500 /* fcomp needs pop */
5501 gen_helper_fpop();
5504 break;
5505 case 0x08: /* flds */
5506 case 0x0a: /* fsts */
5507 case 0x0b: /* fstps */
5508 case 0x18 ... 0x1b: /* fildl, fisttpl, fistl, fistpl */
5509 case 0x28 ... 0x2b: /* fldl, fisttpll, fstl, fstpl */
5510 case 0x38 ... 0x3b: /* filds, fisttps, fists, fistps */
5511 switch(op & 7) {
5512 case 0:
5513 switch(op >> 4) {
5514 case 0:
5515 gen_op_ld_T0_A0(OT_LONG + s->mem_index);
5516 tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]);
5517 gen_helper_flds_ST0(cpu_tmp2_i32);
5518 break;
5519 case 1:
5520 gen_op_ld_T0_A0(OT_LONG + s->mem_index);
5521 tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]);
5522 gen_helper_fildl_ST0(cpu_tmp2_i32);
5523 break;
5524 case 2:
5525 tcg_gen_qemu_ld64(cpu_tmp1_i64, cpu_A0,
5526 (s->mem_index >> 2) - 1);
5527 gen_helper_fldl_ST0(cpu_tmp1_i64);
5528 break;
5529 case 3:
5530 default:
5531 gen_op_lds_T0_A0(OT_WORD + s->mem_index);
5532 tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]);
5533 gen_helper_fildl_ST0(cpu_tmp2_i32);
5534 break;
5536 break;
5537 case 1:
5538 /* XXX: the corresponding CPUID bit must be tested ! */
5539 switch(op >> 4) {
5540 case 1:
5541 gen_helper_fisttl_ST0(cpu_tmp2_i32);
5542 tcg_gen_extu_i32_tl(cpu_T[0], cpu_tmp2_i32);
5543 gen_op_st_T0_A0(OT_LONG + s->mem_index);
5544 break;
5545 case 2:
5546 gen_helper_fisttll_ST0(cpu_tmp1_i64);
5547 tcg_gen_qemu_st64(cpu_tmp1_i64, cpu_A0,
5548 (s->mem_index >> 2) - 1);
5549 break;
5550 case 3:
5551 default:
5552 gen_helper_fistt_ST0(cpu_tmp2_i32);
5553 tcg_gen_extu_i32_tl(cpu_T[0], cpu_tmp2_i32);
5554 gen_op_st_T0_A0(OT_WORD + s->mem_index);
5555 break;
5557 gen_helper_fpop();
5558 break;
5559 default:
5560 switch(op >> 4) {
5561 case 0:
5562 gen_helper_fsts_ST0(cpu_tmp2_i32);
5563 tcg_gen_extu_i32_tl(cpu_T[0], cpu_tmp2_i32);
5564 gen_op_st_T0_A0(OT_LONG + s->mem_index);
5565 break;
5566 case 1:
5567 gen_helper_fistl_ST0(cpu_tmp2_i32);
5568 tcg_gen_extu_i32_tl(cpu_T[0], cpu_tmp2_i32);
5569 gen_op_st_T0_A0(OT_LONG + s->mem_index);
5570 break;
5571 case 2:
5572 gen_helper_fstl_ST0(cpu_tmp1_i64);
5573 tcg_gen_qemu_st64(cpu_tmp1_i64, cpu_A0,
5574 (s->mem_index >> 2) - 1);
5575 break;
5576 case 3:
5577 default:
5578 gen_helper_fist_ST0(cpu_tmp2_i32);
5579 tcg_gen_extu_i32_tl(cpu_T[0], cpu_tmp2_i32);
5580 gen_op_st_T0_A0(OT_WORD + s->mem_index);
5581 break;
5583 if ((op & 7) == 3)
5584 gen_helper_fpop();
5585 break;
5587 break;
5588 case 0x0c: /* fldenv mem */
5589 if (s->cc_op != CC_OP_DYNAMIC)
5590 gen_op_set_cc_op(s->cc_op);
5591 gen_jmp_im(pc_start - s->cs_base);
5592 gen_helper_fldenv(
5593 cpu_A0, tcg_const_i32(s->dflag));
5594 break;
5595 case 0x0d: /* fldcw mem */
5596 gen_op_ld_T0_A0(OT_WORD + s->mem_index);
5597 tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]);
5598 gen_helper_fldcw(cpu_tmp2_i32);
5599 break;
5600 case 0x0e: /* fnstenv mem */
5601 if (s->cc_op != CC_OP_DYNAMIC)
5602 gen_op_set_cc_op(s->cc_op);
5603 gen_jmp_im(pc_start - s->cs_base);
5604 gen_helper_fstenv(cpu_A0, tcg_const_i32(s->dflag));
5605 break;
5606 case 0x0f: /* fnstcw mem */
5607 gen_helper_fnstcw(cpu_tmp2_i32);
5608 tcg_gen_extu_i32_tl(cpu_T[0], cpu_tmp2_i32);
5609 gen_op_st_T0_A0(OT_WORD + s->mem_index);
5610 break;
5611 case 0x1d: /* fldt mem */
5612 if (s->cc_op != CC_OP_DYNAMIC)
5613 gen_op_set_cc_op(s->cc_op);
5614 gen_jmp_im(pc_start - s->cs_base);
5615 gen_helper_fldt_ST0(cpu_A0);
5616 break;
5617 case 0x1f: /* fstpt mem */
5618 if (s->cc_op != CC_OP_DYNAMIC)
5619 gen_op_set_cc_op(s->cc_op);
5620 gen_jmp_im(pc_start - s->cs_base);
5621 gen_helper_fstt_ST0(cpu_A0);
5622 gen_helper_fpop();
5623 break;
5624 case 0x2c: /* frstor mem */
5625 if (s->cc_op != CC_OP_DYNAMIC)
5626 gen_op_set_cc_op(s->cc_op);
5627 gen_jmp_im(pc_start - s->cs_base);
5628 gen_helper_frstor(cpu_A0, tcg_const_i32(s->dflag));
5629 break;
5630 case 0x2e: /* fnsave mem */
5631 if (s->cc_op != CC_OP_DYNAMIC)
5632 gen_op_set_cc_op(s->cc_op);
5633 gen_jmp_im(pc_start - s->cs_base);
5634 gen_helper_fsave(cpu_A0, tcg_const_i32(s->dflag));
5635 break;
5636 case 0x2f: /* fnstsw mem */
5637 gen_helper_fnstsw(cpu_tmp2_i32);
5638 tcg_gen_extu_i32_tl(cpu_T[0], cpu_tmp2_i32);
5639 gen_op_st_T0_A0(OT_WORD + s->mem_index);
5640 break;
5641 case 0x3c: /* fbld */
5642 if (s->cc_op != CC_OP_DYNAMIC)
5643 gen_op_set_cc_op(s->cc_op);
5644 gen_jmp_im(pc_start - s->cs_base);
5645 gen_helper_fbld_ST0(cpu_A0);
5646 break;
5647 case 0x3e: /* fbstp */
5648 if (s->cc_op != CC_OP_DYNAMIC)
5649 gen_op_set_cc_op(s->cc_op);
5650 gen_jmp_im(pc_start - s->cs_base);
5651 gen_helper_fbst_ST0(cpu_A0);
5652 gen_helper_fpop();
5653 break;
5654 case 0x3d: /* fildll */
5655 tcg_gen_qemu_ld64(cpu_tmp1_i64, cpu_A0,
5656 (s->mem_index >> 2) - 1);
5657 gen_helper_fildll_ST0(cpu_tmp1_i64);
5658 break;
5659 case 0x3f: /* fistpll */
5660 gen_helper_fistll_ST0(cpu_tmp1_i64);
5661 tcg_gen_qemu_st64(cpu_tmp1_i64, cpu_A0,
5662 (s->mem_index >> 2) - 1);
5663 gen_helper_fpop();
5664 break;
5665 default:
5666 goto illegal_op;
5668 } else {
5669 /* register float ops */
5670 opreg = rm;
5672 switch(op) {
5673 case 0x08: /* fld sti */
5674 gen_helper_fpush();
5675 gen_helper_fmov_ST0_STN(tcg_const_i32((opreg + 1) & 7));
5676 break;
5677 case 0x09: /* fxchg sti */
5678 case 0x29: /* fxchg4 sti, undocumented op */
5679 case 0x39: /* fxchg7 sti, undocumented op */
5680 gen_helper_fxchg_ST0_STN(tcg_const_i32(opreg));
5681 break;
5682 case 0x0a: /* grp d9/2 */
5683 switch(rm) {
5684 case 0: /* fnop */
5685 /* check exceptions (FreeBSD FPU probe) */
5686 if (s->cc_op != CC_OP_DYNAMIC)
5687 gen_op_set_cc_op(s->cc_op);
5688 gen_jmp_im(pc_start - s->cs_base);
5689 gen_helper_fwait();
5690 break;
5691 default:
5692 goto illegal_op;
5694 break;
5695 case 0x0c: /* grp d9/4 */
5696 switch(rm) {
5697 case 0: /* fchs */
5698 gen_helper_fchs_ST0();
5699 break;
5700 case 1: /* fabs */
5701 gen_helper_fabs_ST0();
5702 break;
5703 case 4: /* ftst */
5704 gen_helper_fldz_FT0();
5705 gen_helper_fcom_ST0_FT0();
5706 break;
5707 case 5: /* fxam */
5708 gen_helper_fxam_ST0();
5709 break;
5710 default:
5711 goto illegal_op;
5713 break;
5714 case 0x0d: /* grp d9/5 */
5716 switch(rm) {
5717 case 0:
5718 gen_helper_fpush();
5719 gen_helper_fld1_ST0();
5720 break;
5721 case 1:
5722 gen_helper_fpush();
5723 gen_helper_fldl2t_ST0();
5724 break;
5725 case 2:
5726 gen_helper_fpush();
5727 gen_helper_fldl2e_ST0();
5728 break;
5729 case 3:
5730 gen_helper_fpush();
5731 gen_helper_fldpi_ST0();
5732 break;
5733 case 4:
5734 gen_helper_fpush();
5735 gen_helper_fldlg2_ST0();
5736 break;
5737 case 5:
5738 gen_helper_fpush();
5739 gen_helper_fldln2_ST0();
5740 break;
5741 case 6:
5742 gen_helper_fpush();
5743 gen_helper_fldz_ST0();
5744 break;
5745 default:
5746 goto illegal_op;
5749 break;
5750 case 0x0e: /* grp d9/6 */
5751 switch(rm) {
5752 case 0: /* f2xm1 */
5753 gen_helper_f2xm1();
5754 break;
5755 case 1: /* fyl2x */
5756 gen_helper_fyl2x();
5757 break;
5758 case 2: /* fptan */
5759 gen_helper_fptan();
5760 break;
5761 case 3: /* fpatan */
5762 gen_helper_fpatan();
5763 break;
5764 case 4: /* fxtract */
5765 gen_helper_fxtract();
5766 break;
5767 case 5: /* fprem1 */
5768 gen_helper_fprem1();
5769 break;
5770 case 6: /* fdecstp */
5771 gen_helper_fdecstp();
5772 break;
5773 default:
5774 case 7: /* fincstp */
5775 gen_helper_fincstp();
5776 break;
5778 break;
5779 case 0x0f: /* grp d9/7 */
5780 switch(rm) {
5781 case 0: /* fprem */
5782 gen_helper_fprem();
5783 break;
5784 case 1: /* fyl2xp1 */
5785 gen_helper_fyl2xp1();
5786 break;
5787 case 2: /* fsqrt */
5788 gen_helper_fsqrt();
5789 break;
5790 case 3: /* fsincos */
5791 gen_helper_fsincos();
5792 break;
5793 case 5: /* fscale */
5794 gen_helper_fscale();
5795 break;
5796 case 4: /* frndint */
5797 gen_helper_frndint();
5798 break;
5799 case 6: /* fsin */
5800 gen_helper_fsin();
5801 break;
5802 default:
5803 case 7: /* fcos */
5804 gen_helper_fcos();
5805 break;
5807 break;
5808 case 0x00: case 0x01: case 0x04 ... 0x07: /* fxxx st, sti */
5809 case 0x20: case 0x21: case 0x24 ... 0x27: /* fxxx sti, st */
5810 case 0x30: case 0x31: case 0x34 ... 0x37: /* fxxxp sti, st */
5812 int op1;
5814 op1 = op & 7;
5815 if (op >= 0x20) {
5816 gen_helper_fp_arith_STN_ST0(op1, opreg);
5817 if (op >= 0x30)
5818 gen_helper_fpop();
5819 } else {
5820 gen_helper_fmov_FT0_STN(tcg_const_i32(opreg));
5821 gen_helper_fp_arith_ST0_FT0(op1);
5824 break;
5825 case 0x02: /* fcom */
5826 case 0x22: /* fcom2, undocumented op */
5827 gen_helper_fmov_FT0_STN(tcg_const_i32(opreg));
5828 gen_helper_fcom_ST0_FT0();
5829 break;
5830 case 0x03: /* fcomp */
5831 case 0x23: /* fcomp3, undocumented op */
5832 case 0x32: /* fcomp5, undocumented op */
5833 gen_helper_fmov_FT0_STN(tcg_const_i32(opreg));
5834 gen_helper_fcom_ST0_FT0();
5835 gen_helper_fpop();
5836 break;
5837 case 0x15: /* da/5 */
5838 switch(rm) {
5839 case 1: /* fucompp */
5840 gen_helper_fmov_FT0_STN(tcg_const_i32(1));
5841 gen_helper_fucom_ST0_FT0();
5842 gen_helper_fpop();
5843 gen_helper_fpop();
5844 break;
5845 default:
5846 goto illegal_op;
5848 break;
5849 case 0x1c:
5850 switch(rm) {
5851 case 0: /* feni (287 only, just do nop here) */
5852 break;
5853 case 1: /* fdisi (287 only, just do nop here) */
5854 break;
5855 case 2: /* fclex */
5856 gen_helper_fclex();
5857 break;
5858 case 3: /* fninit */
5859 gen_helper_fninit();
5860 break;
5861 case 4: /* fsetpm (287 only, just do nop here) */
5862 break;
5863 default:
5864 goto illegal_op;
5866 break;
5867 case 0x1d: /* fucomi */
5868 if (s->cc_op != CC_OP_DYNAMIC)
5869 gen_op_set_cc_op(s->cc_op);
5870 gen_helper_fmov_FT0_STN(tcg_const_i32(opreg));
5871 gen_helper_fucomi_ST0_FT0();
5872 s->cc_op = CC_OP_EFLAGS;
5873 break;
5874 case 0x1e: /* fcomi */
5875 if (s->cc_op != CC_OP_DYNAMIC)
5876 gen_op_set_cc_op(s->cc_op);
5877 gen_helper_fmov_FT0_STN(tcg_const_i32(opreg));
5878 gen_helper_fcomi_ST0_FT0();
5879 s->cc_op = CC_OP_EFLAGS;
5880 break;
5881 case 0x28: /* ffree sti */
5882 gen_helper_ffree_STN(tcg_const_i32(opreg));
5883 break;
5884 case 0x2a: /* fst sti */
5885 gen_helper_fmov_STN_ST0(tcg_const_i32(opreg));
5886 break;
5887 case 0x2b: /* fstp sti */
5888 case 0x0b: /* fstp1 sti, undocumented op */
5889 case 0x3a: /* fstp8 sti, undocumented op */
5890 case 0x3b: /* fstp9 sti, undocumented op */
5891 gen_helper_fmov_STN_ST0(tcg_const_i32(opreg));
5892 gen_helper_fpop();
5893 break;
5894 case 0x2c: /* fucom st(i) */
5895 gen_helper_fmov_FT0_STN(tcg_const_i32(opreg));
5896 gen_helper_fucom_ST0_FT0();
5897 break;
5898 case 0x2d: /* fucomp st(i) */
5899 gen_helper_fmov_FT0_STN(tcg_const_i32(opreg));
5900 gen_helper_fucom_ST0_FT0();
5901 gen_helper_fpop();
5902 break;
5903 case 0x33: /* de/3 */
5904 switch(rm) {
5905 case 1: /* fcompp */
5906 gen_helper_fmov_FT0_STN(tcg_const_i32(1));
5907 gen_helper_fcom_ST0_FT0();
5908 gen_helper_fpop();
5909 gen_helper_fpop();
5910 break;
5911 default:
5912 goto illegal_op;
5914 break;
5915 case 0x38: /* ffreep sti, undocumented op */
5916 gen_helper_ffree_STN(tcg_const_i32(opreg));
5917 gen_helper_fpop();
5918 break;
5919 case 0x3c: /* df/4 */
5920 switch(rm) {
5921 case 0:
5922 gen_helper_fnstsw(cpu_tmp2_i32);
5923 tcg_gen_extu_i32_tl(cpu_T[0], cpu_tmp2_i32);
5924 gen_op_mov_reg_T0(OT_WORD, R_EAX);
5925 break;
5926 default:
5927 goto illegal_op;
5929 break;
5930 case 0x3d: /* fucomip */
5931 if (s->cc_op != CC_OP_DYNAMIC)
5932 gen_op_set_cc_op(s->cc_op);
5933 gen_helper_fmov_FT0_STN(tcg_const_i32(opreg));
5934 gen_helper_fucomi_ST0_FT0();
5935 gen_helper_fpop();
5936 s->cc_op = CC_OP_EFLAGS;
5937 break;
5938 case 0x3e: /* fcomip */
5939 if (s->cc_op != CC_OP_DYNAMIC)
5940 gen_op_set_cc_op(s->cc_op);
5941 gen_helper_fmov_FT0_STN(tcg_const_i32(opreg));
5942 gen_helper_fcomi_ST0_FT0();
5943 gen_helper_fpop();
5944 s->cc_op = CC_OP_EFLAGS;
5945 break;
5946 case 0x10 ... 0x13: /* fcmovxx */
5947 case 0x18 ... 0x1b:
5949 int op1, l1;
5950 static const uint8_t fcmov_cc[8] = {
5951 (JCC_B << 1),
5952 (JCC_Z << 1),
5953 (JCC_BE << 1),
5954 (JCC_P << 1),
5956 op1 = fcmov_cc[op & 3] | (((op >> 3) & 1) ^ 1);
5957 l1 = gen_new_label();
5958 gen_jcc1(s, s->cc_op, op1, l1);
5959 gen_helper_fmov_ST0_STN(tcg_const_i32(opreg));
5960 gen_set_label(l1);
5962 break;
5963 default:
5964 goto illegal_op;
5967 break;
5968 /************************/
5969 /* string ops */
5971 case 0xa4: /* movsS */
5972 case 0xa5:
5973 if ((b & 1) == 0)
5974 ot = OT_BYTE;
5975 else
5976 ot = dflag + OT_WORD;
5978 if (prefixes & (PREFIX_REPZ | PREFIX_REPNZ)) {
5979 gen_repz_movs(s, ot, pc_start - s->cs_base, s->pc - s->cs_base);
5980 } else {
5981 gen_movs(s, ot);
5983 break;
5985 case 0xaa: /* stosS */
5986 case 0xab:
5987 if ((b & 1) == 0)
5988 ot = OT_BYTE;
5989 else
5990 ot = dflag + OT_WORD;
5992 if (prefixes & (PREFIX_REPZ | PREFIX_REPNZ)) {
5993 gen_repz_stos(s, ot, pc_start - s->cs_base, s->pc - s->cs_base);
5994 } else {
5995 gen_stos(s, ot);
5997 break;
5998 case 0xac: /* lodsS */
5999 case 0xad:
6000 if ((b & 1) == 0)
6001 ot = OT_BYTE;
6002 else
6003 ot = dflag + OT_WORD;
6004 if (prefixes & (PREFIX_REPZ | PREFIX_REPNZ)) {
6005 gen_repz_lods(s, ot, pc_start - s->cs_base, s->pc - s->cs_base);
6006 } else {
6007 gen_lods(s, ot);
6009 break;
6010 case 0xae: /* scasS */
6011 case 0xaf:
6012 if ((b & 1) == 0)
6013 ot = OT_BYTE;
6014 else
6015 ot = dflag + OT_WORD;
6016 if (prefixes & PREFIX_REPNZ) {
6017 gen_repz_scas(s, ot, pc_start - s->cs_base, s->pc - s->cs_base, 1);
6018 } else if (prefixes & PREFIX_REPZ) {
6019 gen_repz_scas(s, ot, pc_start - s->cs_base, s->pc - s->cs_base, 0);
6020 } else {
6021 gen_scas(s, ot);
6022 s->cc_op = CC_OP_SUBB + ot;
6024 break;
6026 case 0xa6: /* cmpsS */
6027 case 0xa7:
6028 if ((b & 1) == 0)
6029 ot = OT_BYTE;
6030 else
6031 ot = dflag + OT_WORD;
6032 if (prefixes & PREFIX_REPNZ) {
6033 gen_repz_cmps(s, ot, pc_start - s->cs_base, s->pc - s->cs_base, 1);
6034 } else if (prefixes & PREFIX_REPZ) {
6035 gen_repz_cmps(s, ot, pc_start - s->cs_base, s->pc - s->cs_base, 0);
6036 } else {
6037 gen_cmps(s, ot);
6038 s->cc_op = CC_OP_SUBB + ot;
6040 break;
6041 case 0x6c: /* insS */
6042 case 0x6d:
6043 if ((b & 1) == 0)
6044 ot = OT_BYTE;
6045 else
6046 ot = dflag ? OT_LONG : OT_WORD;
6047 gen_op_mov_TN_reg(OT_WORD, 0, R_EDX);
6048 gen_op_andl_T0_ffff();
6049 gen_check_io(s, ot, pc_start - s->cs_base,
6050 SVM_IOIO_TYPE_MASK | svm_is_rep(prefixes) | 4);
6051 if (prefixes & (PREFIX_REPZ | PREFIX_REPNZ)) {
6052 gen_repz_ins(s, ot, pc_start - s->cs_base, s->pc - s->cs_base);
6053 } else {
6054 gen_ins(s, ot);
6055 if (use_icount) {
6056 gen_jmp(s, s->pc - s->cs_base);
6059 break;
6060 case 0x6e: /* outsS */
6061 case 0x6f:
6062 if ((b & 1) == 0)
6063 ot = OT_BYTE;
6064 else
6065 ot = dflag ? OT_LONG : OT_WORD;
6066 gen_op_mov_TN_reg(OT_WORD, 0, R_EDX);
6067 gen_op_andl_T0_ffff();
6068 gen_check_io(s, ot, pc_start - s->cs_base,
6069 svm_is_rep(prefixes) | 4);
6070 if (prefixes & (PREFIX_REPZ | PREFIX_REPNZ)) {
6071 gen_repz_outs(s, ot, pc_start - s->cs_base, s->pc - s->cs_base);
6072 } else {
6073 gen_outs(s, ot);
6074 if (use_icount) {
6075 gen_jmp(s, s->pc - s->cs_base);
6078 break;
6080 /************************/
6081 /* port I/O */
6083 case 0xe4:
6084 case 0xe5:
6085 if ((b & 1) == 0)
6086 ot = OT_BYTE;
6087 else
6088 ot = dflag ? OT_LONG : OT_WORD;
6089 val = ldub_code(s->pc++);
6090 gen_op_movl_T0_im(val);
6091 gen_check_io(s, ot, pc_start - s->cs_base,
6092 SVM_IOIO_TYPE_MASK | svm_is_rep(prefixes));
6093 if (use_icount)
6094 gen_io_start();
6095 tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]);
6096 gen_helper_in_func(ot, cpu_T[1], cpu_tmp2_i32);
6097 gen_op_mov_reg_T1(ot, R_EAX);
6098 if (use_icount) {
6099 gen_io_end();
6100 gen_jmp(s, s->pc - s->cs_base);
6102 break;
6103 case 0xe6:
6104 case 0xe7:
6105 if ((b & 1) == 0)
6106 ot = OT_BYTE;
6107 else
6108 ot = dflag ? OT_LONG : OT_WORD;
6109 val = ldub_code(s->pc++);
6110 gen_op_movl_T0_im(val);
6111 gen_check_io(s, ot, pc_start - s->cs_base,
6112 svm_is_rep(prefixes));
6113 gen_op_mov_TN_reg(ot, 1, R_EAX);
6115 if (use_icount)
6116 gen_io_start();
6117 tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]);
6118 tcg_gen_andi_i32(cpu_tmp2_i32, cpu_tmp2_i32, 0xffff);
6119 tcg_gen_trunc_tl_i32(cpu_tmp3_i32, cpu_T[1]);
6120 gen_helper_out_func(ot, cpu_tmp2_i32, cpu_tmp3_i32);
6121 if (use_icount) {
6122 gen_io_end();
6123 gen_jmp(s, s->pc - s->cs_base);
6125 break;
6126 case 0xec:
6127 case 0xed:
6128 if ((b & 1) == 0)
6129 ot = OT_BYTE;
6130 else
6131 ot = dflag ? OT_LONG : OT_WORD;
6132 gen_op_mov_TN_reg(OT_WORD, 0, R_EDX);
6133 gen_op_andl_T0_ffff();
6134 gen_check_io(s, ot, pc_start - s->cs_base,
6135 SVM_IOIO_TYPE_MASK | svm_is_rep(prefixes));
6136 if (use_icount)
6137 gen_io_start();
6138 tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]);
6139 gen_helper_in_func(ot, cpu_T[1], cpu_tmp2_i32);
6140 gen_op_mov_reg_T1(ot, R_EAX);
6141 if (use_icount) {
6142 gen_io_end();
6143 gen_jmp(s, s->pc - s->cs_base);
6145 break;
6146 case 0xee:
6147 case 0xef:
6148 if ((b & 1) == 0)
6149 ot = OT_BYTE;
6150 else
6151 ot = dflag ? OT_LONG : OT_WORD;
6152 gen_op_mov_TN_reg(OT_WORD, 0, R_EDX);
6153 gen_op_andl_T0_ffff();
6154 gen_check_io(s, ot, pc_start - s->cs_base,
6155 svm_is_rep(prefixes));
6156 gen_op_mov_TN_reg(ot, 1, R_EAX);
6158 if (use_icount)
6159 gen_io_start();
6160 tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]);
6161 tcg_gen_andi_i32(cpu_tmp2_i32, cpu_tmp2_i32, 0xffff);
6162 tcg_gen_trunc_tl_i32(cpu_tmp3_i32, cpu_T[1]);
6163 gen_helper_out_func(ot, cpu_tmp2_i32, cpu_tmp3_i32);
6164 if (use_icount) {
6165 gen_io_end();
6166 gen_jmp(s, s->pc - s->cs_base);
6168 break;
6170 /************************/
6171 /* control */
6172 case 0xc2: /* ret im */
6173 val = ldsw_code(s->pc);
6174 s->pc += 2;
6175 gen_pop_T0(s);
6176 if (CODE64(s) && s->dflag)
6177 s->dflag = 2;
6178 gen_stack_update(s, val + (2 << s->dflag));
6179 if (s->dflag == 0)
6180 gen_op_andl_T0_ffff();
6181 gen_op_jmp_T0();
6182 gen_eob(s);
6183 break;
6184 case 0xc3: /* ret */
6185 gen_pop_T0(s);
6186 gen_pop_update(s);
6187 if (s->dflag == 0)
6188 gen_op_andl_T0_ffff();
6189 gen_op_jmp_T0();
6190 gen_eob(s);
6191 break;
6192 case 0xca: /* lret im */
6193 val = ldsw_code(s->pc);
6194 s->pc += 2;
6195 do_lret:
6196 if (s->pe && !s->vm86) {
6197 if (s->cc_op != CC_OP_DYNAMIC)
6198 gen_op_set_cc_op(s->cc_op);
6199 gen_jmp_im(pc_start - s->cs_base);
6200 gen_helper_lret_protected(tcg_const_i32(s->dflag),
6201 tcg_const_i32(val));
6202 } else {
6203 gen_stack_A0(s);
6204 /* pop offset */
6205 gen_op_ld_T0_A0(1 + s->dflag + s->mem_index);
6206 if (s->dflag == 0)
6207 gen_op_andl_T0_ffff();
6208 /* NOTE: keeping EIP updated is not a problem in case of
6209 exception */
6210 gen_op_jmp_T0();
6211 /* pop selector */
6212 gen_op_addl_A0_im(2 << s->dflag);
6213 gen_op_ld_T0_A0(1 + s->dflag + s->mem_index);
6214 gen_op_movl_seg_T0_vm(R_CS);
6215 /* add stack offset */
6216 gen_stack_update(s, val + (4 << s->dflag));
6218 gen_eob(s);
6219 break;
6220 case 0xcb: /* lret */
6221 val = 0;
6222 goto do_lret;
6223 case 0xcf: /* iret */
6224 gen_svm_check_intercept(s, pc_start, SVM_EXIT_IRET);
6225 if (!s->pe) {
6226 /* real mode */
6227 gen_helper_iret_real(tcg_const_i32(s->dflag));
6228 s->cc_op = CC_OP_EFLAGS;
6229 } else if (s->vm86) {
6230 if (s->iopl != 3) {
6231 gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
6232 } else {
6233 gen_helper_iret_real(tcg_const_i32(s->dflag));
6234 s->cc_op = CC_OP_EFLAGS;
6236 } else {
6237 if (s->cc_op != CC_OP_DYNAMIC)
6238 gen_op_set_cc_op(s->cc_op);
6239 gen_jmp_im(pc_start - s->cs_base);
6240 gen_helper_iret_protected(tcg_const_i32(s->dflag),
6241 tcg_const_i32(s->pc - s->cs_base));
6242 s->cc_op = CC_OP_EFLAGS;
6244 gen_eob(s);
6245 break;
6246 case 0xe8: /* call im */
6248 if (dflag)
6249 tval = (int32_t)insn_get(s, OT_LONG);
6250 else
6251 tval = (int16_t)insn_get(s, OT_WORD);
6252 next_eip = s->pc - s->cs_base;
6253 tval += next_eip;
6254 if (s->dflag == 0)
6255 tval &= 0xffff;
6256 else if(!CODE64(s))
6257 tval &= 0xffffffff;
6258 gen_movtl_T0_im(next_eip);
6259 gen_push_T0(s);
6260 gen_jmp(s, tval);
6262 break;
6263 case 0x9a: /* lcall im */
6265 unsigned int selector, offset;
6267 if (CODE64(s))
6268 goto illegal_op;
6269 ot = dflag ? OT_LONG : OT_WORD;
6270 offset = insn_get(s, ot);
6271 selector = insn_get(s, OT_WORD);
6273 gen_op_movl_T0_im(selector);
6274 gen_op_movl_T1_imu(offset);
6276 goto do_lcall;
6277 case 0xe9: /* jmp im */
6278 if (dflag)
6279 tval = (int32_t)insn_get(s, OT_LONG);
6280 else
6281 tval = (int16_t)insn_get(s, OT_WORD);
6282 tval += s->pc - s->cs_base;
6283 if (s->dflag == 0)
6284 tval &= 0xffff;
6285 else if(!CODE64(s))
6286 tval &= 0xffffffff;
6287 gen_jmp(s, tval);
6288 break;
6289 case 0xea: /* ljmp im */
6291 unsigned int selector, offset;
6293 if (CODE64(s))
6294 goto illegal_op;
6295 ot = dflag ? OT_LONG : OT_WORD;
6296 offset = insn_get(s, ot);
6297 selector = insn_get(s, OT_WORD);
6299 gen_op_movl_T0_im(selector);
6300 gen_op_movl_T1_imu(offset);
6302 goto do_ljmp;
6303 case 0xeb: /* jmp Jb */
6304 tval = (int8_t)insn_get(s, OT_BYTE);
6305 tval += s->pc - s->cs_base;
6306 if (s->dflag == 0)
6307 tval &= 0xffff;
6308 gen_jmp(s, tval);
6309 break;
6310 case 0x70 ... 0x7f: /* jcc Jb */
6311 tval = (int8_t)insn_get(s, OT_BYTE);
6312 goto do_jcc;
6313 case 0x180 ... 0x18f: /* jcc Jv */
6314 if (dflag) {
6315 tval = (int32_t)insn_get(s, OT_LONG);
6316 } else {
6317 tval = (int16_t)insn_get(s, OT_WORD);
6319 do_jcc:
6320 next_eip = s->pc - s->cs_base;
6321 tval += next_eip;
6322 if (s->dflag == 0)
6323 tval &= 0xffff;
6324 gen_jcc(s, b, tval, next_eip);
6325 break;
6327 case 0x190 ... 0x19f: /* setcc Gv */
6328 modrm = ldub_code(s->pc++);
6329 gen_setcc(s, b);
6330 gen_ldst_modrm(s, modrm, OT_BYTE, OR_TMP0, 1);
6331 break;
6332 case 0x140 ... 0x14f: /* cmov Gv, Ev */
6334 int l1;
6335 TCGv t0;
6337 ot = dflag + OT_WORD;
6338 modrm = ldub_code(s->pc++);
6339 reg = ((modrm >> 3) & 7) | rex_r;
6340 mod = (modrm >> 6) & 3;
6341 t0 = tcg_temp_local_new();
6342 if (mod != 3) {
6343 gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
6344 gen_op_ld_v(ot + s->mem_index, t0, cpu_A0);
6345 } else {
6346 rm = (modrm & 7) | REX_B(s);
6347 gen_op_mov_v_reg(ot, t0, rm);
6349 #ifdef TARGET_X86_64
6350 if (ot == OT_LONG) {
6351 /* XXX: specific Intel behaviour ? */
6352 l1 = gen_new_label();
6353 gen_jcc1(s, s->cc_op, b ^ 1, l1);
6354 tcg_gen_mov_tl(cpu_regs[reg], t0);
6355 gen_set_label(l1);
6356 tcg_gen_ext32u_tl(cpu_regs[reg], cpu_regs[reg]);
6357 } else
6358 #endif
6360 l1 = gen_new_label();
6361 gen_jcc1(s, s->cc_op, b ^ 1, l1);
6362 gen_op_mov_reg_v(ot, reg, t0);
6363 gen_set_label(l1);
6365 tcg_temp_free(t0);
6367 break;
6369 /************************/
6370 /* flags */
6371 case 0x9c: /* pushf */
6372 gen_svm_check_intercept(s, pc_start, SVM_EXIT_PUSHF);
6373 if (s->vm86 && s->iopl != 3) {
6374 gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
6375 } else {
6376 if (s->cc_op != CC_OP_DYNAMIC)
6377 gen_op_set_cc_op(s->cc_op);
6378 gen_helper_read_eflags(cpu_T[0]);
6379 gen_push_T0(s);
6381 break;
6382 case 0x9d: /* popf */
6383 gen_svm_check_intercept(s, pc_start, SVM_EXIT_POPF);
6384 if (s->vm86 && s->iopl != 3) {
6385 gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
6386 } else {
6387 gen_pop_T0(s);
6388 if (s->cpl == 0) {
6389 if (s->dflag) {
6390 gen_helper_write_eflags(cpu_T[0],
6391 tcg_const_i32((TF_MASK | AC_MASK | ID_MASK | NT_MASK | IF_MASK | IOPL_MASK)));
6392 } else {
6393 gen_helper_write_eflags(cpu_T[0],
6394 tcg_const_i32((TF_MASK | AC_MASK | ID_MASK | NT_MASK | IF_MASK | IOPL_MASK) & 0xffff));
6396 } else {
6397 if (s->cpl <= s->iopl) {
6398 if (s->dflag) {
6399 gen_helper_write_eflags(cpu_T[0],
6400 tcg_const_i32((TF_MASK | AC_MASK | ID_MASK | NT_MASK | IF_MASK)));
6401 } else {
6402 gen_helper_write_eflags(cpu_T[0],
6403 tcg_const_i32((TF_MASK | AC_MASK | ID_MASK | NT_MASK | IF_MASK) & 0xffff));
6405 } else {
6406 if (s->dflag) {
6407 gen_helper_write_eflags(cpu_T[0],
6408 tcg_const_i32((TF_MASK | AC_MASK | ID_MASK | NT_MASK)));
6409 } else {
6410 gen_helper_write_eflags(cpu_T[0],
6411 tcg_const_i32((TF_MASK | AC_MASK | ID_MASK | NT_MASK) & 0xffff));
6415 gen_pop_update(s);
6416 s->cc_op = CC_OP_EFLAGS;
6417 /* abort translation because TF flag may change */
6418 gen_jmp_im(s->pc - s->cs_base);
6419 gen_eob(s);
6421 break;
6422 case 0x9e: /* sahf */
6423 if (CODE64(s) && !(s->cpuid_ext3_features & CPUID_EXT3_LAHF_LM))
6424 goto illegal_op;
6425 gen_op_mov_TN_reg(OT_BYTE, 0, R_AH);
6426 if (s->cc_op != CC_OP_DYNAMIC)
6427 gen_op_set_cc_op(s->cc_op);
6428 gen_compute_eflags(cpu_cc_src);
6429 tcg_gen_andi_tl(cpu_cc_src, cpu_cc_src, CC_O);
6430 tcg_gen_andi_tl(cpu_T[0], cpu_T[0], CC_S | CC_Z | CC_A | CC_P | CC_C);
6431 tcg_gen_or_tl(cpu_cc_src, cpu_cc_src, cpu_T[0]);
6432 s->cc_op = CC_OP_EFLAGS;
6433 break;
6434 case 0x9f: /* lahf */
6435 if (CODE64(s) && !(s->cpuid_ext3_features & CPUID_EXT3_LAHF_LM))
6436 goto illegal_op;
6437 if (s->cc_op != CC_OP_DYNAMIC)
6438 gen_op_set_cc_op(s->cc_op);
6439 gen_compute_eflags(cpu_T[0]);
6440 /* Note: gen_compute_eflags() only gives the condition codes */
6441 tcg_gen_ori_tl(cpu_T[0], cpu_T[0], 0x02);
6442 gen_op_mov_reg_T0(OT_BYTE, R_AH);
6443 break;
6444 case 0xf5: /* cmc */
6445 if (s->cc_op != CC_OP_DYNAMIC)
6446 gen_op_set_cc_op(s->cc_op);
6447 gen_compute_eflags(cpu_cc_src);
6448 tcg_gen_xori_tl(cpu_cc_src, cpu_cc_src, CC_C);
6449 s->cc_op = CC_OP_EFLAGS;
6450 break;
6451 case 0xf8: /* clc */
6452 if (s->cc_op != CC_OP_DYNAMIC)
6453 gen_op_set_cc_op(s->cc_op);
6454 gen_compute_eflags(cpu_cc_src);
6455 tcg_gen_andi_tl(cpu_cc_src, cpu_cc_src, ~CC_C);
6456 s->cc_op = CC_OP_EFLAGS;
6457 break;
6458 case 0xf9: /* stc */
6459 if (s->cc_op != CC_OP_DYNAMIC)
6460 gen_op_set_cc_op(s->cc_op);
6461 gen_compute_eflags(cpu_cc_src);
6462 tcg_gen_ori_tl(cpu_cc_src, cpu_cc_src, CC_C);
6463 s->cc_op = CC_OP_EFLAGS;
6464 break;
6465 case 0xfc: /* cld */
6466 tcg_gen_movi_i32(cpu_tmp2_i32, 1);
6467 tcg_gen_st_i32(cpu_tmp2_i32, cpu_env, offsetof(CPUState, df));
6468 break;
6469 case 0xfd: /* std */
6470 tcg_gen_movi_i32(cpu_tmp2_i32, -1);
6471 tcg_gen_st_i32(cpu_tmp2_i32, cpu_env, offsetof(CPUState, df));
6472 break;
6474 /************************/
6475 /* bit operations */
6476 case 0x1ba: /* bt/bts/btr/btc Gv, im */
6477 ot = dflag + OT_WORD;
6478 modrm = ldub_code(s->pc++);
6479 op = (modrm >> 3) & 7;
6480 mod = (modrm >> 6) & 3;
6481 rm = (modrm & 7) | REX_B(s);
6482 if (mod != 3) {
6483 s->rip_offset = 1;
6484 gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
6485 gen_op_ld_T0_A0(ot + s->mem_index);
6486 } else {
6487 gen_op_mov_TN_reg(ot, 0, rm);
6489 /* load shift */
6490 val = ldub_code(s->pc++);
6491 gen_op_movl_T1_im(val);
6492 if (op < 4)
6493 goto illegal_op;
6494 op -= 4;
6495 goto bt_op;
6496 case 0x1a3: /* bt Gv, Ev */
6497 op = 0;
6498 goto do_btx;
6499 case 0x1ab: /* bts */
6500 op = 1;
6501 goto do_btx;
6502 case 0x1b3: /* btr */
6503 op = 2;
6504 goto do_btx;
6505 case 0x1bb: /* btc */
6506 op = 3;
6507 do_btx:
6508 ot = dflag + OT_WORD;
6509 modrm = ldub_code(s->pc++);
6510 reg = ((modrm >> 3) & 7) | rex_r;
6511 mod = (modrm >> 6) & 3;
6512 rm = (modrm & 7) | REX_B(s);
6513 gen_op_mov_TN_reg(OT_LONG, 1, reg);
6514 if (mod != 3) {
6515 gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
6516 /* specific case: we need to add a displacement */
6517 gen_exts(ot, cpu_T[1]);
6518 tcg_gen_sari_tl(cpu_tmp0, cpu_T[1], 3 + ot);
6519 tcg_gen_shli_tl(cpu_tmp0, cpu_tmp0, ot);
6520 tcg_gen_add_tl(cpu_A0, cpu_A0, cpu_tmp0);
6521 gen_op_ld_T0_A0(ot + s->mem_index);
6522 } else {
6523 gen_op_mov_TN_reg(ot, 0, rm);
6525 bt_op:
6526 tcg_gen_andi_tl(cpu_T[1], cpu_T[1], (1 << (3 + ot)) - 1);
6527 switch(op) {
6528 case 0:
6529 tcg_gen_shr_tl(cpu_cc_src, cpu_T[0], cpu_T[1]);
6530 tcg_gen_movi_tl(cpu_cc_dst, 0);
6531 break;
6532 case 1:
6533 tcg_gen_shr_tl(cpu_tmp4, cpu_T[0], cpu_T[1]);
6534 tcg_gen_movi_tl(cpu_tmp0, 1);
6535 tcg_gen_shl_tl(cpu_tmp0, cpu_tmp0, cpu_T[1]);
6536 tcg_gen_or_tl(cpu_T[0], cpu_T[0], cpu_tmp0);
6537 break;
6538 case 2:
6539 tcg_gen_shr_tl(cpu_tmp4, cpu_T[0], cpu_T[1]);
6540 tcg_gen_movi_tl(cpu_tmp0, 1);
6541 tcg_gen_shl_tl(cpu_tmp0, cpu_tmp0, cpu_T[1]);
6542 tcg_gen_not_tl(cpu_tmp0, cpu_tmp0);
6543 tcg_gen_and_tl(cpu_T[0], cpu_T[0], cpu_tmp0);
6544 break;
6545 default:
6546 case 3:
6547 tcg_gen_shr_tl(cpu_tmp4, cpu_T[0], cpu_T[1]);
6548 tcg_gen_movi_tl(cpu_tmp0, 1);
6549 tcg_gen_shl_tl(cpu_tmp0, cpu_tmp0, cpu_T[1]);
6550 tcg_gen_xor_tl(cpu_T[0], cpu_T[0], cpu_tmp0);
6551 break;
6553 s->cc_op = CC_OP_SARB + ot;
6554 if (op != 0) {
6555 if (mod != 3)
6556 gen_op_st_T0_A0(ot + s->mem_index);
6557 else
6558 gen_op_mov_reg_T0(ot, rm);
6559 tcg_gen_mov_tl(cpu_cc_src, cpu_tmp4);
6560 tcg_gen_movi_tl(cpu_cc_dst, 0);
6562 break;
6563 case 0x1bc: /* bsf */
6564 case 0x1bd: /* bsr */
6566 int label1;
6567 TCGv t0;
6569 ot = dflag + OT_WORD;
6570 modrm = ldub_code(s->pc++);
6571 reg = ((modrm >> 3) & 7) | rex_r;
6572 gen_ldst_modrm(s,modrm, ot, OR_TMP0, 0);
6573 gen_extu(ot, cpu_T[0]);
6574 t0 = tcg_temp_local_new();
6575 tcg_gen_mov_tl(t0, cpu_T[0]);
6576 if ((b & 1) && (prefixes & PREFIX_REPZ) &&
6577 (s->cpuid_ext3_features & CPUID_EXT3_ABM)) {
6578 switch(ot) {
6579 case OT_WORD: gen_helper_lzcnt(cpu_T[0], t0,
6580 tcg_const_i32(16)); break;
6581 case OT_LONG: gen_helper_lzcnt(cpu_T[0], t0,
6582 tcg_const_i32(32)); break;
6583 case OT_QUAD: gen_helper_lzcnt(cpu_T[0], t0,
6584 tcg_const_i32(64)); break;
6586 gen_op_mov_reg_T0(ot, reg);
6587 } else {
6588 label1 = gen_new_label();
6589 tcg_gen_movi_tl(cpu_cc_dst, 0);
6590 tcg_gen_brcondi_tl(TCG_COND_EQ, t0, 0, label1);
6591 if (b & 1) {
6592 gen_helper_bsr(cpu_T[0], t0);
6593 } else {
6594 gen_helper_bsf(cpu_T[0], t0);
6596 gen_op_mov_reg_T0(ot, reg);
6597 tcg_gen_movi_tl(cpu_cc_dst, 1);
6598 gen_set_label(label1);
6599 tcg_gen_discard_tl(cpu_cc_src);
6600 s->cc_op = CC_OP_LOGICB + ot;
6602 tcg_temp_free(t0);
6604 break;
6605 /************************/
6606 /* bcd */
6607 case 0x27: /* daa */
6608 if (CODE64(s))
6609 goto illegal_op;
6610 if (s->cc_op != CC_OP_DYNAMIC)
6611 gen_op_set_cc_op(s->cc_op);
6612 gen_helper_daa();
6613 s->cc_op = CC_OP_EFLAGS;
6614 break;
6615 case 0x2f: /* das */
6616 if (CODE64(s))
6617 goto illegal_op;
6618 if (s->cc_op != CC_OP_DYNAMIC)
6619 gen_op_set_cc_op(s->cc_op);
6620 gen_helper_das();
6621 s->cc_op = CC_OP_EFLAGS;
6622 break;
6623 case 0x37: /* aaa */
6624 if (CODE64(s))
6625 goto illegal_op;
6626 if (s->cc_op != CC_OP_DYNAMIC)
6627 gen_op_set_cc_op(s->cc_op);
6628 gen_helper_aaa();
6629 s->cc_op = CC_OP_EFLAGS;
6630 break;
6631 case 0x3f: /* aas */
6632 if (CODE64(s))
6633 goto illegal_op;
6634 if (s->cc_op != CC_OP_DYNAMIC)
6635 gen_op_set_cc_op(s->cc_op);
6636 gen_helper_aas();
6637 s->cc_op = CC_OP_EFLAGS;
6638 break;
6639 case 0xd4: /* aam */
6640 if (CODE64(s))
6641 goto illegal_op;
6642 val = ldub_code(s->pc++);
6643 if (val == 0) {
6644 gen_exception(s, EXCP00_DIVZ, pc_start - s->cs_base);
6645 } else {
6646 gen_helper_aam(tcg_const_i32(val));
6647 s->cc_op = CC_OP_LOGICB;
6649 break;
6650 case 0xd5: /* aad */
6651 if (CODE64(s))
6652 goto illegal_op;
6653 val = ldub_code(s->pc++);
6654 gen_helper_aad(tcg_const_i32(val));
6655 s->cc_op = CC_OP_LOGICB;
6656 break;
6657 /************************/
6658 /* misc */
6659 case 0x90: /* nop */
6660 /* XXX: xchg + rex handling */
6661 /* XXX: correct lock test for all insn */
6662 if (prefixes & PREFIX_LOCK)
6663 goto illegal_op;
6664 if (prefixes & PREFIX_REPZ) {
6665 gen_svm_check_intercept(s, pc_start, SVM_EXIT_PAUSE);
6667 break;
6668 case 0x9b: /* fwait */
6669 if ((s->flags & (HF_MP_MASK | HF_TS_MASK)) ==
6670 (HF_MP_MASK | HF_TS_MASK)) {
6671 gen_exception(s, EXCP07_PREX, pc_start - s->cs_base);
6672 } else {
6673 if (s->cc_op != CC_OP_DYNAMIC)
6674 gen_op_set_cc_op(s->cc_op);
6675 gen_jmp_im(pc_start - s->cs_base);
6676 gen_helper_fwait();
6678 break;
6679 case 0xcc: /* int3 */
6680 gen_interrupt(s, EXCP03_INT3, pc_start - s->cs_base, s->pc - s->cs_base);
6681 break;
6682 case 0xcd: /* int N */
6683 val = ldub_code(s->pc++);
6684 if (s->vm86 && s->iopl != 3) {
6685 gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
6686 } else {
6687 gen_interrupt(s, val, pc_start - s->cs_base, s->pc - s->cs_base);
6689 break;
6690 case 0xce: /* into */
6691 if (CODE64(s))
6692 goto illegal_op;
6693 if (s->cc_op != CC_OP_DYNAMIC)
6694 gen_op_set_cc_op(s->cc_op);
6695 gen_jmp_im(pc_start - s->cs_base);
6696 gen_helper_into(tcg_const_i32(s->pc - pc_start));
6697 break;
6698 #ifdef WANT_ICEBP
6699 case 0xf1: /* icebp (undocumented, exits to external debugger) */
6700 gen_svm_check_intercept(s, pc_start, SVM_EXIT_ICEBP);
6701 #if 1
6702 gen_debug(s, pc_start - s->cs_base);
6703 #else
6704 /* start debug */
6705 tb_flush(cpu_single_env);
6706 cpu_set_log(CPU_LOG_INT | CPU_LOG_TB_IN_ASM);
6707 #endif
6708 break;
6709 #endif
6710 case 0xfa: /* cli */
6711 if (!s->vm86) {
6712 if (s->cpl <= s->iopl) {
6713 gen_helper_cli();
6714 } else {
6715 gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
6717 } else {
6718 if (s->iopl == 3) {
6719 gen_helper_cli();
6720 } else {
6721 gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
6724 break;
6725 case 0xfb: /* sti */
6726 if (!s->vm86) {
6727 if (s->cpl <= s->iopl) {
6728 gen_sti:
6729 gen_helper_sti();
6730 /* interruptions are enabled only the first insn after sti */
6731 /* If several instructions disable interrupts, only the
6732 _first_ does it */
6733 if (!(s->tb->flags & HF_INHIBIT_IRQ_MASK))
6734 gen_helper_set_inhibit_irq();
6735 /* give a chance to handle pending irqs */
6736 gen_jmp_im(s->pc - s->cs_base);
6737 gen_eob(s);
6738 } else {
6739 gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
6741 } else {
6742 if (s->iopl == 3) {
6743 goto gen_sti;
6744 } else {
6745 gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
6748 break;
6749 case 0x62: /* bound */
6750 if (CODE64(s))
6751 goto illegal_op;
6752 ot = dflag ? OT_LONG : OT_WORD;
6753 modrm = ldub_code(s->pc++);
6754 reg = (modrm >> 3) & 7;
6755 mod = (modrm >> 6) & 3;
6756 if (mod == 3)
6757 goto illegal_op;
6758 gen_op_mov_TN_reg(ot, 0, reg);
6759 gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
6760 gen_jmp_im(pc_start - s->cs_base);
6761 tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]);
6762 if (ot == OT_WORD)
6763 gen_helper_boundw(cpu_A0, cpu_tmp2_i32);
6764 else
6765 gen_helper_boundl(cpu_A0, cpu_tmp2_i32);
6766 break;
6767 case 0x1c8 ... 0x1cf: /* bswap reg */
6768 reg = (b & 7) | REX_B(s);
6769 #ifdef TARGET_X86_64
6770 if (dflag == 2) {
6771 gen_op_mov_TN_reg(OT_QUAD, 0, reg);
6772 tcg_gen_bswap64_i64(cpu_T[0], cpu_T[0]);
6773 gen_op_mov_reg_T0(OT_QUAD, reg);
6774 } else
6775 #endif
6777 gen_op_mov_TN_reg(OT_LONG, 0, reg);
6778 tcg_gen_ext32u_tl(cpu_T[0], cpu_T[0]);
6779 tcg_gen_bswap32_tl(cpu_T[0], cpu_T[0]);
6780 gen_op_mov_reg_T0(OT_LONG, reg);
6782 break;
6783 case 0xd6: /* salc */
6784 if (CODE64(s))
6785 goto illegal_op;
6786 if (s->cc_op != CC_OP_DYNAMIC)
6787 gen_op_set_cc_op(s->cc_op);
6788 gen_compute_eflags_c(cpu_T[0]);
6789 tcg_gen_neg_tl(cpu_T[0], cpu_T[0]);
6790 gen_op_mov_reg_T0(OT_BYTE, R_EAX);
6791 break;
6792 case 0xe0: /* loopnz */
6793 case 0xe1: /* loopz */
6794 case 0xe2: /* loop */
6795 case 0xe3: /* jecxz */
6797 int l1, l2, l3;
6799 tval = (int8_t)insn_get(s, OT_BYTE);
6800 next_eip = s->pc - s->cs_base;
6801 tval += next_eip;
6802 if (s->dflag == 0)
6803 tval &= 0xffff;
6805 l1 = gen_new_label();
6806 l2 = gen_new_label();
6807 l3 = gen_new_label();
6808 b &= 3;
6809 switch(b) {
6810 case 0: /* loopnz */
6811 case 1: /* loopz */
6812 if (s->cc_op != CC_OP_DYNAMIC)
6813 gen_op_set_cc_op(s->cc_op);
6814 gen_op_add_reg_im(s->aflag, R_ECX, -1);
6815 gen_op_jz_ecx(s->aflag, l3);
6816 gen_compute_eflags(cpu_tmp0);
6817 tcg_gen_andi_tl(cpu_tmp0, cpu_tmp0, CC_Z);
6818 if (b == 0) {
6819 tcg_gen_brcondi_tl(TCG_COND_EQ, cpu_tmp0, 0, l1);
6820 } else {
6821 tcg_gen_brcondi_tl(TCG_COND_NE, cpu_tmp0, 0, l1);
6823 break;
6824 case 2: /* loop */
6825 gen_op_add_reg_im(s->aflag, R_ECX, -1);
6826 gen_op_jnz_ecx(s->aflag, l1);
6827 break;
6828 default:
6829 case 3: /* jcxz */
6830 gen_op_jz_ecx(s->aflag, l1);
6831 break;
6834 gen_set_label(l3);
6835 gen_jmp_im(next_eip);
6836 tcg_gen_br(l2);
6838 gen_set_label(l1);
6839 gen_jmp_im(tval);
6840 gen_set_label(l2);
6841 gen_eob(s);
6843 break;
6844 case 0x130: /* wrmsr */
6845 case 0x132: /* rdmsr */
6846 if (s->cpl != 0) {
6847 gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
6848 } else {
6849 if (s->cc_op != CC_OP_DYNAMIC)
6850 gen_op_set_cc_op(s->cc_op);
6851 gen_jmp_im(pc_start - s->cs_base);
6852 if (b & 2) {
6853 gen_helper_rdmsr();
6854 } else {
6855 gen_helper_wrmsr();
6858 break;
6859 case 0x131: /* rdtsc */
6860 if (s->cc_op != CC_OP_DYNAMIC)
6861 gen_op_set_cc_op(s->cc_op);
6862 gen_jmp_im(pc_start - s->cs_base);
6863 if (use_icount)
6864 gen_io_start();
6865 gen_helper_rdtsc();
6866 if (use_icount) {
6867 gen_io_end();
6868 gen_jmp(s, s->pc - s->cs_base);
6870 break;
6871 case 0x133: /* rdpmc */
6872 if (s->cc_op != CC_OP_DYNAMIC)
6873 gen_op_set_cc_op(s->cc_op);
6874 gen_jmp_im(pc_start - s->cs_base);
6875 gen_helper_rdpmc();
6876 break;
6877 case 0x134: /* sysenter */
6878 /* For Intel SYSENTER is valid on 64-bit */
6879 if (CODE64(s) && cpu_single_env->cpuid_vendor1 != CPUID_VENDOR_INTEL_1)
6880 goto illegal_op;
6881 if (!s->pe) {
6882 gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
6883 } else {
6884 if (s->cc_op != CC_OP_DYNAMIC) {
6885 gen_op_set_cc_op(s->cc_op);
6886 s->cc_op = CC_OP_DYNAMIC;
6888 gen_jmp_im(pc_start - s->cs_base);
6889 gen_helper_sysenter();
6890 gen_eob(s);
6892 break;
6893 case 0x135: /* sysexit */
6894 /* For Intel SYSEXIT is valid on 64-bit */
6895 if (CODE64(s) && cpu_single_env->cpuid_vendor1 != CPUID_VENDOR_INTEL_1)
6896 goto illegal_op;
6897 if (!s->pe) {
6898 gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
6899 } else {
6900 if (s->cc_op != CC_OP_DYNAMIC) {
6901 gen_op_set_cc_op(s->cc_op);
6902 s->cc_op = CC_OP_DYNAMIC;
6904 gen_jmp_im(pc_start - s->cs_base);
6905 gen_helper_sysexit(tcg_const_i32(dflag));
6906 gen_eob(s);
6908 break;
6909 #ifdef TARGET_X86_64
6910 case 0x105: /* syscall */
6911 /* XXX: is it usable in real mode ? */
6912 if (s->cc_op != CC_OP_DYNAMIC) {
6913 gen_op_set_cc_op(s->cc_op);
6914 s->cc_op = CC_OP_DYNAMIC;
6916 gen_jmp_im(pc_start - s->cs_base);
6917 gen_helper_syscall(tcg_const_i32(s->pc - pc_start));
6918 gen_eob(s);
6919 break;
6920 case 0x107: /* sysret */
6921 if (!s->pe) {
6922 gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
6923 } else {
6924 if (s->cc_op != CC_OP_DYNAMIC) {
6925 gen_op_set_cc_op(s->cc_op);
6926 s->cc_op = CC_OP_DYNAMIC;
6928 gen_jmp_im(pc_start - s->cs_base);
6929 gen_helper_sysret(tcg_const_i32(s->dflag));
6930 /* condition codes are modified only in long mode */
6931 if (s->lma)
6932 s->cc_op = CC_OP_EFLAGS;
6933 gen_eob(s);
6935 break;
6936 #endif
6937 case 0x1a2: /* cpuid */
6938 if (s->cc_op != CC_OP_DYNAMIC)
6939 gen_op_set_cc_op(s->cc_op);
6940 gen_jmp_im(pc_start - s->cs_base);
6941 gen_helper_cpuid();
6942 break;
6943 case 0xf4: /* hlt */
6944 if (s->cpl != 0) {
6945 gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
6946 } else {
6947 if (s->cc_op != CC_OP_DYNAMIC)
6948 gen_op_set_cc_op(s->cc_op);
6949 gen_jmp_im(pc_start - s->cs_base);
6950 gen_helper_hlt(tcg_const_i32(s->pc - pc_start));
6951 s->is_jmp = 3;
6953 break;
6954 case 0x100:
6955 modrm = ldub_code(s->pc++);
6956 mod = (modrm >> 6) & 3;
6957 op = (modrm >> 3) & 7;
6958 switch(op) {
6959 case 0: /* sldt */
6960 if (!s->pe || s->vm86)
6961 goto illegal_op;
6962 gen_svm_check_intercept(s, pc_start, SVM_EXIT_LDTR_READ);
6963 tcg_gen_ld32u_tl(cpu_T[0], cpu_env, offsetof(CPUX86State,ldt.selector));
6964 ot = OT_WORD;
6965 if (mod == 3)
6966 ot += s->dflag;
6967 gen_ldst_modrm(s, modrm, ot, OR_TMP0, 1);
6968 break;
6969 case 2: /* lldt */
6970 if (!s->pe || s->vm86)
6971 goto illegal_op;
6972 if (s->cpl != 0) {
6973 gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
6974 } else {
6975 gen_svm_check_intercept(s, pc_start, SVM_EXIT_LDTR_WRITE);
6976 gen_ldst_modrm(s, modrm, OT_WORD, OR_TMP0, 0);
6977 gen_jmp_im(pc_start - s->cs_base);
6978 tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]);
6979 gen_helper_lldt(cpu_tmp2_i32);
6981 break;
6982 case 1: /* str */
6983 if (!s->pe || s->vm86)
6984 goto illegal_op;
6985 gen_svm_check_intercept(s, pc_start, SVM_EXIT_TR_READ);
6986 tcg_gen_ld32u_tl(cpu_T[0], cpu_env, offsetof(CPUX86State,tr.selector));
6987 ot = OT_WORD;
6988 if (mod == 3)
6989 ot += s->dflag;
6990 gen_ldst_modrm(s, modrm, ot, OR_TMP0, 1);
6991 break;
6992 case 3: /* ltr */
6993 if (!s->pe || s->vm86)
6994 goto illegal_op;
6995 if (s->cpl != 0) {
6996 gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
6997 } else {
6998 gen_svm_check_intercept(s, pc_start, SVM_EXIT_TR_WRITE);
6999 gen_ldst_modrm(s, modrm, OT_WORD, OR_TMP0, 0);
7000 gen_jmp_im(pc_start - s->cs_base);
7001 tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]);
7002 gen_helper_ltr(cpu_tmp2_i32);
7004 break;
7005 case 4: /* verr */
7006 case 5: /* verw */
7007 if (!s->pe || s->vm86)
7008 goto illegal_op;
7009 gen_ldst_modrm(s, modrm, OT_WORD, OR_TMP0, 0);
7010 if (s->cc_op != CC_OP_DYNAMIC)
7011 gen_op_set_cc_op(s->cc_op);
7012 if (op == 4)
7013 gen_helper_verr(cpu_T[0]);
7014 else
7015 gen_helper_verw(cpu_T[0]);
7016 s->cc_op = CC_OP_EFLAGS;
7017 break;
7018 default:
7019 goto illegal_op;
7021 break;
7022 case 0x101:
7023 modrm = ldub_code(s->pc++);
7024 mod = (modrm >> 6) & 3;
7025 op = (modrm >> 3) & 7;
7026 rm = modrm & 7;
7027 switch(op) {
7028 case 0: /* sgdt */
7029 if (mod == 3)
7030 goto illegal_op;
7031 gen_svm_check_intercept(s, pc_start, SVM_EXIT_GDTR_READ);
7032 gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
7033 tcg_gen_ld32u_tl(cpu_T[0], cpu_env, offsetof(CPUX86State, gdt.limit));
7034 gen_op_st_T0_A0(OT_WORD + s->mem_index);
7035 gen_add_A0_im(s, 2);
7036 tcg_gen_ld_tl(cpu_T[0], cpu_env, offsetof(CPUX86State, gdt.base));
7037 if (!s->dflag)
7038 gen_op_andl_T0_im(0xffffff);
7039 gen_op_st_T0_A0(CODE64(s) + OT_LONG + s->mem_index);
7040 break;
7041 case 1:
7042 if (mod == 3) {
7043 switch (rm) {
7044 case 0: /* monitor */
7045 if (!(s->cpuid_ext_features & CPUID_EXT_MONITOR) ||
7046 s->cpl != 0)
7047 goto illegal_op;
7048 if (s->cc_op != CC_OP_DYNAMIC)
7049 gen_op_set_cc_op(s->cc_op);
7050 gen_jmp_im(pc_start - s->cs_base);
7051 #ifdef TARGET_X86_64
7052 if (s->aflag == 2) {
7053 gen_op_movq_A0_reg(R_EAX);
7054 } else
7055 #endif
7057 gen_op_movl_A0_reg(R_EAX);
7058 if (s->aflag == 0)
7059 gen_op_andl_A0_ffff();
7061 gen_add_A0_ds_seg(s);
7062 gen_helper_monitor(cpu_A0);
7063 break;
7064 case 1: /* mwait */
7065 if (!(s->cpuid_ext_features & CPUID_EXT_MONITOR) ||
7066 s->cpl != 0)
7067 goto illegal_op;
7068 if (s->cc_op != CC_OP_DYNAMIC) {
7069 gen_op_set_cc_op(s->cc_op);
7070 s->cc_op = CC_OP_DYNAMIC;
7072 gen_jmp_im(pc_start - s->cs_base);
7073 gen_helper_mwait(tcg_const_i32(s->pc - pc_start));
7074 gen_eob(s);
7075 break;
7076 default:
7077 goto illegal_op;
7079 } else { /* sidt */
7080 gen_svm_check_intercept(s, pc_start, SVM_EXIT_IDTR_READ);
7081 gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
7082 tcg_gen_ld32u_tl(cpu_T[0], cpu_env, offsetof(CPUX86State, idt.limit));
7083 gen_op_st_T0_A0(OT_WORD + s->mem_index);
7084 gen_add_A0_im(s, 2);
7085 tcg_gen_ld_tl(cpu_T[0], cpu_env, offsetof(CPUX86State, idt.base));
7086 if (!s->dflag)
7087 gen_op_andl_T0_im(0xffffff);
7088 gen_op_st_T0_A0(CODE64(s) + OT_LONG + s->mem_index);
7090 break;
7091 case 2: /* lgdt */
7092 case 3: /* lidt */
7093 if (mod == 3) {
7094 if (s->cc_op != CC_OP_DYNAMIC)
7095 gen_op_set_cc_op(s->cc_op);
7096 gen_jmp_im(pc_start - s->cs_base);
7097 switch(rm) {
7098 case 0: /* VMRUN */
7099 if (!(s->flags & HF_SVME_MASK) || !s->pe)
7100 goto illegal_op;
7101 if (s->cpl != 0) {
7102 gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
7103 break;
7104 } else {
7105 gen_helper_vmrun(tcg_const_i32(s->aflag),
7106 tcg_const_i32(s->pc - pc_start));
7107 tcg_gen_exit_tb(0);
7108 s->is_jmp = 3;
7110 break;
7111 case 1: /* VMMCALL */
7112 if (!(s->flags & HF_SVME_MASK))
7113 goto illegal_op;
7114 gen_helper_vmmcall();
7115 break;
7116 case 2: /* VMLOAD */
7117 if (!(s->flags & HF_SVME_MASK) || !s->pe)
7118 goto illegal_op;
7119 if (s->cpl != 0) {
7120 gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
7121 break;
7122 } else {
7123 gen_helper_vmload(tcg_const_i32(s->aflag));
7125 break;
7126 case 3: /* VMSAVE */
7127 if (!(s->flags & HF_SVME_MASK) || !s->pe)
7128 goto illegal_op;
7129 if (s->cpl != 0) {
7130 gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
7131 break;
7132 } else {
7133 gen_helper_vmsave(tcg_const_i32(s->aflag));
7135 break;
7136 case 4: /* STGI */
7137 if ((!(s->flags & HF_SVME_MASK) &&
7138 !(s->cpuid_ext3_features & CPUID_EXT3_SKINIT)) ||
7139 !s->pe)
7140 goto illegal_op;
7141 if (s->cpl != 0) {
7142 gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
7143 break;
7144 } else {
7145 gen_helper_stgi();
7147 break;
7148 case 5: /* CLGI */
7149 if (!(s->flags & HF_SVME_MASK) || !s->pe)
7150 goto illegal_op;
7151 if (s->cpl != 0) {
7152 gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
7153 break;
7154 } else {
7155 gen_helper_clgi();
7157 break;
7158 case 6: /* SKINIT */
7159 if ((!(s->flags & HF_SVME_MASK) &&
7160 !(s->cpuid_ext3_features & CPUID_EXT3_SKINIT)) ||
7161 !s->pe)
7162 goto illegal_op;
7163 gen_helper_skinit();
7164 break;
7165 case 7: /* INVLPGA */
7166 if (!(s->flags & HF_SVME_MASK) || !s->pe)
7167 goto illegal_op;
7168 if (s->cpl != 0) {
7169 gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
7170 break;
7171 } else {
7172 gen_helper_invlpga(tcg_const_i32(s->aflag));
7174 break;
7175 default:
7176 goto illegal_op;
7178 } else if (s->cpl != 0) {
7179 gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
7180 } else {
7181 gen_svm_check_intercept(s, pc_start,
7182 op==2 ? SVM_EXIT_GDTR_WRITE : SVM_EXIT_IDTR_WRITE);
7183 gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
7184 gen_op_ld_T1_A0(OT_WORD + s->mem_index);
7185 gen_add_A0_im(s, 2);
7186 gen_op_ld_T0_A0(CODE64(s) + OT_LONG + s->mem_index);
7187 if (!s->dflag)
7188 gen_op_andl_T0_im(0xffffff);
7189 if (op == 2) {
7190 tcg_gen_st_tl(cpu_T[0], cpu_env, offsetof(CPUX86State,gdt.base));
7191 tcg_gen_st32_tl(cpu_T[1], cpu_env, offsetof(CPUX86State,gdt.limit));
7192 } else {
7193 tcg_gen_st_tl(cpu_T[0], cpu_env, offsetof(CPUX86State,idt.base));
7194 tcg_gen_st32_tl(cpu_T[1], cpu_env, offsetof(CPUX86State,idt.limit));
7197 break;
7198 case 4: /* smsw */
7199 gen_svm_check_intercept(s, pc_start, SVM_EXIT_READ_CR0);
7200 #if defined TARGET_X86_64 && defined HOST_WORDS_BIGENDIAN
7201 tcg_gen_ld32u_tl(cpu_T[0], cpu_env, offsetof(CPUX86State,cr[0]) + 4);
7202 #else
7203 tcg_gen_ld32u_tl(cpu_T[0], cpu_env, offsetof(CPUX86State,cr[0]));
7204 #endif
7205 gen_ldst_modrm(s, modrm, OT_WORD, OR_TMP0, 1);
7206 break;
7207 case 6: /* lmsw */
7208 if (s->cpl != 0) {
7209 gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
7210 } else {
7211 gen_svm_check_intercept(s, pc_start, SVM_EXIT_WRITE_CR0);
7212 gen_ldst_modrm(s, modrm, OT_WORD, OR_TMP0, 0);
7213 gen_helper_lmsw(cpu_T[0]);
7214 gen_jmp_im(s->pc - s->cs_base);
7215 gen_eob(s);
7217 break;
7218 case 7:
7219 if (mod != 3) { /* invlpg */
7220 if (s->cpl != 0) {
7221 gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
7222 } else {
7223 if (s->cc_op != CC_OP_DYNAMIC)
7224 gen_op_set_cc_op(s->cc_op);
7225 gen_jmp_im(pc_start - s->cs_base);
7226 gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
7227 gen_helper_invlpg(cpu_A0);
7228 gen_jmp_im(s->pc - s->cs_base);
7229 gen_eob(s);
7231 } else {
7232 switch (rm) {
7233 case 0: /* swapgs */
7234 #ifdef TARGET_X86_64
7235 if (CODE64(s)) {
7236 if (s->cpl != 0) {
7237 gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
7238 } else {
7239 tcg_gen_ld_tl(cpu_T[0], cpu_env,
7240 offsetof(CPUX86State,segs[R_GS].base));
7241 tcg_gen_ld_tl(cpu_T[1], cpu_env,
7242 offsetof(CPUX86State,kernelgsbase));
7243 tcg_gen_st_tl(cpu_T[1], cpu_env,
7244 offsetof(CPUX86State,segs[R_GS].base));
7245 tcg_gen_st_tl(cpu_T[0], cpu_env,
7246 offsetof(CPUX86State,kernelgsbase));
7248 } else
7249 #endif
7251 goto illegal_op;
7253 break;
7254 case 1: /* rdtscp */
7255 if (!(s->cpuid_ext2_features & CPUID_EXT2_RDTSCP))
7256 goto illegal_op;
7257 if (s->cc_op != CC_OP_DYNAMIC)
7258 gen_op_set_cc_op(s->cc_op);
7259 gen_jmp_im(pc_start - s->cs_base);
7260 if (use_icount)
7261 gen_io_start();
7262 gen_helper_rdtscp();
7263 if (use_icount) {
7264 gen_io_end();
7265 gen_jmp(s, s->pc - s->cs_base);
7267 break;
7268 default:
7269 goto illegal_op;
7272 break;
7273 default:
7274 goto illegal_op;
7276 break;
7277 case 0x108: /* invd */
7278 case 0x109: /* wbinvd */
7279 if (s->cpl != 0) {
7280 gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
7281 } else {
7282 gen_svm_check_intercept(s, pc_start, (b & 2) ? SVM_EXIT_INVD : SVM_EXIT_WBINVD);
7283 /* nothing to do */
7285 break;
7286 case 0x63: /* arpl or movslS (x86_64) */
7287 #ifdef TARGET_X86_64
7288 if (CODE64(s)) {
7289 int d_ot;
7290 /* d_ot is the size of destination */
7291 d_ot = dflag + OT_WORD;
7293 modrm = ldub_code(s->pc++);
7294 reg = ((modrm >> 3) & 7) | rex_r;
7295 mod = (modrm >> 6) & 3;
7296 rm = (modrm & 7) | REX_B(s);
7298 if (mod == 3) {
7299 gen_op_mov_TN_reg(OT_LONG, 0, rm);
7300 /* sign extend */
7301 if (d_ot == OT_QUAD)
7302 tcg_gen_ext32s_tl(cpu_T[0], cpu_T[0]);
7303 gen_op_mov_reg_T0(d_ot, reg);
7304 } else {
7305 gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
7306 if (d_ot == OT_QUAD) {
7307 gen_op_lds_T0_A0(OT_LONG + s->mem_index);
7308 } else {
7309 gen_op_ld_T0_A0(OT_LONG + s->mem_index);
7311 gen_op_mov_reg_T0(d_ot, reg);
7313 } else
7314 #endif
7316 int label1;
7317 TCGv t0, t1, t2, a0;
7319 if (!s->pe || s->vm86)
7320 goto illegal_op;
7321 t0 = tcg_temp_local_new();
7322 t1 = tcg_temp_local_new();
7323 t2 = tcg_temp_local_new();
7324 ot = OT_WORD;
7325 modrm = ldub_code(s->pc++);
7326 reg = (modrm >> 3) & 7;
7327 mod = (modrm >> 6) & 3;
7328 rm = modrm & 7;
7329 if (mod != 3) {
7330 gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
7331 gen_op_ld_v(ot + s->mem_index, t0, cpu_A0);
7332 a0 = tcg_temp_local_new();
7333 tcg_gen_mov_tl(a0, cpu_A0);
7334 } else {
7335 gen_op_mov_v_reg(ot, t0, rm);
7336 TCGV_UNUSED(a0);
7338 gen_op_mov_v_reg(ot, t1, reg);
7339 tcg_gen_andi_tl(cpu_tmp0, t0, 3);
7340 tcg_gen_andi_tl(t1, t1, 3);
7341 tcg_gen_movi_tl(t2, 0);
7342 label1 = gen_new_label();
7343 tcg_gen_brcond_tl(TCG_COND_GE, cpu_tmp0, t1, label1);
7344 tcg_gen_andi_tl(t0, t0, ~3);
7345 tcg_gen_or_tl(t0, t0, t1);
7346 tcg_gen_movi_tl(t2, CC_Z);
7347 gen_set_label(label1);
7348 if (mod != 3) {
7349 gen_op_st_v(ot + s->mem_index, t0, a0);
7350 tcg_temp_free(a0);
7351 } else {
7352 gen_op_mov_reg_v(ot, rm, t0);
7354 if (s->cc_op != CC_OP_DYNAMIC)
7355 gen_op_set_cc_op(s->cc_op);
7356 gen_compute_eflags(cpu_cc_src);
7357 tcg_gen_andi_tl(cpu_cc_src, cpu_cc_src, ~CC_Z);
7358 tcg_gen_or_tl(cpu_cc_src, cpu_cc_src, t2);
7359 s->cc_op = CC_OP_EFLAGS;
7360 tcg_temp_free(t0);
7361 tcg_temp_free(t1);
7362 tcg_temp_free(t2);
7364 break;
7365 case 0x102: /* lar */
7366 case 0x103: /* lsl */
7368 int label1;
7369 TCGv t0;
7370 if (!s->pe || s->vm86)
7371 goto illegal_op;
7372 ot = dflag ? OT_LONG : OT_WORD;
7373 modrm = ldub_code(s->pc++);
7374 reg = ((modrm >> 3) & 7) | rex_r;
7375 gen_ldst_modrm(s, modrm, OT_WORD, OR_TMP0, 0);
7376 t0 = tcg_temp_local_new();
7377 if (s->cc_op != CC_OP_DYNAMIC)
7378 gen_op_set_cc_op(s->cc_op);
7379 if (b == 0x102)
7380 gen_helper_lar(t0, cpu_T[0]);
7381 else
7382 gen_helper_lsl(t0, cpu_T[0]);
7383 tcg_gen_andi_tl(cpu_tmp0, cpu_cc_src, CC_Z);
7384 label1 = gen_new_label();
7385 tcg_gen_brcondi_tl(TCG_COND_EQ, cpu_tmp0, 0, label1);
7386 gen_op_mov_reg_v(ot, reg, t0);
7387 gen_set_label(label1);
7388 s->cc_op = CC_OP_EFLAGS;
7389 tcg_temp_free(t0);
7391 break;
7392 case 0x118:
7393 modrm = ldub_code(s->pc++);
7394 mod = (modrm >> 6) & 3;
7395 op = (modrm >> 3) & 7;
7396 switch(op) {
7397 case 0: /* prefetchnta */
7398 case 1: /* prefetchnt0 */
7399 case 2: /* prefetchnt0 */
7400 case 3: /* prefetchnt0 */
7401 if (mod == 3)
7402 goto illegal_op;
7403 gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
7404 /* nothing more to do */
7405 break;
7406 default: /* nop (multi byte) */
7407 gen_nop_modrm(s, modrm);
7408 break;
7410 break;
7411 case 0x119 ... 0x11f: /* nop (multi byte) */
7412 modrm = ldub_code(s->pc++);
7413 gen_nop_modrm(s, modrm);
7414 break;
7415 case 0x120: /* mov reg, crN */
7416 case 0x122: /* mov crN, reg */
7417 if (s->cpl != 0) {
7418 gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
7419 } else {
7420 modrm = ldub_code(s->pc++);
7421 if ((modrm & 0xc0) != 0xc0)
7422 goto illegal_op;
7423 rm = (modrm & 7) | REX_B(s);
7424 reg = ((modrm >> 3) & 7) | rex_r;
7425 if (CODE64(s))
7426 ot = OT_QUAD;
7427 else
7428 ot = OT_LONG;
7429 if ((prefixes & PREFIX_LOCK) && (reg == 0) &&
7430 (s->cpuid_ext3_features & CPUID_EXT3_CR8LEG)) {
7431 reg = 8;
7433 switch(reg) {
7434 case 0:
7435 case 2:
7436 case 3:
7437 case 4:
7438 case 8:
7439 if (s->cc_op != CC_OP_DYNAMIC)
7440 gen_op_set_cc_op(s->cc_op);
7441 gen_jmp_im(pc_start - s->cs_base);
7442 if (b & 2) {
7443 gen_op_mov_TN_reg(ot, 0, rm);
7444 gen_helper_write_crN(tcg_const_i32(reg), cpu_T[0]);
7445 gen_jmp_im(s->pc - s->cs_base);
7446 gen_eob(s);
7447 } else {
7448 gen_helper_read_crN(cpu_T[0], tcg_const_i32(reg));
7449 gen_op_mov_reg_T0(ot, rm);
7451 break;
7452 default:
7453 goto illegal_op;
7456 break;
7457 case 0x121: /* mov reg, drN */
7458 case 0x123: /* mov drN, reg */
7459 if (s->cpl != 0) {
7460 gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
7461 } else {
7462 modrm = ldub_code(s->pc++);
7463 if ((modrm & 0xc0) != 0xc0)
7464 goto illegal_op;
7465 rm = (modrm & 7) | REX_B(s);
7466 reg = ((modrm >> 3) & 7) | rex_r;
7467 if (CODE64(s))
7468 ot = OT_QUAD;
7469 else
7470 ot = OT_LONG;
7471 /* XXX: do it dynamically with CR4.DE bit */
7472 if (reg == 4 || reg == 5 || reg >= 8)
7473 goto illegal_op;
7474 if (b & 2) {
7475 gen_svm_check_intercept(s, pc_start, SVM_EXIT_WRITE_DR0 + reg);
7476 gen_op_mov_TN_reg(ot, 0, rm);
7477 gen_helper_movl_drN_T0(tcg_const_i32(reg), cpu_T[0]);
7478 gen_jmp_im(s->pc - s->cs_base);
7479 gen_eob(s);
7480 } else {
7481 gen_svm_check_intercept(s, pc_start, SVM_EXIT_READ_DR0 + reg);
7482 tcg_gen_ld_tl(cpu_T[0], cpu_env, offsetof(CPUX86State,dr[reg]));
7483 gen_op_mov_reg_T0(ot, rm);
7486 break;
7487 case 0x106: /* clts */
7488 if (s->cpl != 0) {
7489 gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
7490 } else {
7491 gen_svm_check_intercept(s, pc_start, SVM_EXIT_WRITE_CR0);
7492 gen_helper_clts();
7493 /* abort block because static cpu state changed */
7494 gen_jmp_im(s->pc - s->cs_base);
7495 gen_eob(s);
7497 break;
7498 /* MMX/3DNow!/SSE/SSE2/SSE3/SSSE3/SSE4 support */
7499 case 0x1c3: /* MOVNTI reg, mem */
7500 if (!(s->cpuid_features & CPUID_SSE2))
7501 goto illegal_op;
7502 ot = s->dflag == 2 ? OT_QUAD : OT_LONG;
7503 modrm = ldub_code(s->pc++);
7504 mod = (modrm >> 6) & 3;
7505 if (mod == 3)
7506 goto illegal_op;
7507 reg = ((modrm >> 3) & 7) | rex_r;
7508 /* generate a generic store */
7509 gen_ldst_modrm(s, modrm, ot, reg, 1);
7510 break;
7511 case 0x1ae:
7512 modrm = ldub_code(s->pc++);
7513 mod = (modrm >> 6) & 3;
7514 op = (modrm >> 3) & 7;
7515 switch(op) {
7516 case 0: /* fxsave */
7517 if (mod == 3 || !(s->cpuid_features & CPUID_FXSR) ||
7518 (s->prefix & PREFIX_LOCK))
7519 goto illegal_op;
7520 if ((s->flags & HF_EM_MASK) || (s->flags & HF_TS_MASK)) {
7521 gen_exception(s, EXCP07_PREX, pc_start - s->cs_base);
7522 break;
7524 gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
7525 if (s->cc_op != CC_OP_DYNAMIC)
7526 gen_op_set_cc_op(s->cc_op);
7527 gen_jmp_im(pc_start - s->cs_base);
7528 gen_helper_fxsave(cpu_A0, tcg_const_i32((s->dflag == 2)));
7529 break;
7530 case 1: /* fxrstor */
7531 if (mod == 3 || !(s->cpuid_features & CPUID_FXSR) ||
7532 (s->prefix & PREFIX_LOCK))
7533 goto illegal_op;
7534 if ((s->flags & HF_EM_MASK) || (s->flags & HF_TS_MASK)) {
7535 gen_exception(s, EXCP07_PREX, pc_start - s->cs_base);
7536 break;
7538 gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
7539 if (s->cc_op != CC_OP_DYNAMIC)
7540 gen_op_set_cc_op(s->cc_op);
7541 gen_jmp_im(pc_start - s->cs_base);
7542 gen_helper_fxrstor(cpu_A0, tcg_const_i32((s->dflag == 2)));
7543 break;
7544 case 2: /* ldmxcsr */
7545 case 3: /* stmxcsr */
7546 if (s->flags & HF_TS_MASK) {
7547 gen_exception(s, EXCP07_PREX, pc_start - s->cs_base);
7548 break;
7550 if ((s->flags & HF_EM_MASK) || !(s->flags & HF_OSFXSR_MASK) ||
7551 mod == 3)
7552 goto illegal_op;
7553 gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
7554 if (op == 2) {
7555 gen_op_ld_T0_A0(OT_LONG + s->mem_index);
7556 tcg_gen_st32_tl(cpu_T[0], cpu_env, offsetof(CPUX86State, mxcsr));
7557 } else {
7558 tcg_gen_ld32u_tl(cpu_T[0], cpu_env, offsetof(CPUX86State, mxcsr));
7559 gen_op_st_T0_A0(OT_LONG + s->mem_index);
7561 break;
7562 case 5: /* lfence */
7563 case 6: /* mfence */
7564 if ((modrm & 0xc7) != 0xc0 || !(s->cpuid_features & CPUID_SSE))
7565 goto illegal_op;
7566 break;
7567 case 7: /* sfence / clflush */
7568 if ((modrm & 0xc7) == 0xc0) {
7569 /* sfence */
7570 /* XXX: also check for cpuid_ext2_features & CPUID_EXT2_EMMX */
7571 if (!(s->cpuid_features & CPUID_SSE))
7572 goto illegal_op;
7573 } else {
7574 /* clflush */
7575 if (!(s->cpuid_features & CPUID_CLFLUSH))
7576 goto illegal_op;
7577 gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
7579 break;
7580 default:
7581 goto illegal_op;
7583 break;
7584 case 0x10d: /* 3DNow! prefetch(w) */
7585 modrm = ldub_code(s->pc++);
7586 mod = (modrm >> 6) & 3;
7587 if (mod == 3)
7588 goto illegal_op;
7589 gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
7590 /* ignore for now */
7591 break;
7592 case 0x1aa: /* rsm */
7593 gen_svm_check_intercept(s, pc_start, SVM_EXIT_RSM);
7594 if (!(s->flags & HF_SMM_MASK))
7595 goto illegal_op;
7596 if (s->cc_op != CC_OP_DYNAMIC) {
7597 gen_op_set_cc_op(s->cc_op);
7598 s->cc_op = CC_OP_DYNAMIC;
7600 gen_jmp_im(s->pc - s->cs_base);
7601 gen_helper_rsm();
7602 gen_eob(s);
7603 break;
7604 case 0x1b8: /* SSE4.2 popcnt */
7605 if ((prefixes & (PREFIX_REPZ | PREFIX_LOCK | PREFIX_REPNZ)) !=
7606 PREFIX_REPZ)
7607 goto illegal_op;
7608 if (!(s->cpuid_ext_features & CPUID_EXT_POPCNT))
7609 goto illegal_op;
7611 modrm = ldub_code(s->pc++);
7612 reg = ((modrm >> 3) & 7);
7614 if (s->prefix & PREFIX_DATA)
7615 ot = OT_WORD;
7616 else if (s->dflag != 2)
7617 ot = OT_LONG;
7618 else
7619 ot = OT_QUAD;
7621 gen_ldst_modrm(s, modrm, ot, OR_TMP0, 0);
7622 gen_helper_popcnt(cpu_T[0], cpu_T[0], tcg_const_i32(ot));
7623 gen_op_mov_reg_T0(ot, reg);
7625 s->cc_op = CC_OP_EFLAGS;
7626 break;
7627 case 0x10e ... 0x10f:
7628 /* 3DNow! instructions, ignore prefixes */
7629 s->prefix &= ~(PREFIX_REPZ | PREFIX_REPNZ | PREFIX_DATA);
7630 case 0x110 ... 0x117:
7631 case 0x128 ... 0x12f:
7632 case 0x138 ... 0x13a:
7633 case 0x150 ... 0x179:
7634 case 0x17c ... 0x17f:
7635 case 0x1c2:
7636 case 0x1c4 ... 0x1c6:
7637 case 0x1d0 ... 0x1fe:
7638 gen_sse(s, b, pc_start, rex_r);
7639 break;
7640 default:
7641 goto illegal_op;
7643 /* lock generation */
7644 if (s->prefix & PREFIX_LOCK)
7645 gen_helper_unlock();
7646 return s->pc;
7647 illegal_op:
7648 if (s->prefix & PREFIX_LOCK)
7649 gen_helper_unlock();
7650 /* XXX: ensure that no lock was generated */
7651 gen_exception(s, EXCP06_ILLOP, pc_start - s->cs_base);
7652 return s->pc;
7655 void optimize_flags_init(void)
7657 #if TCG_TARGET_REG_BITS == 32
7658 assert(sizeof(CCTable) == (1 << 3));
7659 #else
7660 assert(sizeof(CCTable) == (1 << 4));
7661 #endif
7662 cpu_env = tcg_global_reg_new_ptr(TCG_AREG0, "env");
7663 cpu_cc_op = tcg_global_mem_new_i32(TCG_AREG0,
7664 offsetof(CPUState, cc_op), "cc_op");
7665 cpu_cc_src = tcg_global_mem_new(TCG_AREG0, offsetof(CPUState, cc_src),
7666 "cc_src");
7667 cpu_cc_dst = tcg_global_mem_new(TCG_AREG0, offsetof(CPUState, cc_dst),
7668 "cc_dst");
7669 cpu_cc_tmp = tcg_global_mem_new(TCG_AREG0, offsetof(CPUState, cc_tmp),
7670 "cc_tmp");
7672 #ifdef TARGET_X86_64
7673 cpu_regs[R_EAX] = tcg_global_mem_new_i64(TCG_AREG0,
7674 offsetof(CPUState, regs[R_EAX]), "rax");
7675 cpu_regs[R_ECX] = tcg_global_mem_new_i64(TCG_AREG0,
7676 offsetof(CPUState, regs[R_ECX]), "rcx");
7677 cpu_regs[R_EDX] = tcg_global_mem_new_i64(TCG_AREG0,
7678 offsetof(CPUState, regs[R_EDX]), "rdx");
7679 cpu_regs[R_EBX] = tcg_global_mem_new_i64(TCG_AREG0,
7680 offsetof(CPUState, regs[R_EBX]), "rbx");
7681 cpu_regs[R_ESP] = tcg_global_mem_new_i64(TCG_AREG0,
7682 offsetof(CPUState, regs[R_ESP]), "rsp");
7683 cpu_regs[R_EBP] = tcg_global_mem_new_i64(TCG_AREG0,
7684 offsetof(CPUState, regs[R_EBP]), "rbp");
7685 cpu_regs[R_ESI] = tcg_global_mem_new_i64(TCG_AREG0,
7686 offsetof(CPUState, regs[R_ESI]), "rsi");
7687 cpu_regs[R_EDI] = tcg_global_mem_new_i64(TCG_AREG0,
7688 offsetof(CPUState, regs[R_EDI]), "rdi");
7689 cpu_regs[8] = tcg_global_mem_new_i64(TCG_AREG0,
7690 offsetof(CPUState, regs[8]), "r8");
7691 cpu_regs[9] = tcg_global_mem_new_i64(TCG_AREG0,
7692 offsetof(CPUState, regs[9]), "r9");
7693 cpu_regs[10] = tcg_global_mem_new_i64(TCG_AREG0,
7694 offsetof(CPUState, regs[10]), "r10");
7695 cpu_regs[11] = tcg_global_mem_new_i64(TCG_AREG0,
7696 offsetof(CPUState, regs[11]), "r11");
7697 cpu_regs[12] = tcg_global_mem_new_i64(TCG_AREG0,
7698 offsetof(CPUState, regs[12]), "r12");
7699 cpu_regs[13] = tcg_global_mem_new_i64(TCG_AREG0,
7700 offsetof(CPUState, regs[13]), "r13");
7701 cpu_regs[14] = tcg_global_mem_new_i64(TCG_AREG0,
7702 offsetof(CPUState, regs[14]), "r14");
7703 cpu_regs[15] = tcg_global_mem_new_i64(TCG_AREG0,
7704 offsetof(CPUState, regs[15]), "r15");
7705 #else
7706 cpu_regs[R_EAX] = tcg_global_mem_new_i32(TCG_AREG0,
7707 offsetof(CPUState, regs[R_EAX]), "eax");
7708 cpu_regs[R_ECX] = tcg_global_mem_new_i32(TCG_AREG0,
7709 offsetof(CPUState, regs[R_ECX]), "ecx");
7710 cpu_regs[R_EDX] = tcg_global_mem_new_i32(TCG_AREG0,
7711 offsetof(CPUState, regs[R_EDX]), "edx");
7712 cpu_regs[R_EBX] = tcg_global_mem_new_i32(TCG_AREG0,
7713 offsetof(CPUState, regs[R_EBX]), "ebx");
7714 cpu_regs[R_ESP] = tcg_global_mem_new_i32(TCG_AREG0,
7715 offsetof(CPUState, regs[R_ESP]), "esp");
7716 cpu_regs[R_EBP] = tcg_global_mem_new_i32(TCG_AREG0,
7717 offsetof(CPUState, regs[R_EBP]), "ebp");
7718 cpu_regs[R_ESI] = tcg_global_mem_new_i32(TCG_AREG0,
7719 offsetof(CPUState, regs[R_ESI]), "esi");
7720 cpu_regs[R_EDI] = tcg_global_mem_new_i32(TCG_AREG0,
7721 offsetof(CPUState, regs[R_EDI]), "edi");
7722 #endif
7724 /* register helpers */
7725 #define GEN_HELPER 2
7726 #include "helper.h"
7729 /* generate intermediate code in gen_opc_buf and gen_opparam_buf for
7730 basic block 'tb'. If search_pc is TRUE, also generate PC
7731 information for each intermediate instruction. */
7732 static inline void gen_intermediate_code_internal(CPUState *env,
7733 TranslationBlock *tb,
7734 int search_pc)
7736 DisasContext dc1, *dc = &dc1;
7737 target_ulong pc_ptr;
7738 uint16_t *gen_opc_end;
7739 CPUBreakpoint *bp;
7740 int j, lj, cflags;
7741 uint64_t flags;
7742 target_ulong pc_start;
7743 target_ulong cs_base;
7744 int num_insns;
7745 int max_insns;
7747 /* generate intermediate code */
7748 pc_start = tb->pc;
7749 cs_base = tb->cs_base;
7750 flags = tb->flags;
7751 cflags = tb->cflags;
7753 dc->pe = (flags >> HF_PE_SHIFT) & 1;
7754 dc->code32 = (flags >> HF_CS32_SHIFT) & 1;
7755 dc->ss32 = (flags >> HF_SS32_SHIFT) & 1;
7756 dc->addseg = (flags >> HF_ADDSEG_SHIFT) & 1;
7757 dc->f_st = 0;
7758 dc->vm86 = (flags >> VM_SHIFT) & 1;
7759 dc->cpl = (flags >> HF_CPL_SHIFT) & 3;
7760 dc->iopl = (flags >> IOPL_SHIFT) & 3;
7761 dc->tf = (flags >> TF_SHIFT) & 1;
7762 dc->singlestep_enabled = env->singlestep_enabled;
7763 dc->cc_op = CC_OP_DYNAMIC;
7764 dc->cs_base = cs_base;
7765 dc->tb = tb;
7766 dc->popl_esp_hack = 0;
7767 /* select memory access functions */
7768 dc->mem_index = 0;
7769 if (flags & HF_SOFTMMU_MASK) {
7770 if (dc->cpl == 3)
7771 dc->mem_index = 2 * 4;
7772 else
7773 dc->mem_index = 1 * 4;
7775 dc->cpuid_features = env->cpuid_features;
7776 dc->cpuid_ext_features = env->cpuid_ext_features;
7777 dc->cpuid_ext2_features = env->cpuid_ext2_features;
7778 dc->cpuid_ext3_features = env->cpuid_ext3_features;
7779 #ifdef TARGET_X86_64
7780 dc->lma = (flags >> HF_LMA_SHIFT) & 1;
7781 dc->code64 = (flags >> HF_CS64_SHIFT) & 1;
7782 #endif
7783 dc->flags = flags;
7784 dc->jmp_opt = !(dc->tf || env->singlestep_enabled ||
7785 (flags & HF_INHIBIT_IRQ_MASK)
7786 #ifndef CONFIG_SOFTMMU
7787 || (flags & HF_SOFTMMU_MASK)
7788 #endif
7790 #if 0
7791 /* check addseg logic */
7792 if (!dc->addseg && (dc->vm86 || !dc->pe || !dc->code32))
7793 printf("ERROR addseg\n");
7794 #endif
7796 cpu_T[0] = tcg_temp_new();
7797 cpu_T[1] = tcg_temp_new();
7798 cpu_A0 = tcg_temp_new();
7799 cpu_T3 = tcg_temp_new();
7801 cpu_tmp0 = tcg_temp_new();
7802 cpu_tmp1_i64 = tcg_temp_new_i64();
7803 cpu_tmp2_i32 = tcg_temp_new_i32();
7804 cpu_tmp3_i32 = tcg_temp_new_i32();
7805 cpu_tmp4 = tcg_temp_new();
7806 cpu_tmp5 = tcg_temp_new();
7807 cpu_ptr0 = tcg_temp_new_ptr();
7808 cpu_ptr1 = tcg_temp_new_ptr();
7810 gen_opc_end = gen_opc_buf + OPC_MAX_SIZE;
7812 dc->is_jmp = DISAS_NEXT;
7813 pc_ptr = pc_start;
7814 lj = -1;
7815 num_insns = 0;
7816 max_insns = tb->cflags & CF_COUNT_MASK;
7817 if (max_insns == 0)
7818 max_insns = CF_COUNT_MASK;
7820 gen_icount_start();
7821 for(;;) {
7822 if (unlikely(!QTAILQ_EMPTY(&env->breakpoints))) {
7823 QTAILQ_FOREACH(bp, &env->breakpoints, entry) {
7824 if (bp->pc == pc_ptr &&
7825 !((bp->flags & BP_CPU) && (tb->flags & HF_RF_MASK))) {
7826 gen_debug(dc, pc_ptr - dc->cs_base);
7827 break;
7831 if (search_pc) {
7832 j = gen_opc_ptr - gen_opc_buf;
7833 if (lj < j) {
7834 lj++;
7835 while (lj < j)
7836 gen_opc_instr_start[lj++] = 0;
7838 gen_opc_pc[lj] = pc_ptr;
7839 gen_opc_cc_op[lj] = dc->cc_op;
7840 gen_opc_instr_start[lj] = 1;
7841 gen_opc_icount[lj] = num_insns;
7843 if (num_insns + 1 == max_insns && (tb->cflags & CF_LAST_IO))
7844 gen_io_start();
7846 pc_ptr = disas_insn(dc, pc_ptr);
7847 num_insns++;
7848 /* stop translation if indicated */
7849 if (dc->is_jmp)
7850 break;
7851 /* if single step mode, we generate only one instruction and
7852 generate an exception */
7853 /* if irq were inhibited with HF_INHIBIT_IRQ_MASK, we clear
7854 the flag and abort the translation to give the irqs a
7855 change to be happen */
7856 if (dc->tf || dc->singlestep_enabled ||
7857 (flags & HF_INHIBIT_IRQ_MASK)) {
7858 gen_jmp_im(pc_ptr - dc->cs_base);
7859 gen_eob(dc);
7860 break;
7862 /* if too long translation, stop generation too */
7863 if (gen_opc_ptr >= gen_opc_end ||
7864 (pc_ptr - pc_start) >= (TARGET_PAGE_SIZE - 32) ||
7865 num_insns >= max_insns) {
7866 gen_jmp_im(pc_ptr - dc->cs_base);
7867 gen_eob(dc);
7868 break;
7870 if (singlestep) {
7871 gen_jmp_im(pc_ptr - dc->cs_base);
7872 gen_eob(dc);
7873 break;
7876 if (tb->cflags & CF_LAST_IO)
7877 gen_io_end();
7878 gen_icount_end(tb, num_insns);
7879 *gen_opc_ptr = INDEX_op_end;
7880 /* we don't forget to fill the last values */
7881 if (search_pc) {
7882 j = gen_opc_ptr - gen_opc_buf;
7883 lj++;
7884 while (lj <= j)
7885 gen_opc_instr_start[lj++] = 0;
7888 #ifdef DEBUG_DISAS
7889 log_cpu_state_mask(CPU_LOG_TB_CPU, env, X86_DUMP_CCOP);
7890 if (qemu_loglevel_mask(CPU_LOG_TB_IN_ASM)) {
7891 int disas_flags;
7892 qemu_log("----------------\n");
7893 qemu_log("IN: %s\n", lookup_symbol(pc_start));
7894 #ifdef TARGET_X86_64
7895 if (dc->code64)
7896 disas_flags = 2;
7897 else
7898 #endif
7899 disas_flags = !dc->code32;
7900 log_target_disas(pc_start, pc_ptr - pc_start, disas_flags);
7901 qemu_log("\n");
7903 #endif
7905 if (!search_pc) {
7906 tb->size = pc_ptr - pc_start;
7907 tb->icount = num_insns;
7911 void gen_intermediate_code(CPUState *env, TranslationBlock *tb)
7913 gen_intermediate_code_internal(env, tb, 0);
7916 void gen_intermediate_code_pc(CPUState *env, TranslationBlock *tb)
7918 gen_intermediate_code_internal(env, tb, 1);
7921 void gen_pc_load(CPUState *env, TranslationBlock *tb,
7922 unsigned long searched_pc, int pc_pos, void *puc)
7924 int cc_op;
7925 #ifdef DEBUG_DISAS
7926 if (qemu_loglevel_mask(CPU_LOG_TB_OP)) {
7927 int i;
7928 qemu_log("RESTORE:\n");
7929 for(i = 0;i <= pc_pos; i++) {
7930 if (gen_opc_instr_start[i]) {
7931 qemu_log("0x%04x: " TARGET_FMT_lx "\n", i, gen_opc_pc[i]);
7934 qemu_log("spc=0x%08lx pc_pos=0x%x eip=" TARGET_FMT_lx " cs_base=%x\n",
7935 searched_pc, pc_pos, gen_opc_pc[pc_pos] - tb->cs_base,
7936 (uint32_t)tb->cs_base);
7938 #endif
7939 env->eip = gen_opc_pc[pc_pos] - tb->cs_base;
7940 cc_op = gen_opc_cc_op[pc_pos];
7941 if (cc_op != CC_OP_DYNAMIC)
7942 env->cc_op = cc_op;