2 * QEMU ETRAX Ethernet Controller.
4 * Copyright (c) 2008 Edgar E. Iglesias, Axis Communications AB.
6 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 * of this software and associated documentation files (the "Software"), to deal
8 * in the Software without restriction, including without limitation the rights
9 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 * copies of the Software, and to permit persons to whom the Software is
11 * furnished to do so, subject to the following conditions:
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
32 /* Advertisement control register. */
33 #define ADVERTISE_10HALF 0x0020 /* Try for 10mbps half-duplex */
34 #define ADVERTISE_10FULL 0x0040 /* Try for 10mbps full-duplex */
35 #define ADVERTISE_100HALF 0x0080 /* Try for 100mbps half-duplex */
36 #define ADVERTISE_100FULL 0x0100 /* Try for 100mbps full-duplex */
39 * The MDIO extensions in the TDK PHY model were reversed engineered from the
40 * linux driver (PHYID and Diagnostics reg).
41 * TODO: Add friendly names for the register nums.
49 unsigned int (*read
)(struct qemu_phy
*phy
, unsigned int req
);
50 void (*write
)(struct qemu_phy
*phy
, unsigned int req
,
54 static unsigned int tdk_read(struct qemu_phy
*phy
, unsigned int req
)
66 /* Speeds and modes. */
67 r
|= (1 << 13) | (1 << 14);
68 r
|= (1 << 11) | (1 << 12);
69 r
|= (1 << 5); /* Autoneg complete. */
70 r
|= (1 << 3); /* Autoneg able. */
71 r
|= (1 << 2); /* link. */
74 /* Link partner ability.
75 We are kind; always agree with whatever best mode
76 the guest advertises. */
77 r
= 1 << 14; /* Success. */
78 /* Copy advertised modes. */
79 r
|= phy
->regs
[4] & (15 << 5);
80 /* Autoneg support. */
85 /* Diagnostics reg. */
92 /* Are we advertising 100 half or 100 duplex ? */
93 speed_100
= !!(phy
->regs
[4] & ADVERTISE_100HALF
);
94 speed_100
|= !!(phy
->regs
[4] & ADVERTISE_100FULL
);
96 /* Are we advertising 10 duplex or 100 duplex ? */
97 duplex
= !!(phy
->regs
[4] & ADVERTISE_100FULL
);
98 duplex
|= !!(phy
->regs
[4] & ADVERTISE_10FULL
);
99 r
= (speed_100
<< 10) | (duplex
<< 11);
104 r
= phy
->regs
[regnum
];
107 D(printf("\n%s %x = reg[%d]\n", __func__
, r
, regnum
));
112 tdk_write(struct qemu_phy
*phy
, unsigned int req
, unsigned int data
)
117 D(printf("%s reg[%d] = %x\n", __func__
, regnum
, data
));
120 phy
->regs
[regnum
] = data
;
126 tdk_init(struct qemu_phy
*phy
)
128 phy
->regs
[0] = 0x3100;
130 phy
->regs
[2] = 0x0300;
131 phy
->regs
[3] = 0xe400;
132 /* Autonegotiation advertisement reg. */
133 phy
->regs
[4] = 0x01E1;
136 phy
->read
= tdk_read
;
137 phy
->write
= tdk_write
;
164 struct qemu_phy
*devs
[32];
168 mdio_attach(struct qemu_mdio
*bus
, struct qemu_phy
*phy
, unsigned int addr
)
170 bus
->devs
[addr
& 0x1f] = phy
;
173 #ifdef USE_THIS_DEAD_CODE
175 mdio_detach(struct qemu_mdio
*bus
, struct qemu_phy
*phy
, unsigned int addr
)
177 bus
->devs
[addr
& 0x1f] = NULL
;
181 static void mdio_read_req(struct qemu_mdio
*bus
)
183 struct qemu_phy
*phy
;
185 phy
= bus
->devs
[bus
->addr
];
186 if (phy
&& phy
->read
)
187 bus
->data
= phy
->read(phy
, bus
->req
);
192 static void mdio_write_req(struct qemu_mdio
*bus
)
194 struct qemu_phy
*phy
;
196 phy
= bus
->devs
[bus
->addr
];
197 if (phy
&& phy
->write
)
198 phy
->write(phy
, bus
->req
, bus
->data
);
201 static void mdio_cycle(struct qemu_mdio
*bus
)
205 D(printf("mdc=%d mdio=%d state=%d cnt=%d drv=%d\n",
206 bus
->mdc
, bus
->mdio
, bus
->state
, bus
->cnt
, bus
->drive
));
209 printf("%d", bus
->mdio
);
215 if (bus
->cnt
>= (32 * 2) && !bus
->mdio
) {
225 printf("WARNING: no SOF\n");
226 if (bus
->cnt
== 1*2) {
236 bus
->opc
|= bus
->mdio
& 1;
237 if (bus
->cnt
== 2*2) {
247 bus
->addr
|= bus
->mdio
& 1;
249 if (bus
->cnt
== 5*2) {
259 bus
->req
|= bus
->mdio
& 1;
260 if (bus
->cnt
== 5*2) {
262 bus
->state
= TURNAROUND
;
267 if (bus
->mdc
&& bus
->cnt
== 2*2) {
274 bus
->mdio
= bus
->data
& 1;
282 bus
->mdio
= !!(bus
->data
& (1 << 15));
288 bus
->data
|= bus
->mdio
;
290 if (bus
->cnt
== 16 * 2) {
292 bus
->state
= PREAMBLE
;
304 /* ETRAX-FS Ethernet MAC block starts here. */
306 #define RW_MA0_LO 0x00
307 #define RW_MA0_HI 0x01
308 #define RW_MA1_LO 0x02
309 #define RW_MA1_HI 0x03
310 #define RW_GA_LO 0x04
311 #define RW_GA_HI 0x05
312 #define RW_GEN_CTRL 0x06
313 #define RW_REC_CTRL 0x07
314 #define RW_TR_CTRL 0x08
315 #define RW_CLR_ERR 0x09
316 #define RW_MGM_CTRL 0x0a
318 #define FS_ETH_MAX_REGS 0x17
327 /* Two addrs in the filter. */
328 uint8_t macaddr
[2][6];
329 uint32_t regs
[FS_ETH_MAX_REGS
];
331 struct etraxfs_dma_client
*dma_out
;
332 struct etraxfs_dma_client
*dma_in
;
335 struct qemu_mdio mdio_bus
;
336 unsigned int phyaddr
;
343 static void eth_validate_duplex(struct fs_eth
*eth
)
345 struct qemu_phy
*phy
;
346 unsigned int phy_duplex
;
347 unsigned int mac_duplex
;
350 phy
= eth
->mdio_bus
.devs
[eth
->phyaddr
];
351 phy_duplex
= !!(phy
->read(phy
, 18) & (1 << 11));
352 mac_duplex
= !!(eth
->regs
[RW_REC_CTRL
] & 128);
354 if (mac_duplex
!= phy_duplex
)
357 if (eth
->regs
[RW_GEN_CTRL
] & 1) {
358 if (new_mm
!= eth
->duplex_mismatch
) {
360 printf("HW: WARNING "
361 "ETH duplex mismatch MAC=%d PHY=%d\n",
362 mac_duplex
, phy_duplex
);
364 printf("HW: ETH duplex ok.\n");
366 eth
->duplex_mismatch
= new_mm
;
370 static uint32_t eth_readl (void *opaque
, target_phys_addr_t addr
)
372 struct fs_eth
*eth
= opaque
;
379 r
= eth
->mdio_bus
.mdio
& 1;
383 D(printf ("%s %x\n", __func__
, addr
* 4));
389 static void eth_update_ma(struct fs_eth
*eth
, int ma
)
400 eth
->macaddr
[ma
][i
++] = eth
->regs
[reg
];
401 eth
->macaddr
[ma
][i
++] = eth
->regs
[reg
] >> 8;
402 eth
->macaddr
[ma
][i
++] = eth
->regs
[reg
] >> 16;
403 eth
->macaddr
[ma
][i
++] = eth
->regs
[reg
] >> 24;
404 eth
->macaddr
[ma
][i
++] = eth
->regs
[reg
+ 1];
405 eth
->macaddr
[ma
][i
++] = eth
->regs
[reg
+ 1] >> 8;
407 D(printf("set mac%d=%x.%x.%x.%x.%x.%x\n", ma
,
408 eth
->macaddr
[ma
][0], eth
->macaddr
[ma
][1],
409 eth
->macaddr
[ma
][2], eth
->macaddr
[ma
][3],
410 eth
->macaddr
[ma
][4], eth
->macaddr
[ma
][5]));
414 eth_writel (void *opaque
, target_phys_addr_t addr
, uint32_t value
)
416 struct fs_eth
*eth
= opaque
;
423 eth
->regs
[addr
] = value
;
424 eth_update_ma(eth
, 0);
428 eth
->regs
[addr
] = value
;
429 eth_update_ma(eth
, 1);
433 /* Attach an MDIO/PHY abstraction. */
435 eth
->mdio_bus
.mdio
= value
& 1;
436 if (eth
->mdio_bus
.mdc
!= (value
& 4)) {
437 mdio_cycle(ð
->mdio_bus
);
438 eth_validate_duplex(eth
);
440 eth
->mdio_bus
.mdc
= !!(value
& 4);
444 eth
->regs
[addr
] = value
;
445 eth_validate_duplex(eth
);
449 eth
->regs
[addr
] = value
;
450 D(printf ("%s %x %x\n",
451 __func__
, addr
, value
));
456 /* The ETRAX FS has a groupt address table (GAT) which works like a k=1 bloom
457 filter dropping group addresses we have not joined. The filter has 64
458 bits (m). The has function is a simple nible xor of the group addr. */
459 static int eth_match_groupaddr(struct fs_eth
*eth
, const unsigned char *sa
)
462 int m_individual
= eth
->regs
[RW_REC_CTRL
] & 4;
465 /* First bit on the wire of a MAC address signals multicast or
467 if (!m_individual
&& !sa
[0] & 1)
470 /* Calculate the hash index for the GA registers. */
473 hsh
^= ((*sa
) >> 6) & 0x03;
475 hsh
^= ((*sa
) << 2) & 0x03c;
476 hsh
^= ((*sa
) >> 4) & 0xf;
478 hsh
^= ((*sa
) << 4) & 0x30;
479 hsh
^= ((*sa
) >> 2) & 0x3f;
482 hsh
^= ((*sa
) >> 6) & 0x03;
484 hsh
^= ((*sa
) << 2) & 0x03c;
485 hsh
^= ((*sa
) >> 4) & 0xf;
487 hsh
^= ((*sa
) << 4) & 0x30;
488 hsh
^= ((*sa
) >> 2) & 0x3f;
492 match
= eth
->regs
[RW_GA_HI
] & (1 << (hsh
- 32));
494 match
= eth
->regs
[RW_GA_LO
] & (1 << hsh
);
495 D(printf("hsh=%x ga=%x.%x mtch=%d\n", hsh
,
496 eth
->regs
[RW_GA_HI
], eth
->regs
[RW_GA_LO
], match
));
500 static int eth_can_receive(void *opaque
)
505 static void eth_receive(void *opaque
, const uint8_t *buf
, int size
)
507 unsigned char sa_bcast
[6] = {0xff, 0xff, 0xff, 0xff, 0xff, 0xff };
508 struct fs_eth
*eth
= opaque
;
509 int use_ma0
= eth
->regs
[RW_REC_CTRL
] & 1;
510 int use_ma1
= eth
->regs
[RW_REC_CTRL
] & 2;
511 int r_bcast
= eth
->regs
[RW_REC_CTRL
] & 8;
516 D(printf("%x.%x.%x.%x.%x.%x ma=%d %d bc=%d\n",
517 buf
[0], buf
[1], buf
[2], buf
[3], buf
[4], buf
[5],
518 use_ma0
, use_ma1
, r_bcast
));
520 /* Does the frame get through the address filters? */
521 if ((!use_ma0
|| memcmp(buf
, eth
->macaddr
[0], 6))
522 && (!use_ma1
|| memcmp(buf
, eth
->macaddr
[1], 6))
523 && (!r_bcast
|| memcmp(buf
, sa_bcast
, 6))
524 && !eth_match_groupaddr(eth
, buf
))
527 /* FIXME: Find another way to pass on the fake csum. */
528 etraxfs_dmac_input(eth
->dma_in
, (void *)buf
, size
+ 4, 1);
531 static int eth_tx_push(void *opaque
, unsigned char *buf
, int len
)
533 struct fs_eth
*eth
= opaque
;
535 D(printf("%s buf=%p len=%d\n", __func__
, buf
, len
));
536 qemu_send_packet(eth
->vc
, buf
, len
);
540 static void eth_set_link(VLANClientState
*vc
)
542 struct fs_eth
*eth
= vc
->opaque
;
543 D(printf("%s %d\n", __func__
, vc
->link_down
));
544 eth
->phy
.link
= !vc
->link_down
;
547 static CPUReadMemoryFunc
*eth_read
[] = {
552 static CPUWriteMemoryFunc
*eth_write
[] = {
557 static void eth_cleanup(VLANClientState
*vc
)
559 struct fs_eth
*eth
= vc
->opaque
;
561 cpu_unregister_io_memory(eth
->ethregs
);
563 qemu_free(eth
->dma_out
);
567 void *etraxfs_eth_init(NICInfo
*nd
, CPUState
*env
,
568 qemu_irq
*irq
, target_phys_addr_t base
, int phyaddr
)
570 struct etraxfs_dma_client
*dma
= NULL
;
571 struct fs_eth
*eth
= NULL
;
573 qemu_check_nic_model(nd
, "fseth");
575 dma
= qemu_mallocz(sizeof *dma
* 2);
577 eth
= qemu_mallocz(sizeof *eth
);
579 dma
[0].client
.push
= eth_tx_push
;
580 dma
[0].client
.opaque
= eth
;
581 dma
[1].client
.opaque
= eth
;
582 dma
[1].client
.pull
= NULL
;
587 eth
->dma_in
= dma
+ 1;
589 /* Connect the phy. */
590 eth
->phyaddr
= phyaddr
& 0x1f;
592 mdio_attach(ð
->mdio_bus
, ð
->phy
, eth
->phyaddr
);
594 eth
->ethregs
= cpu_register_io_memory(0, eth_read
, eth_write
, eth
);
595 cpu_register_physical_memory (base
, 0x5c, eth
->ethregs
);
597 eth
->vc
= qemu_new_vlan_client(nd
->vlan
, nd
->model
, nd
->name
,
598 eth_receive
, eth_can_receive
,
600 eth
->vc
->opaque
= eth
;
601 eth
->vc
->link_status_changed
= eth_set_link
;