2 * MIPS emulation helpers for qemu.
4 * Copyright (c) 2004-2005 Jocelyn Mayer
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
16 * You should have received a copy of the GNU Lesser General Public
17 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
21 #include "qemu/host-utils.h"
25 #if !defined(CONFIG_USER_ONLY)
26 #include "exec/softmmu_exec.h"
27 #endif /* !defined(CONFIG_USER_ONLY) */
29 #ifndef CONFIG_USER_ONLY
30 static inline void cpu_mips_tlb_flush (CPUMIPSState
*env
, int flush_global
);
33 /*****************************************************************************/
34 /* Exceptions processing helpers */
36 static inline void QEMU_NORETURN
do_raise_exception_err(CPUMIPSState
*env
,
41 if (exception
< EXCP_SC
) {
42 qemu_log("%s: %d %d\n", __func__
, exception
, error_code
);
44 env
->exception_index
= exception
;
45 env
->error_code
= error_code
;
48 /* now we have a real cpu fault */
49 cpu_restore_state(env
, pc
);
55 static inline void QEMU_NORETURN
do_raise_exception(CPUMIPSState
*env
,
59 do_raise_exception_err(env
, exception
, 0, pc
);
62 void helper_raise_exception_err(CPUMIPSState
*env
, uint32_t exception
,
65 do_raise_exception_err(env
, exception
, error_code
, 0);
68 void helper_raise_exception(CPUMIPSState
*env
, uint32_t exception
)
70 do_raise_exception(env
, exception
, 0);
73 #if defined(CONFIG_USER_ONLY)
74 #define HELPER_LD(name, insn, type) \
75 static inline type do_##name(CPUMIPSState *env, target_ulong addr, \
78 return (type) insn##_raw(addr); \
81 #define HELPER_LD(name, insn, type) \
82 static inline type do_##name(CPUMIPSState *env, target_ulong addr, \
87 case 0: return (type) cpu_##insn##_kernel(env, addr); break; \
88 case 1: return (type) cpu_##insn##_super(env, addr); break; \
90 case 2: return (type) cpu_##insn##_user(env, addr); break; \
94 HELPER_LD(lbu
, ldub
, uint8_t)
95 HELPER_LD(lw
, ldl
, int32_t)
97 HELPER_LD(ld
, ldq
, int64_t)
101 #if defined(CONFIG_USER_ONLY)
102 #define HELPER_ST(name, insn, type) \
103 static inline void do_##name(CPUMIPSState *env, target_ulong addr, \
104 type val, int mem_idx) \
106 insn##_raw(addr, val); \
109 #define HELPER_ST(name, insn, type) \
110 static inline void do_##name(CPUMIPSState *env, target_ulong addr, \
111 type val, int mem_idx) \
115 case 0: cpu_##insn##_kernel(env, addr, val); break; \
116 case 1: cpu_##insn##_super(env, addr, val); break; \
118 case 2: cpu_##insn##_user(env, addr, val); break; \
122 HELPER_ST(sb
, stb
, uint8_t)
123 HELPER_ST(sw
, stl
, uint32_t)
125 HELPER_ST(sd
, stq
, uint64_t)
129 target_ulong
helper_clo (target_ulong arg1
)
134 target_ulong
helper_clz (target_ulong arg1
)
139 #if defined(TARGET_MIPS64)
140 target_ulong
helper_dclo (target_ulong arg1
)
145 target_ulong
helper_dclz (target_ulong arg1
)
149 #endif /* TARGET_MIPS64 */
151 /* 64 bits arithmetic for 32 bits hosts */
152 static inline uint64_t get_HILO(CPUMIPSState
*env
)
154 return ((uint64_t)(env
->active_tc
.HI
[0]) << 32) | (uint32_t)env
->active_tc
.LO
[0];
157 static inline target_ulong
set_HIT0_LO(CPUMIPSState
*env
, uint64_t HILO
)
160 env
->active_tc
.LO
[0] = (int32_t)(HILO
& 0xFFFFFFFF);
161 tmp
= env
->active_tc
.HI
[0] = (int32_t)(HILO
>> 32);
165 static inline target_ulong
set_HI_LOT0(CPUMIPSState
*env
, uint64_t HILO
)
167 target_ulong tmp
= env
->active_tc
.LO
[0] = (int32_t)(HILO
& 0xFFFFFFFF);
168 env
->active_tc
.HI
[0] = (int32_t)(HILO
>> 32);
172 /* Multiplication variants of the vr54xx. */
173 target_ulong
helper_muls(CPUMIPSState
*env
, target_ulong arg1
,
176 return set_HI_LOT0(env
, 0 - ((int64_t)(int32_t)arg1
*
177 (int64_t)(int32_t)arg2
));
180 target_ulong
helper_mulsu(CPUMIPSState
*env
, target_ulong arg1
,
183 return set_HI_LOT0(env
, 0 - (uint64_t)(uint32_t)arg1
*
184 (uint64_t)(uint32_t)arg2
);
187 target_ulong
helper_macc(CPUMIPSState
*env
, target_ulong arg1
,
190 return set_HI_LOT0(env
, (int64_t)get_HILO(env
) + (int64_t)(int32_t)arg1
*
191 (int64_t)(int32_t)arg2
);
194 target_ulong
helper_macchi(CPUMIPSState
*env
, target_ulong arg1
,
197 return set_HIT0_LO(env
, (int64_t)get_HILO(env
) + (int64_t)(int32_t)arg1
*
198 (int64_t)(int32_t)arg2
);
201 target_ulong
helper_maccu(CPUMIPSState
*env
, target_ulong arg1
,
204 return set_HI_LOT0(env
, (uint64_t)get_HILO(env
) +
205 (uint64_t)(uint32_t)arg1
* (uint64_t)(uint32_t)arg2
);
208 target_ulong
helper_macchiu(CPUMIPSState
*env
, target_ulong arg1
,
211 return set_HIT0_LO(env
, (uint64_t)get_HILO(env
) +
212 (uint64_t)(uint32_t)arg1
* (uint64_t)(uint32_t)arg2
);
215 target_ulong
helper_msac(CPUMIPSState
*env
, target_ulong arg1
,
218 return set_HI_LOT0(env
, (int64_t)get_HILO(env
) - (int64_t)(int32_t)arg1
*
219 (int64_t)(int32_t)arg2
);
222 target_ulong
helper_msachi(CPUMIPSState
*env
, target_ulong arg1
,
225 return set_HIT0_LO(env
, (int64_t)get_HILO(env
) - (int64_t)(int32_t)arg1
*
226 (int64_t)(int32_t)arg2
);
229 target_ulong
helper_msacu(CPUMIPSState
*env
, target_ulong arg1
,
232 return set_HI_LOT0(env
, (uint64_t)get_HILO(env
) -
233 (uint64_t)(uint32_t)arg1
* (uint64_t)(uint32_t)arg2
);
236 target_ulong
helper_msachiu(CPUMIPSState
*env
, target_ulong arg1
,
239 return set_HIT0_LO(env
, (uint64_t)get_HILO(env
) -
240 (uint64_t)(uint32_t)arg1
* (uint64_t)(uint32_t)arg2
);
243 target_ulong
helper_mulhi(CPUMIPSState
*env
, target_ulong arg1
,
246 return set_HIT0_LO(env
, (int64_t)(int32_t)arg1
* (int64_t)(int32_t)arg2
);
249 target_ulong
helper_mulhiu(CPUMIPSState
*env
, target_ulong arg1
,
252 return set_HIT0_LO(env
, (uint64_t)(uint32_t)arg1
*
253 (uint64_t)(uint32_t)arg2
);
256 target_ulong
helper_mulshi(CPUMIPSState
*env
, target_ulong arg1
,
259 return set_HIT0_LO(env
, 0 - (int64_t)(int32_t)arg1
*
260 (int64_t)(int32_t)arg2
);
263 target_ulong
helper_mulshiu(CPUMIPSState
*env
, target_ulong arg1
,
266 return set_HIT0_LO(env
, 0 - (uint64_t)(uint32_t)arg1
*
267 (uint64_t)(uint32_t)arg2
);
270 #ifndef CONFIG_USER_ONLY
272 static inline hwaddr
do_translate_address(CPUMIPSState
*env
,
273 target_ulong address
,
278 lladdr
= cpu_mips_translate_address(env
, address
, rw
);
280 if (lladdr
== -1LL) {
287 #define HELPER_LD_ATOMIC(name, insn) \
288 target_ulong helper_##name(CPUMIPSState *env, target_ulong arg, int mem_idx) \
290 env->lladdr = do_translate_address(env, arg, 0); \
291 env->llval = do_##insn(env, arg, mem_idx); \
294 HELPER_LD_ATOMIC(ll
, lw
)
296 HELPER_LD_ATOMIC(lld
, ld
)
298 #undef HELPER_LD_ATOMIC
300 #define HELPER_ST_ATOMIC(name, ld_insn, st_insn, almask) \
301 target_ulong helper_##name(CPUMIPSState *env, target_ulong arg1, \
302 target_ulong arg2, int mem_idx) \
306 if (arg2 & almask) { \
307 env->CP0_BadVAddr = arg2; \
308 helper_raise_exception(env, EXCP_AdES); \
310 if (do_translate_address(env, arg2, 1) == env->lladdr) { \
311 tmp = do_##ld_insn(env, arg2, mem_idx); \
312 if (tmp == env->llval) { \
313 do_##st_insn(env, arg2, arg1, mem_idx); \
319 HELPER_ST_ATOMIC(sc
, lw
, sw
, 0x3)
321 HELPER_ST_ATOMIC(scd
, ld
, sd
, 0x7)
323 #undef HELPER_ST_ATOMIC
326 #ifdef TARGET_WORDS_BIGENDIAN
327 #define GET_LMASK(v) ((v) & 3)
328 #define GET_OFFSET(addr, offset) (addr + (offset))
330 #define GET_LMASK(v) (((v) & 3) ^ 3)
331 #define GET_OFFSET(addr, offset) (addr - (offset))
334 void helper_swl(CPUMIPSState
*env
, target_ulong arg1
, target_ulong arg2
,
337 do_sb(env
, arg2
, (uint8_t)(arg1
>> 24), mem_idx
);
339 if (GET_LMASK(arg2
) <= 2)
340 do_sb(env
, GET_OFFSET(arg2
, 1), (uint8_t)(arg1
>> 16), mem_idx
);
342 if (GET_LMASK(arg2
) <= 1)
343 do_sb(env
, GET_OFFSET(arg2
, 2), (uint8_t)(arg1
>> 8), mem_idx
);
345 if (GET_LMASK(arg2
) == 0)
346 do_sb(env
, GET_OFFSET(arg2
, 3), (uint8_t)arg1
, mem_idx
);
349 void helper_swr(CPUMIPSState
*env
, target_ulong arg1
, target_ulong arg2
,
352 do_sb(env
, arg2
, (uint8_t)arg1
, mem_idx
);
354 if (GET_LMASK(arg2
) >= 1)
355 do_sb(env
, GET_OFFSET(arg2
, -1), (uint8_t)(arg1
>> 8), mem_idx
);
357 if (GET_LMASK(arg2
) >= 2)
358 do_sb(env
, GET_OFFSET(arg2
, -2), (uint8_t)(arg1
>> 16), mem_idx
);
360 if (GET_LMASK(arg2
) == 3)
361 do_sb(env
, GET_OFFSET(arg2
, -3), (uint8_t)(arg1
>> 24), mem_idx
);
364 #if defined(TARGET_MIPS64)
365 /* "half" load and stores. We must do the memory access inline,
366 or fault handling won't work. */
368 #ifdef TARGET_WORDS_BIGENDIAN
369 #define GET_LMASK64(v) ((v) & 7)
371 #define GET_LMASK64(v) (((v) & 7) ^ 7)
374 void helper_sdl(CPUMIPSState
*env
, target_ulong arg1
, target_ulong arg2
,
377 do_sb(env
, arg2
, (uint8_t)(arg1
>> 56), mem_idx
);
379 if (GET_LMASK64(arg2
) <= 6)
380 do_sb(env
, GET_OFFSET(arg2
, 1), (uint8_t)(arg1
>> 48), mem_idx
);
382 if (GET_LMASK64(arg2
) <= 5)
383 do_sb(env
, GET_OFFSET(arg2
, 2), (uint8_t)(arg1
>> 40), mem_idx
);
385 if (GET_LMASK64(arg2
) <= 4)
386 do_sb(env
, GET_OFFSET(arg2
, 3), (uint8_t)(arg1
>> 32), mem_idx
);
388 if (GET_LMASK64(arg2
) <= 3)
389 do_sb(env
, GET_OFFSET(arg2
, 4), (uint8_t)(arg1
>> 24), mem_idx
);
391 if (GET_LMASK64(arg2
) <= 2)
392 do_sb(env
, GET_OFFSET(arg2
, 5), (uint8_t)(arg1
>> 16), mem_idx
);
394 if (GET_LMASK64(arg2
) <= 1)
395 do_sb(env
, GET_OFFSET(arg2
, 6), (uint8_t)(arg1
>> 8), mem_idx
);
397 if (GET_LMASK64(arg2
) <= 0)
398 do_sb(env
, GET_OFFSET(arg2
, 7), (uint8_t)arg1
, mem_idx
);
401 void helper_sdr(CPUMIPSState
*env
, target_ulong arg1
, target_ulong arg2
,
404 do_sb(env
, arg2
, (uint8_t)arg1
, mem_idx
);
406 if (GET_LMASK64(arg2
) >= 1)
407 do_sb(env
, GET_OFFSET(arg2
, -1), (uint8_t)(arg1
>> 8), mem_idx
);
409 if (GET_LMASK64(arg2
) >= 2)
410 do_sb(env
, GET_OFFSET(arg2
, -2), (uint8_t)(arg1
>> 16), mem_idx
);
412 if (GET_LMASK64(arg2
) >= 3)
413 do_sb(env
, GET_OFFSET(arg2
, -3), (uint8_t)(arg1
>> 24), mem_idx
);
415 if (GET_LMASK64(arg2
) >= 4)
416 do_sb(env
, GET_OFFSET(arg2
, -4), (uint8_t)(arg1
>> 32), mem_idx
);
418 if (GET_LMASK64(arg2
) >= 5)
419 do_sb(env
, GET_OFFSET(arg2
, -5), (uint8_t)(arg1
>> 40), mem_idx
);
421 if (GET_LMASK64(arg2
) >= 6)
422 do_sb(env
, GET_OFFSET(arg2
, -6), (uint8_t)(arg1
>> 48), mem_idx
);
424 if (GET_LMASK64(arg2
) == 7)
425 do_sb(env
, GET_OFFSET(arg2
, -7), (uint8_t)(arg1
>> 56), mem_idx
);
427 #endif /* TARGET_MIPS64 */
429 static const int multiple_regs
[] = { 16, 17, 18, 19, 20, 21, 22, 23, 30 };
431 void helper_lwm(CPUMIPSState
*env
, target_ulong addr
, target_ulong reglist
,
434 target_ulong base_reglist
= reglist
& 0xf;
435 target_ulong do_r31
= reglist
& 0x10;
437 if (base_reglist
> 0 && base_reglist
<= ARRAY_SIZE (multiple_regs
)) {
440 for (i
= 0; i
< base_reglist
; i
++) {
441 env
->active_tc
.gpr
[multiple_regs
[i
]] =
442 (target_long
)do_lw(env
, addr
, mem_idx
);
448 env
->active_tc
.gpr
[31] = (target_long
)do_lw(env
, addr
, mem_idx
);
452 void helper_swm(CPUMIPSState
*env
, target_ulong addr
, target_ulong reglist
,
455 target_ulong base_reglist
= reglist
& 0xf;
456 target_ulong do_r31
= reglist
& 0x10;
458 if (base_reglist
> 0 && base_reglist
<= ARRAY_SIZE (multiple_regs
)) {
461 for (i
= 0; i
< base_reglist
; i
++) {
462 do_sw(env
, addr
, env
->active_tc
.gpr
[multiple_regs
[i
]], mem_idx
);
468 do_sw(env
, addr
, env
->active_tc
.gpr
[31], mem_idx
);
472 #if defined(TARGET_MIPS64)
473 void helper_ldm(CPUMIPSState
*env
, target_ulong addr
, target_ulong reglist
,
476 target_ulong base_reglist
= reglist
& 0xf;
477 target_ulong do_r31
= reglist
& 0x10;
479 if (base_reglist
> 0 && base_reglist
<= ARRAY_SIZE (multiple_regs
)) {
482 for (i
= 0; i
< base_reglist
; i
++) {
483 env
->active_tc
.gpr
[multiple_regs
[i
]] = do_ld(env
, addr
, mem_idx
);
489 env
->active_tc
.gpr
[31] = do_ld(env
, addr
, mem_idx
);
493 void helper_sdm(CPUMIPSState
*env
, target_ulong addr
, target_ulong reglist
,
496 target_ulong base_reglist
= reglist
& 0xf;
497 target_ulong do_r31
= reglist
& 0x10;
499 if (base_reglist
> 0 && base_reglist
<= ARRAY_SIZE (multiple_regs
)) {
502 for (i
= 0; i
< base_reglist
; i
++) {
503 do_sd(env
, addr
, env
->active_tc
.gpr
[multiple_regs
[i
]], mem_idx
);
509 do_sd(env
, addr
, env
->active_tc
.gpr
[31], mem_idx
);
514 #ifndef CONFIG_USER_ONLY
516 static bool mips_vpe_is_wfi(MIPSCPU
*c
)
518 CPUState
*cpu
= CPU(c
);
519 CPUMIPSState
*env
= &c
->env
;
521 /* If the VPE is halted but otherwise active, it means it's waiting for
523 return cpu
->halted
&& mips_vpe_active(env
);
526 static inline void mips_vpe_wake(MIPSCPU
*c
)
528 /* Dont set ->halted = 0 directly, let it be done via cpu_has_work
529 because there might be other conditions that state that c should
531 cpu_interrupt(CPU(c
), CPU_INTERRUPT_WAKE
);
534 static inline void mips_vpe_sleep(MIPSCPU
*cpu
)
536 CPUState
*cs
= CPU(cpu
);
538 /* The VPE was shut off, really go to bed.
539 Reset any old _WAKE requests. */
541 cpu_reset_interrupt(cs
, CPU_INTERRUPT_WAKE
);
544 static inline void mips_tc_wake(MIPSCPU
*cpu
, int tc
)
546 CPUMIPSState
*c
= &cpu
->env
;
548 /* FIXME: TC reschedule. */
549 if (mips_vpe_active(c
) && !mips_vpe_is_wfi(cpu
)) {
554 static inline void mips_tc_sleep(MIPSCPU
*cpu
, int tc
)
556 CPUMIPSState
*c
= &cpu
->env
;
558 /* FIXME: TC reschedule. */
559 if (!mips_vpe_active(c
)) {
566 * @env: CPU from which mapping is performed.
567 * @tc: Should point to an int with the value of the global TC index.
569 * This function will transform @tc into a local index within the
570 * returned #CPUMIPSState.
572 /* FIXME: This code assumes that all VPEs have the same number of TCs,
573 which depends on runtime setup. Can probably be fixed by
574 walking the list of CPUMIPSStates. */
575 static CPUMIPSState
*mips_cpu_map_tc(CPUMIPSState
*env
, int *tc
)
583 if (!(env
->CP0_VPEConf0
& (1 << CP0VPEC0_MVP
))) {
584 /* Not allowed to address other CPUs. */
585 *tc
= env
->current_tc
;
589 cs
= CPU(mips_env_get_cpu(env
));
590 vpe_idx
= tc_idx
/ cs
->nr_threads
;
591 *tc
= tc_idx
% cs
->nr_threads
;
592 other_cs
= qemu_get_cpu(vpe_idx
);
593 if (other_cs
== NULL
) {
596 cpu
= MIPS_CPU(other_cs
);
600 /* The per VPE CP0_Status register shares some fields with the per TC
601 CP0_TCStatus registers. These fields are wired to the same registers,
602 so changes to either of them should be reflected on both registers.
604 Also, EntryHi shares the bottom 8 bit ASID with TCStauts.
606 These helper call synchronizes the regs for a given cpu. */
608 /* Called for updates to CP0_Status. */
609 static void sync_c0_status(CPUMIPSState
*env
, CPUMIPSState
*cpu
, int tc
)
611 int32_t tcstatus
, *tcst
;
612 uint32_t v
= cpu
->CP0_Status
;
613 uint32_t cu
, mx
, asid
, ksu
;
614 uint32_t mask
= ((1 << CP0TCSt_TCU3
)
615 | (1 << CP0TCSt_TCU2
)
616 | (1 << CP0TCSt_TCU1
)
617 | (1 << CP0TCSt_TCU0
)
619 | (3 << CP0TCSt_TKSU
)
620 | (0xff << CP0TCSt_TASID
));
622 cu
= (v
>> CP0St_CU0
) & 0xf;
623 mx
= (v
>> CP0St_MX
) & 0x1;
624 ksu
= (v
>> CP0St_KSU
) & 0x3;
625 asid
= env
->CP0_EntryHi
& 0xff;
627 tcstatus
= cu
<< CP0TCSt_TCU0
;
628 tcstatus
|= mx
<< CP0TCSt_TMX
;
629 tcstatus
|= ksu
<< CP0TCSt_TKSU
;
632 if (tc
== cpu
->current_tc
) {
633 tcst
= &cpu
->active_tc
.CP0_TCStatus
;
635 tcst
= &cpu
->tcs
[tc
].CP0_TCStatus
;
643 /* Called for updates to CP0_TCStatus. */
644 static void sync_c0_tcstatus(CPUMIPSState
*cpu
, int tc
,
648 uint32_t tcu
, tmx
, tasid
, tksu
;
649 uint32_t mask
= ((1 << CP0St_CU3
)
656 tcu
= (v
>> CP0TCSt_TCU0
) & 0xf;
657 tmx
= (v
>> CP0TCSt_TMX
) & 0x1;
659 tksu
= (v
>> CP0TCSt_TKSU
) & 0x3;
661 status
= tcu
<< CP0St_CU0
;
662 status
|= tmx
<< CP0St_MX
;
663 status
|= tksu
<< CP0St_KSU
;
665 cpu
->CP0_Status
&= ~mask
;
666 cpu
->CP0_Status
|= status
;
668 /* Sync the TASID with EntryHi. */
669 cpu
->CP0_EntryHi
&= ~0xff;
670 cpu
->CP0_EntryHi
= tasid
;
675 /* Called for updates to CP0_EntryHi. */
676 static void sync_c0_entryhi(CPUMIPSState
*cpu
, int tc
)
679 uint32_t asid
, v
= cpu
->CP0_EntryHi
;
683 if (tc
== cpu
->current_tc
) {
684 tcst
= &cpu
->active_tc
.CP0_TCStatus
;
686 tcst
= &cpu
->tcs
[tc
].CP0_TCStatus
;
694 target_ulong
helper_mfc0_mvpcontrol(CPUMIPSState
*env
)
696 return env
->mvp
->CP0_MVPControl
;
699 target_ulong
helper_mfc0_mvpconf0(CPUMIPSState
*env
)
701 return env
->mvp
->CP0_MVPConf0
;
704 target_ulong
helper_mfc0_mvpconf1(CPUMIPSState
*env
)
706 return env
->mvp
->CP0_MVPConf1
;
709 target_ulong
helper_mfc0_random(CPUMIPSState
*env
)
711 return (int32_t)cpu_mips_get_random(env
);
714 target_ulong
helper_mfc0_tcstatus(CPUMIPSState
*env
)
716 return env
->active_tc
.CP0_TCStatus
;
719 target_ulong
helper_mftc0_tcstatus(CPUMIPSState
*env
)
721 int other_tc
= env
->CP0_VPEControl
& (0xff << CP0VPECo_TargTC
);
722 CPUMIPSState
*other
= mips_cpu_map_tc(env
, &other_tc
);
724 if (other_tc
== other
->current_tc
)
725 return other
->active_tc
.CP0_TCStatus
;
727 return other
->tcs
[other_tc
].CP0_TCStatus
;
730 target_ulong
helper_mfc0_tcbind(CPUMIPSState
*env
)
732 return env
->active_tc
.CP0_TCBind
;
735 target_ulong
helper_mftc0_tcbind(CPUMIPSState
*env
)
737 int other_tc
= env
->CP0_VPEControl
& (0xff << CP0VPECo_TargTC
);
738 CPUMIPSState
*other
= mips_cpu_map_tc(env
, &other_tc
);
740 if (other_tc
== other
->current_tc
)
741 return other
->active_tc
.CP0_TCBind
;
743 return other
->tcs
[other_tc
].CP0_TCBind
;
746 target_ulong
helper_mfc0_tcrestart(CPUMIPSState
*env
)
748 return env
->active_tc
.PC
;
751 target_ulong
helper_mftc0_tcrestart(CPUMIPSState
*env
)
753 int other_tc
= env
->CP0_VPEControl
& (0xff << CP0VPECo_TargTC
);
754 CPUMIPSState
*other
= mips_cpu_map_tc(env
, &other_tc
);
756 if (other_tc
== other
->current_tc
)
757 return other
->active_tc
.PC
;
759 return other
->tcs
[other_tc
].PC
;
762 target_ulong
helper_mfc0_tchalt(CPUMIPSState
*env
)
764 return env
->active_tc
.CP0_TCHalt
;
767 target_ulong
helper_mftc0_tchalt(CPUMIPSState
*env
)
769 int other_tc
= env
->CP0_VPEControl
& (0xff << CP0VPECo_TargTC
);
770 CPUMIPSState
*other
= mips_cpu_map_tc(env
, &other_tc
);
772 if (other_tc
== other
->current_tc
)
773 return other
->active_tc
.CP0_TCHalt
;
775 return other
->tcs
[other_tc
].CP0_TCHalt
;
778 target_ulong
helper_mfc0_tccontext(CPUMIPSState
*env
)
780 return env
->active_tc
.CP0_TCContext
;
783 target_ulong
helper_mftc0_tccontext(CPUMIPSState
*env
)
785 int other_tc
= env
->CP0_VPEControl
& (0xff << CP0VPECo_TargTC
);
786 CPUMIPSState
*other
= mips_cpu_map_tc(env
, &other_tc
);
788 if (other_tc
== other
->current_tc
)
789 return other
->active_tc
.CP0_TCContext
;
791 return other
->tcs
[other_tc
].CP0_TCContext
;
794 target_ulong
helper_mfc0_tcschedule(CPUMIPSState
*env
)
796 return env
->active_tc
.CP0_TCSchedule
;
799 target_ulong
helper_mftc0_tcschedule(CPUMIPSState
*env
)
801 int other_tc
= env
->CP0_VPEControl
& (0xff << CP0VPECo_TargTC
);
802 CPUMIPSState
*other
= mips_cpu_map_tc(env
, &other_tc
);
804 if (other_tc
== other
->current_tc
)
805 return other
->active_tc
.CP0_TCSchedule
;
807 return other
->tcs
[other_tc
].CP0_TCSchedule
;
810 target_ulong
helper_mfc0_tcschefback(CPUMIPSState
*env
)
812 return env
->active_tc
.CP0_TCScheFBack
;
815 target_ulong
helper_mftc0_tcschefback(CPUMIPSState
*env
)
817 int other_tc
= env
->CP0_VPEControl
& (0xff << CP0VPECo_TargTC
);
818 CPUMIPSState
*other
= mips_cpu_map_tc(env
, &other_tc
);
820 if (other_tc
== other
->current_tc
)
821 return other
->active_tc
.CP0_TCScheFBack
;
823 return other
->tcs
[other_tc
].CP0_TCScheFBack
;
826 target_ulong
helper_mfc0_count(CPUMIPSState
*env
)
828 return (int32_t)cpu_mips_get_count(env
);
831 target_ulong
helper_mftc0_entryhi(CPUMIPSState
*env
)
833 int other_tc
= env
->CP0_VPEControl
& (0xff << CP0VPECo_TargTC
);
834 CPUMIPSState
*other
= mips_cpu_map_tc(env
, &other_tc
);
836 return other
->CP0_EntryHi
;
839 target_ulong
helper_mftc0_cause(CPUMIPSState
*env
)
841 int other_tc
= env
->CP0_VPEControl
& (0xff << CP0VPECo_TargTC
);
843 CPUMIPSState
*other
= mips_cpu_map_tc(env
, &other_tc
);
845 if (other_tc
== other
->current_tc
) {
846 tccause
= other
->CP0_Cause
;
848 tccause
= other
->CP0_Cause
;
854 target_ulong
helper_mftc0_status(CPUMIPSState
*env
)
856 int other_tc
= env
->CP0_VPEControl
& (0xff << CP0VPECo_TargTC
);
857 CPUMIPSState
*other
= mips_cpu_map_tc(env
, &other_tc
);
859 return other
->CP0_Status
;
862 target_ulong
helper_mfc0_lladdr(CPUMIPSState
*env
)
864 return (int32_t)(env
->lladdr
>> env
->CP0_LLAddr_shift
);
867 target_ulong
helper_mfc0_watchlo(CPUMIPSState
*env
, uint32_t sel
)
869 return (int32_t)env
->CP0_WatchLo
[sel
];
872 target_ulong
helper_mfc0_watchhi(CPUMIPSState
*env
, uint32_t sel
)
874 return env
->CP0_WatchHi
[sel
];
877 target_ulong
helper_mfc0_debug(CPUMIPSState
*env
)
879 target_ulong t0
= env
->CP0_Debug
;
880 if (env
->hflags
& MIPS_HFLAG_DM
)
886 target_ulong
helper_mftc0_debug(CPUMIPSState
*env
)
888 int other_tc
= env
->CP0_VPEControl
& (0xff << CP0VPECo_TargTC
);
890 CPUMIPSState
*other
= mips_cpu_map_tc(env
, &other_tc
);
892 if (other_tc
== other
->current_tc
)
893 tcstatus
= other
->active_tc
.CP0_Debug_tcstatus
;
895 tcstatus
= other
->tcs
[other_tc
].CP0_Debug_tcstatus
;
897 /* XXX: Might be wrong, check with EJTAG spec. */
898 return (other
->CP0_Debug
& ~((1 << CP0DB_SSt
) | (1 << CP0DB_Halt
))) |
899 (tcstatus
& ((1 << CP0DB_SSt
) | (1 << CP0DB_Halt
)));
902 #if defined(TARGET_MIPS64)
903 target_ulong
helper_dmfc0_tcrestart(CPUMIPSState
*env
)
905 return env
->active_tc
.PC
;
908 target_ulong
helper_dmfc0_tchalt(CPUMIPSState
*env
)
910 return env
->active_tc
.CP0_TCHalt
;
913 target_ulong
helper_dmfc0_tccontext(CPUMIPSState
*env
)
915 return env
->active_tc
.CP0_TCContext
;
918 target_ulong
helper_dmfc0_tcschedule(CPUMIPSState
*env
)
920 return env
->active_tc
.CP0_TCSchedule
;
923 target_ulong
helper_dmfc0_tcschefback(CPUMIPSState
*env
)
925 return env
->active_tc
.CP0_TCScheFBack
;
928 target_ulong
helper_dmfc0_lladdr(CPUMIPSState
*env
)
930 return env
->lladdr
>> env
->CP0_LLAddr_shift
;
933 target_ulong
helper_dmfc0_watchlo(CPUMIPSState
*env
, uint32_t sel
)
935 return env
->CP0_WatchLo
[sel
];
937 #endif /* TARGET_MIPS64 */
939 void helper_mtc0_index(CPUMIPSState
*env
, target_ulong arg1
)
942 unsigned int tmp
= env
->tlb
->nb_tlb
;
948 env
->CP0_Index
= (env
->CP0_Index
& 0x80000000) | (arg1
& (num
- 1));
951 void helper_mtc0_mvpcontrol(CPUMIPSState
*env
, target_ulong arg1
)
956 if (env
->CP0_VPEConf0
& (1 << CP0VPEC0_MVP
))
957 mask
|= (1 << CP0MVPCo_CPA
) | (1 << CP0MVPCo_VPC
) |
959 if (env
->mvp
->CP0_MVPControl
& (1 << CP0MVPCo_VPC
))
960 mask
|= (1 << CP0MVPCo_STLB
);
961 newval
= (env
->mvp
->CP0_MVPControl
& ~mask
) | (arg1
& mask
);
963 // TODO: Enable/disable shared TLB, enable/disable VPEs.
965 env
->mvp
->CP0_MVPControl
= newval
;
968 void helper_mtc0_vpecontrol(CPUMIPSState
*env
, target_ulong arg1
)
973 mask
= (1 << CP0VPECo_YSI
) | (1 << CP0VPECo_GSI
) |
974 (1 << CP0VPECo_TE
) | (0xff << CP0VPECo_TargTC
);
975 newval
= (env
->CP0_VPEControl
& ~mask
) | (arg1
& mask
);
977 /* Yield scheduler intercept not implemented. */
978 /* Gating storage scheduler intercept not implemented. */
980 // TODO: Enable/disable TCs.
982 env
->CP0_VPEControl
= newval
;
985 void helper_mttc0_vpecontrol(CPUMIPSState
*env
, target_ulong arg1
)
987 int other_tc
= env
->CP0_VPEControl
& (0xff << CP0VPECo_TargTC
);
988 CPUMIPSState
*other
= mips_cpu_map_tc(env
, &other_tc
);
992 mask
= (1 << CP0VPECo_YSI
) | (1 << CP0VPECo_GSI
) |
993 (1 << CP0VPECo_TE
) | (0xff << CP0VPECo_TargTC
);
994 newval
= (other
->CP0_VPEControl
& ~mask
) | (arg1
& mask
);
996 /* TODO: Enable/disable TCs. */
998 other
->CP0_VPEControl
= newval
;
1001 target_ulong
helper_mftc0_vpecontrol(CPUMIPSState
*env
)
1003 int other_tc
= env
->CP0_VPEControl
& (0xff << CP0VPECo_TargTC
);
1004 CPUMIPSState
*other
= mips_cpu_map_tc(env
, &other_tc
);
1005 /* FIXME: Mask away return zero on read bits. */
1006 return other
->CP0_VPEControl
;
1009 target_ulong
helper_mftc0_vpeconf0(CPUMIPSState
*env
)
1011 int other_tc
= env
->CP0_VPEControl
& (0xff << CP0VPECo_TargTC
);
1012 CPUMIPSState
*other
= mips_cpu_map_tc(env
, &other_tc
);
1014 return other
->CP0_VPEConf0
;
1017 void helper_mtc0_vpeconf0(CPUMIPSState
*env
, target_ulong arg1
)
1022 if (env
->CP0_VPEConf0
& (1 << CP0VPEC0_MVP
)) {
1023 if (env
->CP0_VPEConf0
& (1 << CP0VPEC0_VPA
))
1024 mask
|= (0xff << CP0VPEC0_XTC
);
1025 mask
|= (1 << CP0VPEC0_MVP
) | (1 << CP0VPEC0_VPA
);
1027 newval
= (env
->CP0_VPEConf0
& ~mask
) | (arg1
& mask
);
1029 // TODO: TC exclusive handling due to ERL/EXL.
1031 env
->CP0_VPEConf0
= newval
;
1034 void helper_mttc0_vpeconf0(CPUMIPSState
*env
, target_ulong arg1
)
1036 int other_tc
= env
->CP0_VPEControl
& (0xff << CP0VPECo_TargTC
);
1037 CPUMIPSState
*other
= mips_cpu_map_tc(env
, &other_tc
);
1041 mask
|= (1 << CP0VPEC0_MVP
) | (1 << CP0VPEC0_VPA
);
1042 newval
= (other
->CP0_VPEConf0
& ~mask
) | (arg1
& mask
);
1044 /* TODO: TC exclusive handling due to ERL/EXL. */
1045 other
->CP0_VPEConf0
= newval
;
1048 void helper_mtc0_vpeconf1(CPUMIPSState
*env
, target_ulong arg1
)
1053 if (env
->mvp
->CP0_MVPControl
& (1 << CP0MVPCo_VPC
))
1054 mask
|= (0xff << CP0VPEC1_NCX
) | (0xff << CP0VPEC1_NCP2
) |
1055 (0xff << CP0VPEC1_NCP1
);
1056 newval
= (env
->CP0_VPEConf1
& ~mask
) | (arg1
& mask
);
1058 /* UDI not implemented. */
1059 /* CP2 not implemented. */
1061 // TODO: Handle FPU (CP1) binding.
1063 env
->CP0_VPEConf1
= newval
;
1066 void helper_mtc0_yqmask(CPUMIPSState
*env
, target_ulong arg1
)
1068 /* Yield qualifier inputs not implemented. */
1069 env
->CP0_YQMask
= 0x00000000;
1072 void helper_mtc0_vpeopt(CPUMIPSState
*env
, target_ulong arg1
)
1074 env
->CP0_VPEOpt
= arg1
& 0x0000ffff;
1077 void helper_mtc0_entrylo0(CPUMIPSState
*env
, target_ulong arg1
)
1079 /* Large physaddr (PABITS) not implemented */
1080 /* 1k pages not implemented */
1081 env
->CP0_EntryLo0
= arg1
& 0x3FFFFFFF;
1084 void helper_mtc0_tcstatus(CPUMIPSState
*env
, target_ulong arg1
)
1086 uint32_t mask
= env
->CP0_TCStatus_rw_bitmask
;
1089 newval
= (env
->active_tc
.CP0_TCStatus
& ~mask
) | (arg1
& mask
);
1091 env
->active_tc
.CP0_TCStatus
= newval
;
1092 sync_c0_tcstatus(env
, env
->current_tc
, newval
);
1095 void helper_mttc0_tcstatus(CPUMIPSState
*env
, target_ulong arg1
)
1097 int other_tc
= env
->CP0_VPEControl
& (0xff << CP0VPECo_TargTC
);
1098 CPUMIPSState
*other
= mips_cpu_map_tc(env
, &other_tc
);
1100 if (other_tc
== other
->current_tc
)
1101 other
->active_tc
.CP0_TCStatus
= arg1
;
1103 other
->tcs
[other_tc
].CP0_TCStatus
= arg1
;
1104 sync_c0_tcstatus(other
, other_tc
, arg1
);
1107 void helper_mtc0_tcbind(CPUMIPSState
*env
, target_ulong arg1
)
1109 uint32_t mask
= (1 << CP0TCBd_TBE
);
1112 if (env
->mvp
->CP0_MVPControl
& (1 << CP0MVPCo_VPC
))
1113 mask
|= (1 << CP0TCBd_CurVPE
);
1114 newval
= (env
->active_tc
.CP0_TCBind
& ~mask
) | (arg1
& mask
);
1115 env
->active_tc
.CP0_TCBind
= newval
;
1118 void helper_mttc0_tcbind(CPUMIPSState
*env
, target_ulong arg1
)
1120 int other_tc
= env
->CP0_VPEControl
& (0xff << CP0VPECo_TargTC
);
1121 uint32_t mask
= (1 << CP0TCBd_TBE
);
1123 CPUMIPSState
*other
= mips_cpu_map_tc(env
, &other_tc
);
1125 if (other
->mvp
->CP0_MVPControl
& (1 << CP0MVPCo_VPC
))
1126 mask
|= (1 << CP0TCBd_CurVPE
);
1127 if (other_tc
== other
->current_tc
) {
1128 newval
= (other
->active_tc
.CP0_TCBind
& ~mask
) | (arg1
& mask
);
1129 other
->active_tc
.CP0_TCBind
= newval
;
1131 newval
= (other
->tcs
[other_tc
].CP0_TCBind
& ~mask
) | (arg1
& mask
);
1132 other
->tcs
[other_tc
].CP0_TCBind
= newval
;
1136 void helper_mtc0_tcrestart(CPUMIPSState
*env
, target_ulong arg1
)
1138 env
->active_tc
.PC
= arg1
;
1139 env
->active_tc
.CP0_TCStatus
&= ~(1 << CP0TCSt_TDS
);
1141 /* MIPS16 not implemented. */
1144 void helper_mttc0_tcrestart(CPUMIPSState
*env
, target_ulong arg1
)
1146 int other_tc
= env
->CP0_VPEControl
& (0xff << CP0VPECo_TargTC
);
1147 CPUMIPSState
*other
= mips_cpu_map_tc(env
, &other_tc
);
1149 if (other_tc
== other
->current_tc
) {
1150 other
->active_tc
.PC
= arg1
;
1151 other
->active_tc
.CP0_TCStatus
&= ~(1 << CP0TCSt_TDS
);
1152 other
->lladdr
= 0ULL;
1153 /* MIPS16 not implemented. */
1155 other
->tcs
[other_tc
].PC
= arg1
;
1156 other
->tcs
[other_tc
].CP0_TCStatus
&= ~(1 << CP0TCSt_TDS
);
1157 other
->lladdr
= 0ULL;
1158 /* MIPS16 not implemented. */
1162 void helper_mtc0_tchalt(CPUMIPSState
*env
, target_ulong arg1
)
1164 MIPSCPU
*cpu
= mips_env_get_cpu(env
);
1166 env
->active_tc
.CP0_TCHalt
= arg1
& 0x1;
1168 // TODO: Halt TC / Restart (if allocated+active) TC.
1169 if (env
->active_tc
.CP0_TCHalt
& 1) {
1170 mips_tc_sleep(cpu
, env
->current_tc
);
1172 mips_tc_wake(cpu
, env
->current_tc
);
1176 void helper_mttc0_tchalt(CPUMIPSState
*env
, target_ulong arg1
)
1178 int other_tc
= env
->CP0_VPEControl
& (0xff << CP0VPECo_TargTC
);
1179 CPUMIPSState
*other
= mips_cpu_map_tc(env
, &other_tc
);
1180 MIPSCPU
*other_cpu
= mips_env_get_cpu(other
);
1182 // TODO: Halt TC / Restart (if allocated+active) TC.
1184 if (other_tc
== other
->current_tc
)
1185 other
->active_tc
.CP0_TCHalt
= arg1
;
1187 other
->tcs
[other_tc
].CP0_TCHalt
= arg1
;
1190 mips_tc_sleep(other_cpu
, other_tc
);
1192 mips_tc_wake(other_cpu
, other_tc
);
1196 void helper_mtc0_tccontext(CPUMIPSState
*env
, target_ulong arg1
)
1198 env
->active_tc
.CP0_TCContext
= arg1
;
1201 void helper_mttc0_tccontext(CPUMIPSState
*env
, target_ulong arg1
)
1203 int other_tc
= env
->CP0_VPEControl
& (0xff << CP0VPECo_TargTC
);
1204 CPUMIPSState
*other
= mips_cpu_map_tc(env
, &other_tc
);
1206 if (other_tc
== other
->current_tc
)
1207 other
->active_tc
.CP0_TCContext
= arg1
;
1209 other
->tcs
[other_tc
].CP0_TCContext
= arg1
;
1212 void helper_mtc0_tcschedule(CPUMIPSState
*env
, target_ulong arg1
)
1214 env
->active_tc
.CP0_TCSchedule
= arg1
;
1217 void helper_mttc0_tcschedule(CPUMIPSState
*env
, target_ulong arg1
)
1219 int other_tc
= env
->CP0_VPEControl
& (0xff << CP0VPECo_TargTC
);
1220 CPUMIPSState
*other
= mips_cpu_map_tc(env
, &other_tc
);
1222 if (other_tc
== other
->current_tc
)
1223 other
->active_tc
.CP0_TCSchedule
= arg1
;
1225 other
->tcs
[other_tc
].CP0_TCSchedule
= arg1
;
1228 void helper_mtc0_tcschefback(CPUMIPSState
*env
, target_ulong arg1
)
1230 env
->active_tc
.CP0_TCScheFBack
= arg1
;
1233 void helper_mttc0_tcschefback(CPUMIPSState
*env
, target_ulong arg1
)
1235 int other_tc
= env
->CP0_VPEControl
& (0xff << CP0VPECo_TargTC
);
1236 CPUMIPSState
*other
= mips_cpu_map_tc(env
, &other_tc
);
1238 if (other_tc
== other
->current_tc
)
1239 other
->active_tc
.CP0_TCScheFBack
= arg1
;
1241 other
->tcs
[other_tc
].CP0_TCScheFBack
= arg1
;
1244 void helper_mtc0_entrylo1(CPUMIPSState
*env
, target_ulong arg1
)
1246 /* Large physaddr (PABITS) not implemented */
1247 /* 1k pages not implemented */
1248 env
->CP0_EntryLo1
= arg1
& 0x3FFFFFFF;
1251 void helper_mtc0_context(CPUMIPSState
*env
, target_ulong arg1
)
1253 env
->CP0_Context
= (env
->CP0_Context
& 0x007FFFFF) | (arg1
& ~0x007FFFFF);
1256 void helper_mtc0_pagemask(CPUMIPSState
*env
, target_ulong arg1
)
1258 /* 1k pages not implemented */
1259 env
->CP0_PageMask
= arg1
& (0x1FFFFFFF & (TARGET_PAGE_MASK
<< 1));
1262 void helper_mtc0_pagegrain(CPUMIPSState
*env
, target_ulong arg1
)
1264 /* SmartMIPS not implemented */
1265 /* Large physaddr (PABITS) not implemented */
1266 /* 1k pages not implemented */
1267 env
->CP0_PageGrain
= 0;
1270 void helper_mtc0_wired(CPUMIPSState
*env
, target_ulong arg1
)
1272 env
->CP0_Wired
= arg1
% env
->tlb
->nb_tlb
;
1275 void helper_mtc0_srsconf0(CPUMIPSState
*env
, target_ulong arg1
)
1277 env
->CP0_SRSConf0
|= arg1
& env
->CP0_SRSConf0_rw_bitmask
;
1280 void helper_mtc0_srsconf1(CPUMIPSState
*env
, target_ulong arg1
)
1282 env
->CP0_SRSConf1
|= arg1
& env
->CP0_SRSConf1_rw_bitmask
;
1285 void helper_mtc0_srsconf2(CPUMIPSState
*env
, target_ulong arg1
)
1287 env
->CP0_SRSConf2
|= arg1
& env
->CP0_SRSConf2_rw_bitmask
;
1290 void helper_mtc0_srsconf3(CPUMIPSState
*env
, target_ulong arg1
)
1292 env
->CP0_SRSConf3
|= arg1
& env
->CP0_SRSConf3_rw_bitmask
;
1295 void helper_mtc0_srsconf4(CPUMIPSState
*env
, target_ulong arg1
)
1297 env
->CP0_SRSConf4
|= arg1
& env
->CP0_SRSConf4_rw_bitmask
;
1300 void helper_mtc0_hwrena(CPUMIPSState
*env
, target_ulong arg1
)
1302 env
->CP0_HWREna
= arg1
& 0x0000000F;
1305 void helper_mtc0_count(CPUMIPSState
*env
, target_ulong arg1
)
1307 cpu_mips_store_count(env
, arg1
);
1310 void helper_mtc0_entryhi(CPUMIPSState
*env
, target_ulong arg1
)
1312 target_ulong old
, val
;
1314 /* 1k pages not implemented */
1315 val
= arg1
& ((TARGET_PAGE_MASK
<< 1) | 0xFF);
1316 #if defined(TARGET_MIPS64)
1317 val
&= env
->SEGMask
;
1319 old
= env
->CP0_EntryHi
;
1320 env
->CP0_EntryHi
= val
;
1321 if (env
->CP0_Config3
& (1 << CP0C3_MT
)) {
1322 sync_c0_entryhi(env
, env
->current_tc
);
1324 /* If the ASID changes, flush qemu's TLB. */
1325 if ((old
& 0xFF) != (val
& 0xFF))
1326 cpu_mips_tlb_flush(env
, 1);
1329 void helper_mttc0_entryhi(CPUMIPSState
*env
, target_ulong arg1
)
1331 int other_tc
= env
->CP0_VPEControl
& (0xff << CP0VPECo_TargTC
);
1332 CPUMIPSState
*other
= mips_cpu_map_tc(env
, &other_tc
);
1334 other
->CP0_EntryHi
= arg1
;
1335 sync_c0_entryhi(other
, other_tc
);
1338 void helper_mtc0_compare(CPUMIPSState
*env
, target_ulong arg1
)
1340 cpu_mips_store_compare(env
, arg1
);
1343 void helper_mtc0_status(CPUMIPSState
*env
, target_ulong arg1
)
1346 uint32_t mask
= env
->CP0_Status_rw_bitmask
;
1349 old
= env
->CP0_Status
;
1350 env
->CP0_Status
= (env
->CP0_Status
& ~mask
) | val
;
1351 if (env
->CP0_Config3
& (1 << CP0C3_MT
)) {
1352 sync_c0_status(env
, env
, env
->current_tc
);
1354 compute_hflags(env
);
1357 if (qemu_loglevel_mask(CPU_LOG_EXEC
)) {
1358 qemu_log("Status %08x (%08x) => %08x (%08x) Cause %08x",
1359 old
, old
& env
->CP0_Cause
& CP0Ca_IP_mask
,
1360 val
, val
& env
->CP0_Cause
& CP0Ca_IP_mask
,
1362 switch (env
->hflags
& MIPS_HFLAG_KSU
) {
1363 case MIPS_HFLAG_UM
: qemu_log(", UM\n"); break;
1364 case MIPS_HFLAG_SM
: qemu_log(", SM\n"); break;
1365 case MIPS_HFLAG_KM
: qemu_log("\n"); break;
1366 default: cpu_abort(env
, "Invalid MMU mode!\n"); break;
1371 void helper_mttc0_status(CPUMIPSState
*env
, target_ulong arg1
)
1373 int other_tc
= env
->CP0_VPEControl
& (0xff << CP0VPECo_TargTC
);
1374 CPUMIPSState
*other
= mips_cpu_map_tc(env
, &other_tc
);
1376 other
->CP0_Status
= arg1
& ~0xf1000018;
1377 sync_c0_status(env
, other
, other_tc
);
1380 void helper_mtc0_intctl(CPUMIPSState
*env
, target_ulong arg1
)
1382 /* vectored interrupts not implemented, no performance counters. */
1383 env
->CP0_IntCtl
= (env
->CP0_IntCtl
& ~0x000003e0) | (arg1
& 0x000003e0);
1386 void helper_mtc0_srsctl(CPUMIPSState
*env
, target_ulong arg1
)
1388 uint32_t mask
= (0xf << CP0SRSCtl_ESS
) | (0xf << CP0SRSCtl_PSS
);
1389 env
->CP0_SRSCtl
= (env
->CP0_SRSCtl
& ~mask
) | (arg1
& mask
);
1392 static void mtc0_cause(CPUMIPSState
*cpu
, target_ulong arg1
)
1394 uint32_t mask
= 0x00C00300;
1395 uint32_t old
= cpu
->CP0_Cause
;
1398 if (cpu
->insn_flags
& ISA_MIPS32R2
) {
1399 mask
|= 1 << CP0Ca_DC
;
1402 cpu
->CP0_Cause
= (cpu
->CP0_Cause
& ~mask
) | (arg1
& mask
);
1404 if ((old
^ cpu
->CP0_Cause
) & (1 << CP0Ca_DC
)) {
1405 if (cpu
->CP0_Cause
& (1 << CP0Ca_DC
)) {
1406 cpu_mips_stop_count(cpu
);
1408 cpu_mips_start_count(cpu
);
1412 /* Set/reset software interrupts */
1413 for (i
= 0 ; i
< 2 ; i
++) {
1414 if ((old
^ cpu
->CP0_Cause
) & (1 << (CP0Ca_IP
+ i
))) {
1415 cpu_mips_soft_irq(cpu
, i
, cpu
->CP0_Cause
& (1 << (CP0Ca_IP
+ i
)));
1420 void helper_mtc0_cause(CPUMIPSState
*env
, target_ulong arg1
)
1422 mtc0_cause(env
, arg1
);
1425 void helper_mttc0_cause(CPUMIPSState
*env
, target_ulong arg1
)
1427 int other_tc
= env
->CP0_VPEControl
& (0xff << CP0VPECo_TargTC
);
1428 CPUMIPSState
*other
= mips_cpu_map_tc(env
, &other_tc
);
1430 mtc0_cause(other
, arg1
);
1433 target_ulong
helper_mftc0_epc(CPUMIPSState
*env
)
1435 int other_tc
= env
->CP0_VPEControl
& (0xff << CP0VPECo_TargTC
);
1436 CPUMIPSState
*other
= mips_cpu_map_tc(env
, &other_tc
);
1438 return other
->CP0_EPC
;
1441 target_ulong
helper_mftc0_ebase(CPUMIPSState
*env
)
1443 int other_tc
= env
->CP0_VPEControl
& (0xff << CP0VPECo_TargTC
);
1444 CPUMIPSState
*other
= mips_cpu_map_tc(env
, &other_tc
);
1446 return other
->CP0_EBase
;
1449 void helper_mtc0_ebase(CPUMIPSState
*env
, target_ulong arg1
)
1451 /* vectored interrupts not implemented */
1452 env
->CP0_EBase
= (env
->CP0_EBase
& ~0x3FFFF000) | (arg1
& 0x3FFFF000);
1455 void helper_mttc0_ebase(CPUMIPSState
*env
, target_ulong arg1
)
1457 int other_tc
= env
->CP0_VPEControl
& (0xff << CP0VPECo_TargTC
);
1458 CPUMIPSState
*other
= mips_cpu_map_tc(env
, &other_tc
);
1459 other
->CP0_EBase
= (other
->CP0_EBase
& ~0x3FFFF000) | (arg1
& 0x3FFFF000);
1462 target_ulong
helper_mftc0_configx(CPUMIPSState
*env
, target_ulong idx
)
1464 int other_tc
= env
->CP0_VPEControl
& (0xff << CP0VPECo_TargTC
);
1465 CPUMIPSState
*other
= mips_cpu_map_tc(env
, &other_tc
);
1468 case 0: return other
->CP0_Config0
;
1469 case 1: return other
->CP0_Config1
;
1470 case 2: return other
->CP0_Config2
;
1471 case 3: return other
->CP0_Config3
;
1472 /* 4 and 5 are reserved. */
1473 case 6: return other
->CP0_Config6
;
1474 case 7: return other
->CP0_Config7
;
1481 void helper_mtc0_config0(CPUMIPSState
*env
, target_ulong arg1
)
1483 env
->CP0_Config0
= (env
->CP0_Config0
& 0x81FFFFF8) | (arg1
& 0x00000007);
1486 void helper_mtc0_config2(CPUMIPSState
*env
, target_ulong arg1
)
1488 /* tertiary/secondary caches not implemented */
1489 env
->CP0_Config2
= (env
->CP0_Config2
& 0x8FFF0FFF);
1492 void helper_mtc0_lladdr(CPUMIPSState
*env
, target_ulong arg1
)
1494 target_long mask
= env
->CP0_LLAddr_rw_bitmask
;
1495 arg1
= arg1
<< env
->CP0_LLAddr_shift
;
1496 env
->lladdr
= (env
->lladdr
& ~mask
) | (arg1
& mask
);
1499 void helper_mtc0_watchlo(CPUMIPSState
*env
, target_ulong arg1
, uint32_t sel
)
1501 /* Watch exceptions for instructions, data loads, data stores
1503 env
->CP0_WatchLo
[sel
] = (arg1
& ~0x7);
1506 void helper_mtc0_watchhi(CPUMIPSState
*env
, target_ulong arg1
, uint32_t sel
)
1508 env
->CP0_WatchHi
[sel
] = (arg1
& 0x40FF0FF8);
1509 env
->CP0_WatchHi
[sel
] &= ~(env
->CP0_WatchHi
[sel
] & arg1
& 0x7);
1512 void helper_mtc0_xcontext(CPUMIPSState
*env
, target_ulong arg1
)
1514 target_ulong mask
= (1ULL << (env
->SEGBITS
- 7)) - 1;
1515 env
->CP0_XContext
= (env
->CP0_XContext
& mask
) | (arg1
& ~mask
);
1518 void helper_mtc0_framemask(CPUMIPSState
*env
, target_ulong arg1
)
1520 env
->CP0_Framemask
= arg1
; /* XXX */
1523 void helper_mtc0_debug(CPUMIPSState
*env
, target_ulong arg1
)
1525 env
->CP0_Debug
= (env
->CP0_Debug
& 0x8C03FC1F) | (arg1
& 0x13300120);
1526 if (arg1
& (1 << CP0DB_DM
))
1527 env
->hflags
|= MIPS_HFLAG_DM
;
1529 env
->hflags
&= ~MIPS_HFLAG_DM
;
1532 void helper_mttc0_debug(CPUMIPSState
*env
, target_ulong arg1
)
1534 int other_tc
= env
->CP0_VPEControl
& (0xff << CP0VPECo_TargTC
);
1535 uint32_t val
= arg1
& ((1 << CP0DB_SSt
) | (1 << CP0DB_Halt
));
1536 CPUMIPSState
*other
= mips_cpu_map_tc(env
, &other_tc
);
1538 /* XXX: Might be wrong, check with EJTAG spec. */
1539 if (other_tc
== other
->current_tc
)
1540 other
->active_tc
.CP0_Debug_tcstatus
= val
;
1542 other
->tcs
[other_tc
].CP0_Debug_tcstatus
= val
;
1543 other
->CP0_Debug
= (other
->CP0_Debug
&
1544 ((1 << CP0DB_SSt
) | (1 << CP0DB_Halt
))) |
1545 (arg1
& ~((1 << CP0DB_SSt
) | (1 << CP0DB_Halt
)));
1548 void helper_mtc0_performance0(CPUMIPSState
*env
, target_ulong arg1
)
1550 env
->CP0_Performance0
= arg1
& 0x000007ff;
1553 void helper_mtc0_taglo(CPUMIPSState
*env
, target_ulong arg1
)
1555 env
->CP0_TagLo
= arg1
& 0xFFFFFCF6;
1558 void helper_mtc0_datalo(CPUMIPSState
*env
, target_ulong arg1
)
1560 env
->CP0_DataLo
= arg1
; /* XXX */
1563 void helper_mtc0_taghi(CPUMIPSState
*env
, target_ulong arg1
)
1565 env
->CP0_TagHi
= arg1
; /* XXX */
1568 void helper_mtc0_datahi(CPUMIPSState
*env
, target_ulong arg1
)
1570 env
->CP0_DataHi
= arg1
; /* XXX */
1573 /* MIPS MT functions */
1574 target_ulong
helper_mftgpr(CPUMIPSState
*env
, uint32_t sel
)
1576 int other_tc
= env
->CP0_VPEControl
& (0xff << CP0VPECo_TargTC
);
1577 CPUMIPSState
*other
= mips_cpu_map_tc(env
, &other_tc
);
1579 if (other_tc
== other
->current_tc
)
1580 return other
->active_tc
.gpr
[sel
];
1582 return other
->tcs
[other_tc
].gpr
[sel
];
1585 target_ulong
helper_mftlo(CPUMIPSState
*env
, uint32_t sel
)
1587 int other_tc
= env
->CP0_VPEControl
& (0xff << CP0VPECo_TargTC
);
1588 CPUMIPSState
*other
= mips_cpu_map_tc(env
, &other_tc
);
1590 if (other_tc
== other
->current_tc
)
1591 return other
->active_tc
.LO
[sel
];
1593 return other
->tcs
[other_tc
].LO
[sel
];
1596 target_ulong
helper_mfthi(CPUMIPSState
*env
, uint32_t sel
)
1598 int other_tc
= env
->CP0_VPEControl
& (0xff << CP0VPECo_TargTC
);
1599 CPUMIPSState
*other
= mips_cpu_map_tc(env
, &other_tc
);
1601 if (other_tc
== other
->current_tc
)
1602 return other
->active_tc
.HI
[sel
];
1604 return other
->tcs
[other_tc
].HI
[sel
];
1607 target_ulong
helper_mftacx(CPUMIPSState
*env
, uint32_t sel
)
1609 int other_tc
= env
->CP0_VPEControl
& (0xff << CP0VPECo_TargTC
);
1610 CPUMIPSState
*other
= mips_cpu_map_tc(env
, &other_tc
);
1612 if (other_tc
== other
->current_tc
)
1613 return other
->active_tc
.ACX
[sel
];
1615 return other
->tcs
[other_tc
].ACX
[sel
];
1618 target_ulong
helper_mftdsp(CPUMIPSState
*env
)
1620 int other_tc
= env
->CP0_VPEControl
& (0xff << CP0VPECo_TargTC
);
1621 CPUMIPSState
*other
= mips_cpu_map_tc(env
, &other_tc
);
1623 if (other_tc
== other
->current_tc
)
1624 return other
->active_tc
.DSPControl
;
1626 return other
->tcs
[other_tc
].DSPControl
;
1629 void helper_mttgpr(CPUMIPSState
*env
, target_ulong arg1
, uint32_t sel
)
1631 int other_tc
= env
->CP0_VPEControl
& (0xff << CP0VPECo_TargTC
);
1632 CPUMIPSState
*other
= mips_cpu_map_tc(env
, &other_tc
);
1634 if (other_tc
== other
->current_tc
)
1635 other
->active_tc
.gpr
[sel
] = arg1
;
1637 other
->tcs
[other_tc
].gpr
[sel
] = arg1
;
1640 void helper_mttlo(CPUMIPSState
*env
, target_ulong arg1
, uint32_t sel
)
1642 int other_tc
= env
->CP0_VPEControl
& (0xff << CP0VPECo_TargTC
);
1643 CPUMIPSState
*other
= mips_cpu_map_tc(env
, &other_tc
);
1645 if (other_tc
== other
->current_tc
)
1646 other
->active_tc
.LO
[sel
] = arg1
;
1648 other
->tcs
[other_tc
].LO
[sel
] = arg1
;
1651 void helper_mtthi(CPUMIPSState
*env
, target_ulong arg1
, uint32_t sel
)
1653 int other_tc
= env
->CP0_VPEControl
& (0xff << CP0VPECo_TargTC
);
1654 CPUMIPSState
*other
= mips_cpu_map_tc(env
, &other_tc
);
1656 if (other_tc
== other
->current_tc
)
1657 other
->active_tc
.HI
[sel
] = arg1
;
1659 other
->tcs
[other_tc
].HI
[sel
] = arg1
;
1662 void helper_mttacx(CPUMIPSState
*env
, target_ulong arg1
, uint32_t sel
)
1664 int other_tc
= env
->CP0_VPEControl
& (0xff << CP0VPECo_TargTC
);
1665 CPUMIPSState
*other
= mips_cpu_map_tc(env
, &other_tc
);
1667 if (other_tc
== other
->current_tc
)
1668 other
->active_tc
.ACX
[sel
] = arg1
;
1670 other
->tcs
[other_tc
].ACX
[sel
] = arg1
;
1673 void helper_mttdsp(CPUMIPSState
*env
, target_ulong arg1
)
1675 int other_tc
= env
->CP0_VPEControl
& (0xff << CP0VPECo_TargTC
);
1676 CPUMIPSState
*other
= mips_cpu_map_tc(env
, &other_tc
);
1678 if (other_tc
== other
->current_tc
)
1679 other
->active_tc
.DSPControl
= arg1
;
1681 other
->tcs
[other_tc
].DSPControl
= arg1
;
1684 /* MIPS MT functions */
1685 target_ulong
helper_dmt(void)
1691 target_ulong
helper_emt(void)
1697 target_ulong
helper_dvpe(CPUMIPSState
*env
)
1699 CPUMIPSState
*other_cpu_env
= first_cpu
;
1700 target_ulong prev
= env
->mvp
->CP0_MVPControl
;
1703 /* Turn off all VPEs except the one executing the dvpe. */
1704 if (other_cpu_env
!= env
) {
1705 MIPSCPU
*other_cpu
= mips_env_get_cpu(other_cpu_env
);
1707 other_cpu_env
->mvp
->CP0_MVPControl
&= ~(1 << CP0MVPCo_EVP
);
1708 mips_vpe_sleep(other_cpu
);
1710 other_cpu_env
= other_cpu_env
->next_cpu
;
1711 } while (other_cpu_env
);
1715 target_ulong
helper_evpe(CPUMIPSState
*env
)
1717 CPUMIPSState
*other_cpu_env
= first_cpu
;
1718 target_ulong prev
= env
->mvp
->CP0_MVPControl
;
1721 MIPSCPU
*other_cpu
= mips_env_get_cpu(other_cpu_env
);
1723 if (other_cpu_env
!= env
1724 /* If the VPE is WFI, don't disturb its sleep. */
1725 && !mips_vpe_is_wfi(other_cpu
)) {
1726 /* Enable the VPE. */
1727 other_cpu_env
->mvp
->CP0_MVPControl
|= (1 << CP0MVPCo_EVP
);
1728 mips_vpe_wake(other_cpu
); /* And wake it up. */
1730 other_cpu_env
= other_cpu_env
->next_cpu
;
1731 } while (other_cpu_env
);
1734 #endif /* !CONFIG_USER_ONLY */
1736 void helper_fork(target_ulong arg1
, target_ulong arg2
)
1738 // arg1 = rt, arg2 = rs
1740 // TODO: store to TC register
1743 target_ulong
helper_yield(CPUMIPSState
*env
, target_ulong arg
)
1745 target_long arg1
= arg
;
1748 /* No scheduling policy implemented. */
1750 if (env
->CP0_VPEControl
& (1 << CP0VPECo_YSI
) &&
1751 env
->active_tc
.CP0_TCStatus
& (1 << CP0TCSt_DT
)) {
1752 env
->CP0_VPEControl
&= ~(0x7 << CP0VPECo_EXCPT
);
1753 env
->CP0_VPEControl
|= 4 << CP0VPECo_EXCPT
;
1754 helper_raise_exception(env
, EXCP_THREAD
);
1757 } else if (arg1
== 0) {
1758 if (0 /* TODO: TC underflow */) {
1759 env
->CP0_VPEControl
&= ~(0x7 << CP0VPECo_EXCPT
);
1760 helper_raise_exception(env
, EXCP_THREAD
);
1762 // TODO: Deallocate TC
1764 } else if (arg1
> 0) {
1765 /* Yield qualifier inputs not implemented. */
1766 env
->CP0_VPEControl
&= ~(0x7 << CP0VPECo_EXCPT
);
1767 env
->CP0_VPEControl
|= 2 << CP0VPECo_EXCPT
;
1768 helper_raise_exception(env
, EXCP_THREAD
);
1770 return env
->CP0_YQMask
;
1773 #ifndef CONFIG_USER_ONLY
1774 /* TLB management */
1775 static void cpu_mips_tlb_flush (CPUMIPSState
*env
, int flush_global
)
1777 /* Flush qemu's TLB and discard all shadowed entries. */
1778 tlb_flush (env
, flush_global
);
1779 env
->tlb
->tlb_in_use
= env
->tlb
->nb_tlb
;
1782 static void r4k_mips_tlb_flush_extra (CPUMIPSState
*env
, int first
)
1784 /* Discard entries from env->tlb[first] onwards. */
1785 while (env
->tlb
->tlb_in_use
> first
) {
1786 r4k_invalidate_tlb(env
, --env
->tlb
->tlb_in_use
, 0);
1790 static void r4k_fill_tlb(CPUMIPSState
*env
, int idx
)
1794 /* XXX: detect conflicting TLBs and raise a MCHECK exception when needed */
1795 tlb
= &env
->tlb
->mmu
.r4k
.tlb
[idx
];
1796 tlb
->VPN
= env
->CP0_EntryHi
& (TARGET_PAGE_MASK
<< 1);
1797 #if defined(TARGET_MIPS64)
1798 tlb
->VPN
&= env
->SEGMask
;
1800 tlb
->ASID
= env
->CP0_EntryHi
& 0xFF;
1801 tlb
->PageMask
= env
->CP0_PageMask
;
1802 tlb
->G
= env
->CP0_EntryLo0
& env
->CP0_EntryLo1
& 1;
1803 tlb
->V0
= (env
->CP0_EntryLo0
& 2) != 0;
1804 tlb
->D0
= (env
->CP0_EntryLo0
& 4) != 0;
1805 tlb
->C0
= (env
->CP0_EntryLo0
>> 3) & 0x7;
1806 tlb
->PFN
[0] = (env
->CP0_EntryLo0
>> 6) << 12;
1807 tlb
->V1
= (env
->CP0_EntryLo1
& 2) != 0;
1808 tlb
->D1
= (env
->CP0_EntryLo1
& 4) != 0;
1809 tlb
->C1
= (env
->CP0_EntryLo1
>> 3) & 0x7;
1810 tlb
->PFN
[1] = (env
->CP0_EntryLo1
>> 6) << 12;
1813 void r4k_helper_tlbwi(CPUMIPSState
*env
)
1819 bool G
, V0
, D0
, V1
, D1
;
1821 idx
= (env
->CP0_Index
& ~0x80000000) % env
->tlb
->nb_tlb
;
1822 tlb
= &env
->tlb
->mmu
.r4k
.tlb
[idx
];
1823 VPN
= env
->CP0_EntryHi
& (TARGET_PAGE_MASK
<< 1);
1824 #if defined(TARGET_MIPS64)
1825 VPN
&= env
->SEGMask
;
1827 ASID
= env
->CP0_EntryHi
& 0xff;
1828 G
= env
->CP0_EntryLo0
& env
->CP0_EntryLo1
& 1;
1829 V0
= (env
->CP0_EntryLo0
& 2) != 0;
1830 D0
= (env
->CP0_EntryLo0
& 4) != 0;
1831 V1
= (env
->CP0_EntryLo1
& 2) != 0;
1832 D1
= (env
->CP0_EntryLo1
& 4) != 0;
1834 /* Discard cached TLB entries, unless tlbwi is just upgrading access
1835 permissions on the current entry. */
1836 if (tlb
->VPN
!= VPN
|| tlb
->ASID
!= ASID
|| tlb
->G
!= G
||
1837 (tlb
->V0
&& !V0
) || (tlb
->D0
&& !D0
) ||
1838 (tlb
->V1
&& !V1
) || (tlb
->D1
&& !D1
)) {
1839 r4k_mips_tlb_flush_extra(env
, env
->tlb
->nb_tlb
);
1842 r4k_invalidate_tlb(env
, idx
, 0);
1843 r4k_fill_tlb(env
, idx
);
1846 void r4k_helper_tlbwr(CPUMIPSState
*env
)
1848 int r
= cpu_mips_get_random(env
);
1850 r4k_invalidate_tlb(env
, r
, 1);
1851 r4k_fill_tlb(env
, r
);
1854 void r4k_helper_tlbp(CPUMIPSState
*env
)
1863 ASID
= env
->CP0_EntryHi
& 0xFF;
1864 for (i
= 0; i
< env
->tlb
->nb_tlb
; i
++) {
1865 tlb
= &env
->tlb
->mmu
.r4k
.tlb
[i
];
1866 /* 1k pages are not supported. */
1867 mask
= tlb
->PageMask
| ~(TARGET_PAGE_MASK
<< 1);
1868 tag
= env
->CP0_EntryHi
& ~mask
;
1869 VPN
= tlb
->VPN
& ~mask
;
1870 #if defined(TARGET_MIPS64)
1871 tag
&= env
->SEGMask
;
1873 /* Check ASID, virtual page number & size */
1874 if ((tlb
->G
== 1 || tlb
->ASID
== ASID
) && VPN
== tag
) {
1880 if (i
== env
->tlb
->nb_tlb
) {
1881 /* No match. Discard any shadow entries, if any of them match. */
1882 for (i
= env
->tlb
->nb_tlb
; i
< env
->tlb
->tlb_in_use
; i
++) {
1883 tlb
= &env
->tlb
->mmu
.r4k
.tlb
[i
];
1884 /* 1k pages are not supported. */
1885 mask
= tlb
->PageMask
| ~(TARGET_PAGE_MASK
<< 1);
1886 tag
= env
->CP0_EntryHi
& ~mask
;
1887 VPN
= tlb
->VPN
& ~mask
;
1888 #if defined(TARGET_MIPS64)
1889 tag
&= env
->SEGMask
;
1891 /* Check ASID, virtual page number & size */
1892 if ((tlb
->G
== 1 || tlb
->ASID
== ASID
) && VPN
== tag
) {
1893 r4k_mips_tlb_flush_extra (env
, i
);
1898 env
->CP0_Index
|= 0x80000000;
1902 void r4k_helper_tlbr(CPUMIPSState
*env
)
1908 ASID
= env
->CP0_EntryHi
& 0xFF;
1909 idx
= (env
->CP0_Index
& ~0x80000000) % env
->tlb
->nb_tlb
;
1910 tlb
= &env
->tlb
->mmu
.r4k
.tlb
[idx
];
1912 /* If this will change the current ASID, flush qemu's TLB. */
1913 if (ASID
!= tlb
->ASID
)
1914 cpu_mips_tlb_flush (env
, 1);
1916 r4k_mips_tlb_flush_extra(env
, env
->tlb
->nb_tlb
);
1918 env
->CP0_EntryHi
= tlb
->VPN
| tlb
->ASID
;
1919 env
->CP0_PageMask
= tlb
->PageMask
;
1920 env
->CP0_EntryLo0
= tlb
->G
| (tlb
->V0
<< 1) | (tlb
->D0
<< 2) |
1921 (tlb
->C0
<< 3) | (tlb
->PFN
[0] >> 6);
1922 env
->CP0_EntryLo1
= tlb
->G
| (tlb
->V1
<< 1) | (tlb
->D1
<< 2) |
1923 (tlb
->C1
<< 3) | (tlb
->PFN
[1] >> 6);
1926 void helper_tlbwi(CPUMIPSState
*env
)
1928 env
->tlb
->helper_tlbwi(env
);
1931 void helper_tlbwr(CPUMIPSState
*env
)
1933 env
->tlb
->helper_tlbwr(env
);
1936 void helper_tlbp(CPUMIPSState
*env
)
1938 env
->tlb
->helper_tlbp(env
);
1941 void helper_tlbr(CPUMIPSState
*env
)
1943 env
->tlb
->helper_tlbr(env
);
1947 target_ulong
helper_di(CPUMIPSState
*env
)
1949 target_ulong t0
= env
->CP0_Status
;
1951 env
->CP0_Status
= t0
& ~(1 << CP0St_IE
);
1955 target_ulong
helper_ei(CPUMIPSState
*env
)
1957 target_ulong t0
= env
->CP0_Status
;
1959 env
->CP0_Status
= t0
| (1 << CP0St_IE
);
1963 static void debug_pre_eret(CPUMIPSState
*env
)
1965 if (qemu_loglevel_mask(CPU_LOG_EXEC
)) {
1966 qemu_log("ERET: PC " TARGET_FMT_lx
" EPC " TARGET_FMT_lx
,
1967 env
->active_tc
.PC
, env
->CP0_EPC
);
1968 if (env
->CP0_Status
& (1 << CP0St_ERL
))
1969 qemu_log(" ErrorEPC " TARGET_FMT_lx
, env
->CP0_ErrorEPC
);
1970 if (env
->hflags
& MIPS_HFLAG_DM
)
1971 qemu_log(" DEPC " TARGET_FMT_lx
, env
->CP0_DEPC
);
1976 static void debug_post_eret(CPUMIPSState
*env
)
1978 if (qemu_loglevel_mask(CPU_LOG_EXEC
)) {
1979 qemu_log(" => PC " TARGET_FMT_lx
" EPC " TARGET_FMT_lx
,
1980 env
->active_tc
.PC
, env
->CP0_EPC
);
1981 if (env
->CP0_Status
& (1 << CP0St_ERL
))
1982 qemu_log(" ErrorEPC " TARGET_FMT_lx
, env
->CP0_ErrorEPC
);
1983 if (env
->hflags
& MIPS_HFLAG_DM
)
1984 qemu_log(" DEPC " TARGET_FMT_lx
, env
->CP0_DEPC
);
1985 switch (env
->hflags
& MIPS_HFLAG_KSU
) {
1986 case MIPS_HFLAG_UM
: qemu_log(", UM\n"); break;
1987 case MIPS_HFLAG_SM
: qemu_log(", SM\n"); break;
1988 case MIPS_HFLAG_KM
: qemu_log("\n"); break;
1989 default: cpu_abort(env
, "Invalid MMU mode!\n"); break;
1994 static void set_pc(CPUMIPSState
*env
, target_ulong error_pc
)
1996 env
->active_tc
.PC
= error_pc
& ~(target_ulong
)1;
1998 env
->hflags
|= MIPS_HFLAG_M16
;
2000 env
->hflags
&= ~(MIPS_HFLAG_M16
);
2004 void helper_eret(CPUMIPSState
*env
)
2006 debug_pre_eret(env
);
2007 if (env
->CP0_Status
& (1 << CP0St_ERL
)) {
2008 set_pc(env
, env
->CP0_ErrorEPC
);
2009 env
->CP0_Status
&= ~(1 << CP0St_ERL
);
2011 set_pc(env
, env
->CP0_EPC
);
2012 env
->CP0_Status
&= ~(1 << CP0St_EXL
);
2014 compute_hflags(env
);
2015 debug_post_eret(env
);
2019 void helper_deret(CPUMIPSState
*env
)
2021 debug_pre_eret(env
);
2022 set_pc(env
, env
->CP0_DEPC
);
2024 env
->hflags
&= MIPS_HFLAG_DM
;
2025 compute_hflags(env
);
2026 debug_post_eret(env
);
2029 #endif /* !CONFIG_USER_ONLY */
2031 target_ulong
helper_rdhwr_cpunum(CPUMIPSState
*env
)
2033 if ((env
->hflags
& MIPS_HFLAG_CP0
) ||
2034 (env
->CP0_HWREna
& (1 << 0)))
2035 return env
->CP0_EBase
& 0x3ff;
2037 helper_raise_exception(env
, EXCP_RI
);
2042 target_ulong
helper_rdhwr_synci_step(CPUMIPSState
*env
)
2044 if ((env
->hflags
& MIPS_HFLAG_CP0
) ||
2045 (env
->CP0_HWREna
& (1 << 1)))
2046 return env
->SYNCI_Step
;
2048 helper_raise_exception(env
, EXCP_RI
);
2053 target_ulong
helper_rdhwr_cc(CPUMIPSState
*env
)
2055 if ((env
->hflags
& MIPS_HFLAG_CP0
) ||
2056 (env
->CP0_HWREna
& (1 << 2)))
2057 return env
->CP0_Count
;
2059 helper_raise_exception(env
, EXCP_RI
);
2064 target_ulong
helper_rdhwr_ccres(CPUMIPSState
*env
)
2066 if ((env
->hflags
& MIPS_HFLAG_CP0
) ||
2067 (env
->CP0_HWREna
& (1 << 3)))
2070 helper_raise_exception(env
, EXCP_RI
);
2075 void helper_pmon(CPUMIPSState
*env
, int function
)
2079 case 2: /* TODO: char inbyte(int waitflag); */
2080 if (env
->active_tc
.gpr
[4] == 0)
2081 env
->active_tc
.gpr
[2] = -1;
2083 case 11: /* TODO: char inbyte (void); */
2084 env
->active_tc
.gpr
[2] = -1;
2088 printf("%c", (char)(env
->active_tc
.gpr
[4] & 0xFF));
2094 unsigned char *fmt
= (void *)(uintptr_t)env
->active_tc
.gpr
[4];
2101 void helper_wait(CPUMIPSState
*env
)
2103 CPUState
*cs
= CPU(mips_env_get_cpu(env
));
2106 cpu_reset_interrupt(cs
, CPU_INTERRUPT_WAKE
);
2107 helper_raise_exception(env
, EXCP_HLT
);
2110 #if !defined(CONFIG_USER_ONLY)
2112 static void QEMU_NORETURN
do_unaligned_access(CPUMIPSState
*env
,
2113 target_ulong addr
, int is_write
,
2114 int is_user
, uintptr_t retaddr
);
2116 #define MMUSUFFIX _mmu
2117 #define ALIGNED_ONLY
2120 #include "exec/softmmu_template.h"
2123 #include "exec/softmmu_template.h"
2126 #include "exec/softmmu_template.h"
2129 #include "exec/softmmu_template.h"
2131 static void do_unaligned_access(CPUMIPSState
*env
, target_ulong addr
,
2132 int is_write
, int is_user
, uintptr_t retaddr
)
2134 env
->CP0_BadVAddr
= addr
;
2135 do_raise_exception(env
, (is_write
== 1) ? EXCP_AdES
: EXCP_AdEL
, retaddr
);
2138 void tlb_fill(CPUMIPSState
*env
, target_ulong addr
, int is_write
, int mmu_idx
,
2143 ret
= cpu_mips_handle_mmu_fault(env
, addr
, is_write
, mmu_idx
);
2145 do_raise_exception_err(env
, env
->exception_index
,
2146 env
->error_code
, retaddr
);
2150 void cpu_unassigned_access(CPUMIPSState
*env
, hwaddr addr
,
2151 int is_write
, int is_exec
, int unused
, int size
)
2154 helper_raise_exception(env
, EXCP_IBE
);
2156 helper_raise_exception(env
, EXCP_DBE
);
2158 #endif /* !CONFIG_USER_ONLY */
2160 /* Complex FPU operations which may need stack space. */
2162 #define FLOAT_TWO32 make_float32(1 << 30)
2163 #define FLOAT_TWO64 make_float64(1ULL << 62)
2164 #define FP_TO_INT32_OVERFLOW 0x7fffffff
2165 #define FP_TO_INT64_OVERFLOW 0x7fffffffffffffffULL
2167 /* convert MIPS rounding mode in FCR31 to IEEE library */
2168 static unsigned int ieee_rm
[] = {
2169 float_round_nearest_even
,
2170 float_round_to_zero
,
2175 static inline void restore_rounding_mode(CPUMIPSState
*env
)
2177 set_float_rounding_mode(ieee_rm
[env
->active_fpu
.fcr31
& 3],
2178 &env
->active_fpu
.fp_status
);
2181 static inline void restore_flush_mode(CPUMIPSState
*env
)
2183 set_flush_to_zero((env
->active_fpu
.fcr31
& (1 << 24)) != 0,
2184 &env
->active_fpu
.fp_status
);
2187 target_ulong
helper_cfc1(CPUMIPSState
*env
, uint32_t reg
)
2193 arg1
= (int32_t)env
->active_fpu
.fcr0
;
2196 arg1
= ((env
->active_fpu
.fcr31
>> 24) & 0xfe) | ((env
->active_fpu
.fcr31
>> 23) & 0x1);
2199 arg1
= env
->active_fpu
.fcr31
& 0x0003f07c;
2202 arg1
= (env
->active_fpu
.fcr31
& 0x00000f83) | ((env
->active_fpu
.fcr31
>> 22) & 0x4);
2205 arg1
= (int32_t)env
->active_fpu
.fcr31
;
2212 void helper_ctc1(CPUMIPSState
*env
, target_ulong arg1
, uint32_t reg
)
2216 if (arg1
& 0xffffff00)
2218 env
->active_fpu
.fcr31
= (env
->active_fpu
.fcr31
& 0x017fffff) | ((arg1
& 0xfe) << 24) |
2219 ((arg1
& 0x1) << 23);
2222 if (arg1
& 0x007c0000)
2224 env
->active_fpu
.fcr31
= (env
->active_fpu
.fcr31
& 0xfffc0f83) | (arg1
& 0x0003f07c);
2227 if (arg1
& 0x007c0000)
2229 env
->active_fpu
.fcr31
= (env
->active_fpu
.fcr31
& 0xfefff07c) | (arg1
& 0x00000f83) |
2230 ((arg1
& 0x4) << 22);
2233 if (arg1
& 0x007c0000)
2235 env
->active_fpu
.fcr31
= arg1
;
2240 /* set rounding mode */
2241 restore_rounding_mode(env
);
2242 /* set flush-to-zero mode */
2243 restore_flush_mode(env
);
2244 set_float_exception_flags(0, &env
->active_fpu
.fp_status
);
2245 if ((GET_FP_ENABLE(env
->active_fpu
.fcr31
) | 0x20) & GET_FP_CAUSE(env
->active_fpu
.fcr31
))
2246 do_raise_exception(env
, EXCP_FPE
, GETPC());
2249 static inline int ieee_ex_to_mips(int xcpt
)
2253 if (xcpt
& float_flag_invalid
) {
2256 if (xcpt
& float_flag_overflow
) {
2259 if (xcpt
& float_flag_underflow
) {
2260 ret
|= FP_UNDERFLOW
;
2262 if (xcpt
& float_flag_divbyzero
) {
2265 if (xcpt
& float_flag_inexact
) {
2272 static inline void update_fcr31(CPUMIPSState
*env
, uintptr_t pc
)
2274 int tmp
= ieee_ex_to_mips(get_float_exception_flags(&env
->active_fpu
.fp_status
));
2276 SET_FP_CAUSE(env
->active_fpu
.fcr31
, tmp
);
2279 set_float_exception_flags(0, &env
->active_fpu
.fp_status
);
2281 if (GET_FP_ENABLE(env
->active_fpu
.fcr31
) & tmp
) {
2282 do_raise_exception(env
, EXCP_FPE
, pc
);
2284 UPDATE_FP_FLAGS(env
->active_fpu
.fcr31
, tmp
);
2290 Single precition routines have a "s" suffix, double precision a
2291 "d" suffix, 32bit integer "w", 64bit integer "l", paired single "ps",
2292 paired single lower "pl", paired single upper "pu". */
2294 /* unary operations, modifying fp status */
2295 uint64_t helper_float_sqrt_d(CPUMIPSState
*env
, uint64_t fdt0
)
2297 fdt0
= float64_sqrt(fdt0
, &env
->active_fpu
.fp_status
);
2298 update_fcr31(env
, GETPC());
2302 uint32_t helper_float_sqrt_s(CPUMIPSState
*env
, uint32_t fst0
)
2304 fst0
= float32_sqrt(fst0
, &env
->active_fpu
.fp_status
);
2305 update_fcr31(env
, GETPC());
2309 uint64_t helper_float_cvtd_s(CPUMIPSState
*env
, uint32_t fst0
)
2313 fdt2
= float32_to_float64(fst0
, &env
->active_fpu
.fp_status
);
2314 update_fcr31(env
, GETPC());
2318 uint64_t helper_float_cvtd_w(CPUMIPSState
*env
, uint32_t wt0
)
2322 fdt2
= int32_to_float64(wt0
, &env
->active_fpu
.fp_status
);
2323 update_fcr31(env
, GETPC());
2327 uint64_t helper_float_cvtd_l(CPUMIPSState
*env
, uint64_t dt0
)
2331 fdt2
= int64_to_float64(dt0
, &env
->active_fpu
.fp_status
);
2332 update_fcr31(env
, GETPC());
2336 uint64_t helper_float_cvtl_d(CPUMIPSState
*env
, uint64_t fdt0
)
2340 dt2
= float64_to_int64(fdt0
, &env
->active_fpu
.fp_status
);
2341 if (get_float_exception_flags(&env
->active_fpu
.fp_status
)
2342 & (float_flag_invalid
| float_flag_overflow
)) {
2343 dt2
= FP_TO_INT64_OVERFLOW
;
2345 update_fcr31(env
, GETPC());
2349 uint64_t helper_float_cvtl_s(CPUMIPSState
*env
, uint32_t fst0
)
2353 dt2
= float32_to_int64(fst0
, &env
->active_fpu
.fp_status
);
2354 if (get_float_exception_flags(&env
->active_fpu
.fp_status
)
2355 & (float_flag_invalid
| float_flag_overflow
)) {
2356 dt2
= FP_TO_INT64_OVERFLOW
;
2358 update_fcr31(env
, GETPC());
2362 uint64_t helper_float_cvtps_pw(CPUMIPSState
*env
, uint64_t dt0
)
2367 fst2
= int32_to_float32(dt0
& 0XFFFFFFFF, &env
->active_fpu
.fp_status
);
2368 fsth2
= int32_to_float32(dt0
>> 32, &env
->active_fpu
.fp_status
);
2369 update_fcr31(env
, GETPC());
2370 return ((uint64_t)fsth2
<< 32) | fst2
;
2373 uint64_t helper_float_cvtpw_ps(CPUMIPSState
*env
, uint64_t fdt0
)
2379 wt2
= float32_to_int32(fdt0
& 0XFFFFFFFF, &env
->active_fpu
.fp_status
);
2380 excp
= get_float_exception_flags(&env
->active_fpu
.fp_status
);
2381 if (excp
& (float_flag_overflow
| float_flag_invalid
)) {
2382 wt2
= FP_TO_INT32_OVERFLOW
;
2385 set_float_exception_flags(0, &env
->active_fpu
.fp_status
);
2386 wth2
= float32_to_int32(fdt0
>> 32, &env
->active_fpu
.fp_status
);
2387 excph
= get_float_exception_flags(&env
->active_fpu
.fp_status
);
2388 if (excph
& (float_flag_overflow
| float_flag_invalid
)) {
2389 wth2
= FP_TO_INT32_OVERFLOW
;
2392 set_float_exception_flags(excp
| excph
, &env
->active_fpu
.fp_status
);
2393 update_fcr31(env
, GETPC());
2395 return ((uint64_t)wth2
<< 32) | wt2
;
2398 uint32_t helper_float_cvts_d(CPUMIPSState
*env
, uint64_t fdt0
)
2402 fst2
= float64_to_float32(fdt0
, &env
->active_fpu
.fp_status
);
2403 update_fcr31(env
, GETPC());
2407 uint32_t helper_float_cvts_w(CPUMIPSState
*env
, uint32_t wt0
)
2411 fst2
= int32_to_float32(wt0
, &env
->active_fpu
.fp_status
);
2412 update_fcr31(env
, GETPC());
2416 uint32_t helper_float_cvts_l(CPUMIPSState
*env
, uint64_t dt0
)
2420 fst2
= int64_to_float32(dt0
, &env
->active_fpu
.fp_status
);
2421 update_fcr31(env
, GETPC());
2425 uint32_t helper_float_cvts_pl(CPUMIPSState
*env
, uint32_t wt0
)
2430 update_fcr31(env
, GETPC());
2434 uint32_t helper_float_cvts_pu(CPUMIPSState
*env
, uint32_t wth0
)
2439 update_fcr31(env
, GETPC());
2443 uint32_t helper_float_cvtw_s(CPUMIPSState
*env
, uint32_t fst0
)
2447 wt2
= float32_to_int32(fst0
, &env
->active_fpu
.fp_status
);
2448 update_fcr31(env
, GETPC());
2449 if (get_float_exception_flags(&env
->active_fpu
.fp_status
)
2450 & (float_flag_invalid
| float_flag_overflow
)) {
2451 wt2
= FP_TO_INT32_OVERFLOW
;
2456 uint32_t helper_float_cvtw_d(CPUMIPSState
*env
, uint64_t fdt0
)
2460 wt2
= float64_to_int32(fdt0
, &env
->active_fpu
.fp_status
);
2461 if (get_float_exception_flags(&env
->active_fpu
.fp_status
)
2462 & (float_flag_invalid
| float_flag_overflow
)) {
2463 wt2
= FP_TO_INT32_OVERFLOW
;
2465 update_fcr31(env
, GETPC());
2469 uint64_t helper_float_roundl_d(CPUMIPSState
*env
, uint64_t fdt0
)
2473 set_float_rounding_mode(float_round_nearest_even
, &env
->active_fpu
.fp_status
);
2474 dt2
= float64_to_int64(fdt0
, &env
->active_fpu
.fp_status
);
2475 restore_rounding_mode(env
);
2476 if (get_float_exception_flags(&env
->active_fpu
.fp_status
)
2477 & (float_flag_invalid
| float_flag_overflow
)) {
2478 dt2
= FP_TO_INT64_OVERFLOW
;
2480 update_fcr31(env
, GETPC());
2484 uint64_t helper_float_roundl_s(CPUMIPSState
*env
, uint32_t fst0
)
2488 set_float_rounding_mode(float_round_nearest_even
, &env
->active_fpu
.fp_status
);
2489 dt2
= float32_to_int64(fst0
, &env
->active_fpu
.fp_status
);
2490 restore_rounding_mode(env
);
2491 if (get_float_exception_flags(&env
->active_fpu
.fp_status
)
2492 & (float_flag_invalid
| float_flag_overflow
)) {
2493 dt2
= FP_TO_INT64_OVERFLOW
;
2495 update_fcr31(env
, GETPC());
2499 uint32_t helper_float_roundw_d(CPUMIPSState
*env
, uint64_t fdt0
)
2503 set_float_rounding_mode(float_round_nearest_even
, &env
->active_fpu
.fp_status
);
2504 wt2
= float64_to_int32(fdt0
, &env
->active_fpu
.fp_status
);
2505 restore_rounding_mode(env
);
2506 if (get_float_exception_flags(&env
->active_fpu
.fp_status
)
2507 & (float_flag_invalid
| float_flag_overflow
)) {
2508 wt2
= FP_TO_INT32_OVERFLOW
;
2510 update_fcr31(env
, GETPC());
2514 uint32_t helper_float_roundw_s(CPUMIPSState
*env
, uint32_t fst0
)
2518 set_float_rounding_mode(float_round_nearest_even
, &env
->active_fpu
.fp_status
);
2519 wt2
= float32_to_int32(fst0
, &env
->active_fpu
.fp_status
);
2520 restore_rounding_mode(env
);
2521 if (get_float_exception_flags(&env
->active_fpu
.fp_status
)
2522 & (float_flag_invalid
| float_flag_overflow
)) {
2523 wt2
= FP_TO_INT32_OVERFLOW
;
2525 update_fcr31(env
, GETPC());
2529 uint64_t helper_float_truncl_d(CPUMIPSState
*env
, uint64_t fdt0
)
2533 dt2
= float64_to_int64_round_to_zero(fdt0
, &env
->active_fpu
.fp_status
);
2534 if (get_float_exception_flags(&env
->active_fpu
.fp_status
)
2535 & (float_flag_invalid
| float_flag_overflow
)) {
2536 dt2
= FP_TO_INT64_OVERFLOW
;
2538 update_fcr31(env
, GETPC());
2542 uint64_t helper_float_truncl_s(CPUMIPSState
*env
, uint32_t fst0
)
2546 dt2
= float32_to_int64_round_to_zero(fst0
, &env
->active_fpu
.fp_status
);
2547 if (get_float_exception_flags(&env
->active_fpu
.fp_status
)
2548 & (float_flag_invalid
| float_flag_overflow
)) {
2549 dt2
= FP_TO_INT64_OVERFLOW
;
2551 update_fcr31(env
, GETPC());
2555 uint32_t helper_float_truncw_d(CPUMIPSState
*env
, uint64_t fdt0
)
2559 wt2
= float64_to_int32_round_to_zero(fdt0
, &env
->active_fpu
.fp_status
);
2560 if (get_float_exception_flags(&env
->active_fpu
.fp_status
)
2561 & (float_flag_invalid
| float_flag_overflow
)) {
2562 wt2
= FP_TO_INT32_OVERFLOW
;
2564 update_fcr31(env
, GETPC());
2568 uint32_t helper_float_truncw_s(CPUMIPSState
*env
, uint32_t fst0
)
2572 wt2
= float32_to_int32_round_to_zero(fst0
, &env
->active_fpu
.fp_status
);
2573 if (get_float_exception_flags(&env
->active_fpu
.fp_status
)
2574 & (float_flag_invalid
| float_flag_overflow
)) {
2575 wt2
= FP_TO_INT32_OVERFLOW
;
2577 update_fcr31(env
, GETPC());
2581 uint64_t helper_float_ceill_d(CPUMIPSState
*env
, uint64_t fdt0
)
2585 set_float_rounding_mode(float_round_up
, &env
->active_fpu
.fp_status
);
2586 dt2
= float64_to_int64(fdt0
, &env
->active_fpu
.fp_status
);
2587 restore_rounding_mode(env
);
2588 if (get_float_exception_flags(&env
->active_fpu
.fp_status
)
2589 & (float_flag_invalid
| float_flag_overflow
)) {
2590 dt2
= FP_TO_INT64_OVERFLOW
;
2592 update_fcr31(env
, GETPC());
2596 uint64_t helper_float_ceill_s(CPUMIPSState
*env
, uint32_t fst0
)
2600 set_float_rounding_mode(float_round_up
, &env
->active_fpu
.fp_status
);
2601 dt2
= float32_to_int64(fst0
, &env
->active_fpu
.fp_status
);
2602 restore_rounding_mode(env
);
2603 if (get_float_exception_flags(&env
->active_fpu
.fp_status
)
2604 & (float_flag_invalid
| float_flag_overflow
)) {
2605 dt2
= FP_TO_INT64_OVERFLOW
;
2607 update_fcr31(env
, GETPC());
2611 uint32_t helper_float_ceilw_d(CPUMIPSState
*env
, uint64_t fdt0
)
2615 set_float_rounding_mode(float_round_up
, &env
->active_fpu
.fp_status
);
2616 wt2
= float64_to_int32(fdt0
, &env
->active_fpu
.fp_status
);
2617 restore_rounding_mode(env
);
2618 if (get_float_exception_flags(&env
->active_fpu
.fp_status
)
2619 & (float_flag_invalid
| float_flag_overflow
)) {
2620 wt2
= FP_TO_INT32_OVERFLOW
;
2622 update_fcr31(env
, GETPC());
2626 uint32_t helper_float_ceilw_s(CPUMIPSState
*env
, uint32_t fst0
)
2630 set_float_rounding_mode(float_round_up
, &env
->active_fpu
.fp_status
);
2631 wt2
= float32_to_int32(fst0
, &env
->active_fpu
.fp_status
);
2632 restore_rounding_mode(env
);
2633 if (get_float_exception_flags(&env
->active_fpu
.fp_status
)
2634 & (float_flag_invalid
| float_flag_overflow
)) {
2635 wt2
= FP_TO_INT32_OVERFLOW
;
2637 update_fcr31(env
, GETPC());
2641 uint64_t helper_float_floorl_d(CPUMIPSState
*env
, uint64_t fdt0
)
2645 set_float_rounding_mode(float_round_down
, &env
->active_fpu
.fp_status
);
2646 dt2
= float64_to_int64(fdt0
, &env
->active_fpu
.fp_status
);
2647 restore_rounding_mode(env
);
2648 if (get_float_exception_flags(&env
->active_fpu
.fp_status
)
2649 & (float_flag_invalid
| float_flag_overflow
)) {
2650 dt2
= FP_TO_INT64_OVERFLOW
;
2652 update_fcr31(env
, GETPC());
2656 uint64_t helper_float_floorl_s(CPUMIPSState
*env
, uint32_t fst0
)
2660 set_float_rounding_mode(float_round_down
, &env
->active_fpu
.fp_status
);
2661 dt2
= float32_to_int64(fst0
, &env
->active_fpu
.fp_status
);
2662 restore_rounding_mode(env
);
2663 if (get_float_exception_flags(&env
->active_fpu
.fp_status
)
2664 & (float_flag_invalid
| float_flag_overflow
)) {
2665 dt2
= FP_TO_INT64_OVERFLOW
;
2667 update_fcr31(env
, GETPC());
2671 uint32_t helper_float_floorw_d(CPUMIPSState
*env
, uint64_t fdt0
)
2675 set_float_rounding_mode(float_round_down
, &env
->active_fpu
.fp_status
);
2676 wt2
= float64_to_int32(fdt0
, &env
->active_fpu
.fp_status
);
2677 restore_rounding_mode(env
);
2678 if (get_float_exception_flags(&env
->active_fpu
.fp_status
)
2679 & (float_flag_invalid
| float_flag_overflow
)) {
2680 wt2
= FP_TO_INT32_OVERFLOW
;
2682 update_fcr31(env
, GETPC());
2686 uint32_t helper_float_floorw_s(CPUMIPSState
*env
, uint32_t fst0
)
2690 set_float_rounding_mode(float_round_down
, &env
->active_fpu
.fp_status
);
2691 wt2
= float32_to_int32(fst0
, &env
->active_fpu
.fp_status
);
2692 restore_rounding_mode(env
);
2693 if (get_float_exception_flags(&env
->active_fpu
.fp_status
)
2694 & (float_flag_invalid
| float_flag_overflow
)) {
2695 wt2
= FP_TO_INT32_OVERFLOW
;
2697 update_fcr31(env
, GETPC());
2701 /* unary operations, not modifying fp status */
2702 #define FLOAT_UNOP(name) \
2703 uint64_t helper_float_ ## name ## _d(uint64_t fdt0) \
2705 return float64_ ## name(fdt0); \
2707 uint32_t helper_float_ ## name ## _s(uint32_t fst0) \
2709 return float32_ ## name(fst0); \
2711 uint64_t helper_float_ ## name ## _ps(uint64_t fdt0) \
2716 wt0 = float32_ ## name(fdt0 & 0XFFFFFFFF); \
2717 wth0 = float32_ ## name(fdt0 >> 32); \
2718 return ((uint64_t)wth0 << 32) | wt0; \
2724 /* MIPS specific unary operations */
2725 uint64_t helper_float_recip_d(CPUMIPSState
*env
, uint64_t fdt0
)
2729 fdt2
= float64_div(float64_one
, fdt0
, &env
->active_fpu
.fp_status
);
2730 update_fcr31(env
, GETPC());
2734 uint32_t helper_float_recip_s(CPUMIPSState
*env
, uint32_t fst0
)
2738 fst2
= float32_div(float32_one
, fst0
, &env
->active_fpu
.fp_status
);
2739 update_fcr31(env
, GETPC());
2743 uint64_t helper_float_rsqrt_d(CPUMIPSState
*env
, uint64_t fdt0
)
2747 fdt2
= float64_sqrt(fdt0
, &env
->active_fpu
.fp_status
);
2748 fdt2
= float64_div(float64_one
, fdt2
, &env
->active_fpu
.fp_status
);
2749 update_fcr31(env
, GETPC());
2753 uint32_t helper_float_rsqrt_s(CPUMIPSState
*env
, uint32_t fst0
)
2757 fst2
= float32_sqrt(fst0
, &env
->active_fpu
.fp_status
);
2758 fst2
= float32_div(float32_one
, fst2
, &env
->active_fpu
.fp_status
);
2759 update_fcr31(env
, GETPC());
2763 uint64_t helper_float_recip1_d(CPUMIPSState
*env
, uint64_t fdt0
)
2767 fdt2
= float64_div(float64_one
, fdt0
, &env
->active_fpu
.fp_status
);
2768 update_fcr31(env
, GETPC());
2772 uint32_t helper_float_recip1_s(CPUMIPSState
*env
, uint32_t fst0
)
2776 fst2
= float32_div(float32_one
, fst0
, &env
->active_fpu
.fp_status
);
2777 update_fcr31(env
, GETPC());
2781 uint64_t helper_float_recip1_ps(CPUMIPSState
*env
, uint64_t fdt0
)
2786 fst2
= float32_div(float32_one
, fdt0
& 0XFFFFFFFF, &env
->active_fpu
.fp_status
);
2787 fsth2
= float32_div(float32_one
, fdt0
>> 32, &env
->active_fpu
.fp_status
);
2788 update_fcr31(env
, GETPC());
2789 return ((uint64_t)fsth2
<< 32) | fst2
;
2792 uint64_t helper_float_rsqrt1_d(CPUMIPSState
*env
, uint64_t fdt0
)
2796 fdt2
= float64_sqrt(fdt0
, &env
->active_fpu
.fp_status
);
2797 fdt2
= float64_div(float64_one
, fdt2
, &env
->active_fpu
.fp_status
);
2798 update_fcr31(env
, GETPC());
2802 uint32_t helper_float_rsqrt1_s(CPUMIPSState
*env
, uint32_t fst0
)
2806 fst2
= float32_sqrt(fst0
, &env
->active_fpu
.fp_status
);
2807 fst2
= float32_div(float32_one
, fst2
, &env
->active_fpu
.fp_status
);
2808 update_fcr31(env
, GETPC());
2812 uint64_t helper_float_rsqrt1_ps(CPUMIPSState
*env
, uint64_t fdt0
)
2817 fst2
= float32_sqrt(fdt0
& 0XFFFFFFFF, &env
->active_fpu
.fp_status
);
2818 fsth2
= float32_sqrt(fdt0
>> 32, &env
->active_fpu
.fp_status
);
2819 fst2
= float32_div(float32_one
, fst2
, &env
->active_fpu
.fp_status
);
2820 fsth2
= float32_div(float32_one
, fsth2
, &env
->active_fpu
.fp_status
);
2821 update_fcr31(env
, GETPC());
2822 return ((uint64_t)fsth2
<< 32) | fst2
;
2825 #define FLOAT_OP(name, p) void helper_float_##name##_##p(CPUMIPSState *env)
2827 /* binary operations */
2828 #define FLOAT_BINOP(name) \
2829 uint64_t helper_float_ ## name ## _d(CPUMIPSState *env, \
2830 uint64_t fdt0, uint64_t fdt1) \
2834 dt2 = float64_ ## name (fdt0, fdt1, &env->active_fpu.fp_status); \
2835 update_fcr31(env, GETPC()); \
2839 uint32_t helper_float_ ## name ## _s(CPUMIPSState *env, \
2840 uint32_t fst0, uint32_t fst1) \
2844 wt2 = float32_ ## name (fst0, fst1, &env->active_fpu.fp_status); \
2845 update_fcr31(env, GETPC()); \
2849 uint64_t helper_float_ ## name ## _ps(CPUMIPSState *env, \
2853 uint32_t fst0 = fdt0 & 0XFFFFFFFF; \
2854 uint32_t fsth0 = fdt0 >> 32; \
2855 uint32_t fst1 = fdt1 & 0XFFFFFFFF; \
2856 uint32_t fsth1 = fdt1 >> 32; \
2860 wt2 = float32_ ## name (fst0, fst1, &env->active_fpu.fp_status); \
2861 wth2 = float32_ ## name (fsth0, fsth1, &env->active_fpu.fp_status); \
2862 update_fcr31(env, GETPC()); \
2863 return ((uint64_t)wth2 << 32) | wt2; \
2872 #define UNFUSED_FMA(prefix, a, b, c, flags) \
2874 a = prefix##_mul(a, b, &env->active_fpu.fp_status); \
2875 if ((flags) & float_muladd_negate_c) { \
2876 a = prefix##_sub(a, c, &env->active_fpu.fp_status); \
2878 a = prefix##_add(a, c, &env->active_fpu.fp_status); \
2880 if ((flags) & float_muladd_negate_result) { \
2881 a = prefix##_chs(a); \
2885 /* FMA based operations */
2886 #define FLOAT_FMA(name, type) \
2887 uint64_t helper_float_ ## name ## _d(CPUMIPSState *env, \
2888 uint64_t fdt0, uint64_t fdt1, \
2891 UNFUSED_FMA(float64, fdt0, fdt1, fdt2, type); \
2892 update_fcr31(env, GETPC()); \
2896 uint32_t helper_float_ ## name ## _s(CPUMIPSState *env, \
2897 uint32_t fst0, uint32_t fst1, \
2900 UNFUSED_FMA(float32, fst0, fst1, fst2, type); \
2901 update_fcr31(env, GETPC()); \
2905 uint64_t helper_float_ ## name ## _ps(CPUMIPSState *env, \
2906 uint64_t fdt0, uint64_t fdt1, \
2909 uint32_t fst0 = fdt0 & 0XFFFFFFFF; \
2910 uint32_t fsth0 = fdt0 >> 32; \
2911 uint32_t fst1 = fdt1 & 0XFFFFFFFF; \
2912 uint32_t fsth1 = fdt1 >> 32; \
2913 uint32_t fst2 = fdt2 & 0XFFFFFFFF; \
2914 uint32_t fsth2 = fdt2 >> 32; \
2916 UNFUSED_FMA(float32, fst0, fst1, fst2, type); \
2917 UNFUSED_FMA(float32, fsth0, fsth1, fsth2, type); \
2918 update_fcr31(env, GETPC()); \
2919 return ((uint64_t)fsth0 << 32) | fst0; \
2922 FLOAT_FMA(msub
, float_muladd_negate_c
)
2923 FLOAT_FMA(nmadd
, float_muladd_negate_result
)
2924 FLOAT_FMA(nmsub
, float_muladd_negate_result
| float_muladd_negate_c
)
2927 /* MIPS specific binary operations */
2928 uint64_t helper_float_recip2_d(CPUMIPSState
*env
, uint64_t fdt0
, uint64_t fdt2
)
2930 fdt2
= float64_mul(fdt0
, fdt2
, &env
->active_fpu
.fp_status
);
2931 fdt2
= float64_chs(float64_sub(fdt2
, float64_one
, &env
->active_fpu
.fp_status
));
2932 update_fcr31(env
, GETPC());
2936 uint32_t helper_float_recip2_s(CPUMIPSState
*env
, uint32_t fst0
, uint32_t fst2
)
2938 fst2
= float32_mul(fst0
, fst2
, &env
->active_fpu
.fp_status
);
2939 fst2
= float32_chs(float32_sub(fst2
, float32_one
, &env
->active_fpu
.fp_status
));
2940 update_fcr31(env
, GETPC());
2944 uint64_t helper_float_recip2_ps(CPUMIPSState
*env
, uint64_t fdt0
, uint64_t fdt2
)
2946 uint32_t fst0
= fdt0
& 0XFFFFFFFF;
2947 uint32_t fsth0
= fdt0
>> 32;
2948 uint32_t fst2
= fdt2
& 0XFFFFFFFF;
2949 uint32_t fsth2
= fdt2
>> 32;
2951 fst2
= float32_mul(fst0
, fst2
, &env
->active_fpu
.fp_status
);
2952 fsth2
= float32_mul(fsth0
, fsth2
, &env
->active_fpu
.fp_status
);
2953 fst2
= float32_chs(float32_sub(fst2
, float32_one
, &env
->active_fpu
.fp_status
));
2954 fsth2
= float32_chs(float32_sub(fsth2
, float32_one
, &env
->active_fpu
.fp_status
));
2955 update_fcr31(env
, GETPC());
2956 return ((uint64_t)fsth2
<< 32) | fst2
;
2959 uint64_t helper_float_rsqrt2_d(CPUMIPSState
*env
, uint64_t fdt0
, uint64_t fdt2
)
2961 fdt2
= float64_mul(fdt0
, fdt2
, &env
->active_fpu
.fp_status
);
2962 fdt2
= float64_sub(fdt2
, float64_one
, &env
->active_fpu
.fp_status
);
2963 fdt2
= float64_chs(float64_div(fdt2
, FLOAT_TWO64
, &env
->active_fpu
.fp_status
));
2964 update_fcr31(env
, GETPC());
2968 uint32_t helper_float_rsqrt2_s(CPUMIPSState
*env
, uint32_t fst0
, uint32_t fst2
)
2970 fst2
= float32_mul(fst0
, fst2
, &env
->active_fpu
.fp_status
);
2971 fst2
= float32_sub(fst2
, float32_one
, &env
->active_fpu
.fp_status
);
2972 fst2
= float32_chs(float32_div(fst2
, FLOAT_TWO32
, &env
->active_fpu
.fp_status
));
2973 update_fcr31(env
, GETPC());
2977 uint64_t helper_float_rsqrt2_ps(CPUMIPSState
*env
, uint64_t fdt0
, uint64_t fdt2
)
2979 uint32_t fst0
= fdt0
& 0XFFFFFFFF;
2980 uint32_t fsth0
= fdt0
>> 32;
2981 uint32_t fst2
= fdt2
& 0XFFFFFFFF;
2982 uint32_t fsth2
= fdt2
>> 32;
2984 fst2
= float32_mul(fst0
, fst2
, &env
->active_fpu
.fp_status
);
2985 fsth2
= float32_mul(fsth0
, fsth2
, &env
->active_fpu
.fp_status
);
2986 fst2
= float32_sub(fst2
, float32_one
, &env
->active_fpu
.fp_status
);
2987 fsth2
= float32_sub(fsth2
, float32_one
, &env
->active_fpu
.fp_status
);
2988 fst2
= float32_chs(float32_div(fst2
, FLOAT_TWO32
, &env
->active_fpu
.fp_status
));
2989 fsth2
= float32_chs(float32_div(fsth2
, FLOAT_TWO32
, &env
->active_fpu
.fp_status
));
2990 update_fcr31(env
, GETPC());
2991 return ((uint64_t)fsth2
<< 32) | fst2
;
2994 uint64_t helper_float_addr_ps(CPUMIPSState
*env
, uint64_t fdt0
, uint64_t fdt1
)
2996 uint32_t fst0
= fdt0
& 0XFFFFFFFF;
2997 uint32_t fsth0
= fdt0
>> 32;
2998 uint32_t fst1
= fdt1
& 0XFFFFFFFF;
2999 uint32_t fsth1
= fdt1
>> 32;
3003 fst2
= float32_add (fst0
, fsth0
, &env
->active_fpu
.fp_status
);
3004 fsth2
= float32_add (fst1
, fsth1
, &env
->active_fpu
.fp_status
);
3005 update_fcr31(env
, GETPC());
3006 return ((uint64_t)fsth2
<< 32) | fst2
;
3009 uint64_t helper_float_mulr_ps(CPUMIPSState
*env
, uint64_t fdt0
, uint64_t fdt1
)
3011 uint32_t fst0
= fdt0
& 0XFFFFFFFF;
3012 uint32_t fsth0
= fdt0
>> 32;
3013 uint32_t fst1
= fdt1
& 0XFFFFFFFF;
3014 uint32_t fsth1
= fdt1
>> 32;
3018 fst2
= float32_mul (fst0
, fsth0
, &env
->active_fpu
.fp_status
);
3019 fsth2
= float32_mul (fst1
, fsth1
, &env
->active_fpu
.fp_status
);
3020 update_fcr31(env
, GETPC());
3021 return ((uint64_t)fsth2
<< 32) | fst2
;
3024 /* compare operations */
3025 #define FOP_COND_D(op, cond) \
3026 void helper_cmp_d_ ## op(CPUMIPSState *env, uint64_t fdt0, \
3027 uint64_t fdt1, int cc) \
3031 update_fcr31(env, GETPC()); \
3033 SET_FP_COND(cc, env->active_fpu); \
3035 CLEAR_FP_COND(cc, env->active_fpu); \
3037 void helper_cmpabs_d_ ## op(CPUMIPSState *env, uint64_t fdt0, \
3038 uint64_t fdt1, int cc) \
3041 fdt0 = float64_abs(fdt0); \
3042 fdt1 = float64_abs(fdt1); \
3044 update_fcr31(env, GETPC()); \
3046 SET_FP_COND(cc, env->active_fpu); \
3048 CLEAR_FP_COND(cc, env->active_fpu); \
3051 /* NOTE: the comma operator will make "cond" to eval to false,
3052 * but float64_unordered_quiet() is still called. */
3053 FOP_COND_D(f
, (float64_unordered_quiet(fdt1
, fdt0
, &env
->active_fpu
.fp_status
), 0))
3054 FOP_COND_D(un
, float64_unordered_quiet(fdt1
, fdt0
, &env
->active_fpu
.fp_status
))
3055 FOP_COND_D(eq
, float64_eq_quiet(fdt0
, fdt1
, &env
->active_fpu
.fp_status
))
3056 FOP_COND_D(ueq
, float64_unordered_quiet(fdt1
, fdt0
, &env
->active_fpu
.fp_status
) || float64_eq_quiet(fdt0
, fdt1
, &env
->active_fpu
.fp_status
))
3057 FOP_COND_D(olt
, float64_lt_quiet(fdt0
, fdt1
, &env
->active_fpu
.fp_status
))
3058 FOP_COND_D(ult
, float64_unordered_quiet(fdt1
, fdt0
, &env
->active_fpu
.fp_status
) || float64_lt_quiet(fdt0
, fdt1
, &env
->active_fpu
.fp_status
))
3059 FOP_COND_D(ole
, float64_le_quiet(fdt0
, fdt1
, &env
->active_fpu
.fp_status
))
3060 FOP_COND_D(ule
, float64_unordered_quiet(fdt1
, fdt0
, &env
->active_fpu
.fp_status
) || float64_le_quiet(fdt0
, fdt1
, &env
->active_fpu
.fp_status
))
3061 /* NOTE: the comma operator will make "cond" to eval to false,
3062 * but float64_unordered() is still called. */
3063 FOP_COND_D(sf
, (float64_unordered(fdt1
, fdt0
, &env
->active_fpu
.fp_status
), 0))
3064 FOP_COND_D(ngle
,float64_unordered(fdt1
, fdt0
, &env
->active_fpu
.fp_status
))
3065 FOP_COND_D(seq
, float64_eq(fdt0
, fdt1
, &env
->active_fpu
.fp_status
))
3066 FOP_COND_D(ngl
, float64_unordered(fdt1
, fdt0
, &env
->active_fpu
.fp_status
) || float64_eq(fdt0
, fdt1
, &env
->active_fpu
.fp_status
))
3067 FOP_COND_D(lt
, float64_lt(fdt0
, fdt1
, &env
->active_fpu
.fp_status
))
3068 FOP_COND_D(nge
, float64_unordered(fdt1
, fdt0
, &env
->active_fpu
.fp_status
) || float64_lt(fdt0
, fdt1
, &env
->active_fpu
.fp_status
))
3069 FOP_COND_D(le
, float64_le(fdt0
, fdt1
, &env
->active_fpu
.fp_status
))
3070 FOP_COND_D(ngt
, float64_unordered(fdt1
, fdt0
, &env
->active_fpu
.fp_status
) || float64_le(fdt0
, fdt1
, &env
->active_fpu
.fp_status
))
3072 #define FOP_COND_S(op, cond) \
3073 void helper_cmp_s_ ## op(CPUMIPSState *env, uint32_t fst0, \
3074 uint32_t fst1, int cc) \
3078 update_fcr31(env, GETPC()); \
3080 SET_FP_COND(cc, env->active_fpu); \
3082 CLEAR_FP_COND(cc, env->active_fpu); \
3084 void helper_cmpabs_s_ ## op(CPUMIPSState *env, uint32_t fst0, \
3085 uint32_t fst1, int cc) \
3088 fst0 = float32_abs(fst0); \
3089 fst1 = float32_abs(fst1); \
3091 update_fcr31(env, GETPC()); \
3093 SET_FP_COND(cc, env->active_fpu); \
3095 CLEAR_FP_COND(cc, env->active_fpu); \
3098 /* NOTE: the comma operator will make "cond" to eval to false,
3099 * but float32_unordered_quiet() is still called. */
3100 FOP_COND_S(f
, (float32_unordered_quiet(fst1
, fst0
, &env
->active_fpu
.fp_status
), 0))
3101 FOP_COND_S(un
, float32_unordered_quiet(fst1
, fst0
, &env
->active_fpu
.fp_status
))
3102 FOP_COND_S(eq
, float32_eq_quiet(fst0
, fst1
, &env
->active_fpu
.fp_status
))
3103 FOP_COND_S(ueq
, float32_unordered_quiet(fst1
, fst0
, &env
->active_fpu
.fp_status
) || float32_eq_quiet(fst0
, fst1
, &env
->active_fpu
.fp_status
))
3104 FOP_COND_S(olt
, float32_lt_quiet(fst0
, fst1
, &env
->active_fpu
.fp_status
))
3105 FOP_COND_S(ult
, float32_unordered_quiet(fst1
, fst0
, &env
->active_fpu
.fp_status
) || float32_lt_quiet(fst0
, fst1
, &env
->active_fpu
.fp_status
))
3106 FOP_COND_S(ole
, float32_le_quiet(fst0
, fst1
, &env
->active_fpu
.fp_status
))
3107 FOP_COND_S(ule
, float32_unordered_quiet(fst1
, fst0
, &env
->active_fpu
.fp_status
) || float32_le_quiet(fst0
, fst1
, &env
->active_fpu
.fp_status
))
3108 /* NOTE: the comma operator will make "cond" to eval to false,
3109 * but float32_unordered() is still called. */
3110 FOP_COND_S(sf
, (float32_unordered(fst1
, fst0
, &env
->active_fpu
.fp_status
), 0))
3111 FOP_COND_S(ngle
,float32_unordered(fst1
, fst0
, &env
->active_fpu
.fp_status
))
3112 FOP_COND_S(seq
, float32_eq(fst0
, fst1
, &env
->active_fpu
.fp_status
))
3113 FOP_COND_S(ngl
, float32_unordered(fst1
, fst0
, &env
->active_fpu
.fp_status
) || float32_eq(fst0
, fst1
, &env
->active_fpu
.fp_status
))
3114 FOP_COND_S(lt
, float32_lt(fst0
, fst1
, &env
->active_fpu
.fp_status
))
3115 FOP_COND_S(nge
, float32_unordered(fst1
, fst0
, &env
->active_fpu
.fp_status
) || float32_lt(fst0
, fst1
, &env
->active_fpu
.fp_status
))
3116 FOP_COND_S(le
, float32_le(fst0
, fst1
, &env
->active_fpu
.fp_status
))
3117 FOP_COND_S(ngt
, float32_unordered(fst1
, fst0
, &env
->active_fpu
.fp_status
) || float32_le(fst0
, fst1
, &env
->active_fpu
.fp_status
))
3119 #define FOP_COND_PS(op, condl, condh) \
3120 void helper_cmp_ps_ ## op(CPUMIPSState *env, uint64_t fdt0, \
3121 uint64_t fdt1, int cc) \
3123 uint32_t fst0, fsth0, fst1, fsth1; \
3125 fst0 = fdt0 & 0XFFFFFFFF; \
3126 fsth0 = fdt0 >> 32; \
3127 fst1 = fdt1 & 0XFFFFFFFF; \
3128 fsth1 = fdt1 >> 32; \
3131 update_fcr31(env, GETPC()); \
3133 SET_FP_COND(cc, env->active_fpu); \
3135 CLEAR_FP_COND(cc, env->active_fpu); \
3137 SET_FP_COND(cc + 1, env->active_fpu); \
3139 CLEAR_FP_COND(cc + 1, env->active_fpu); \
3141 void helper_cmpabs_ps_ ## op(CPUMIPSState *env, uint64_t fdt0, \
3142 uint64_t fdt1, int cc) \
3144 uint32_t fst0, fsth0, fst1, fsth1; \
3146 fst0 = float32_abs(fdt0 & 0XFFFFFFFF); \
3147 fsth0 = float32_abs(fdt0 >> 32); \
3148 fst1 = float32_abs(fdt1 & 0XFFFFFFFF); \
3149 fsth1 = float32_abs(fdt1 >> 32); \
3152 update_fcr31(env, GETPC()); \
3154 SET_FP_COND(cc, env->active_fpu); \
3156 CLEAR_FP_COND(cc, env->active_fpu); \
3158 SET_FP_COND(cc + 1, env->active_fpu); \
3160 CLEAR_FP_COND(cc + 1, env->active_fpu); \
3163 /* NOTE: the comma operator will make "cond" to eval to false,
3164 * but float32_unordered_quiet() is still called. */
3165 FOP_COND_PS(f
, (float32_unordered_quiet(fst1
, fst0
, &env
->active_fpu
.fp_status
), 0),
3166 (float32_unordered_quiet(fsth1
, fsth0
, &env
->active_fpu
.fp_status
), 0))
3167 FOP_COND_PS(un
, float32_unordered_quiet(fst1
, fst0
, &env
->active_fpu
.fp_status
),
3168 float32_unordered_quiet(fsth1
, fsth0
, &env
->active_fpu
.fp_status
))
3169 FOP_COND_PS(eq
, float32_eq_quiet(fst0
, fst1
, &env
->active_fpu
.fp_status
),
3170 float32_eq_quiet(fsth0
, fsth1
, &env
->active_fpu
.fp_status
))
3171 FOP_COND_PS(ueq
, float32_unordered_quiet(fst1
, fst0
, &env
->active_fpu
.fp_status
) || float32_eq_quiet(fst0
, fst1
, &env
->active_fpu
.fp_status
),
3172 float32_unordered_quiet(fsth1
, fsth0
, &env
->active_fpu
.fp_status
) || float32_eq_quiet(fsth0
, fsth1
, &env
->active_fpu
.fp_status
))
3173 FOP_COND_PS(olt
, float32_lt_quiet(fst0
, fst1
, &env
->active_fpu
.fp_status
),
3174 float32_lt_quiet(fsth0
, fsth1
, &env
->active_fpu
.fp_status
))
3175 FOP_COND_PS(ult
, float32_unordered_quiet(fst1
, fst0
, &env
->active_fpu
.fp_status
) || float32_lt_quiet(fst0
, fst1
, &env
->active_fpu
.fp_status
),
3176 float32_unordered_quiet(fsth1
, fsth0
, &env
->active_fpu
.fp_status
) || float32_lt_quiet(fsth0
, fsth1
, &env
->active_fpu
.fp_status
))
3177 FOP_COND_PS(ole
, float32_le_quiet(fst0
, fst1
, &env
->active_fpu
.fp_status
),
3178 float32_le_quiet(fsth0
, fsth1
, &env
->active_fpu
.fp_status
))
3179 FOP_COND_PS(ule
, float32_unordered_quiet(fst1
, fst0
, &env
->active_fpu
.fp_status
) || float32_le_quiet(fst0
, fst1
, &env
->active_fpu
.fp_status
),
3180 float32_unordered_quiet(fsth1
, fsth0
, &env
->active_fpu
.fp_status
) || float32_le_quiet(fsth0
, fsth1
, &env
->active_fpu
.fp_status
))
3181 /* NOTE: the comma operator will make "cond" to eval to false,
3182 * but float32_unordered() is still called. */
3183 FOP_COND_PS(sf
, (float32_unordered(fst1
, fst0
, &env
->active_fpu
.fp_status
), 0),
3184 (float32_unordered(fsth1
, fsth0
, &env
->active_fpu
.fp_status
), 0))
3185 FOP_COND_PS(ngle
,float32_unordered(fst1
, fst0
, &env
->active_fpu
.fp_status
),
3186 float32_unordered(fsth1
, fsth0
, &env
->active_fpu
.fp_status
))
3187 FOP_COND_PS(seq
, float32_eq(fst0
, fst1
, &env
->active_fpu
.fp_status
),
3188 float32_eq(fsth0
, fsth1
, &env
->active_fpu
.fp_status
))
3189 FOP_COND_PS(ngl
, float32_unordered(fst1
, fst0
, &env
->active_fpu
.fp_status
) || float32_eq(fst0
, fst1
, &env
->active_fpu
.fp_status
),
3190 float32_unordered(fsth1
, fsth0
, &env
->active_fpu
.fp_status
) || float32_eq(fsth0
, fsth1
, &env
->active_fpu
.fp_status
))
3191 FOP_COND_PS(lt
, float32_lt(fst0
, fst1
, &env
->active_fpu
.fp_status
),
3192 float32_lt(fsth0
, fsth1
, &env
->active_fpu
.fp_status
))
3193 FOP_COND_PS(nge
, float32_unordered(fst1
, fst0
, &env
->active_fpu
.fp_status
) || float32_lt(fst0
, fst1
, &env
->active_fpu
.fp_status
),
3194 float32_unordered(fsth1
, fsth0
, &env
->active_fpu
.fp_status
) || float32_lt(fsth0
, fsth1
, &env
->active_fpu
.fp_status
))
3195 FOP_COND_PS(le
, float32_le(fst0
, fst1
, &env
->active_fpu
.fp_status
),
3196 float32_le(fsth0
, fsth1
, &env
->active_fpu
.fp_status
))
3197 FOP_COND_PS(ngt
, float32_unordered(fst1
, fst0
, &env
->active_fpu
.fp_status
) || float32_le(fst0
, fst1
, &env
->active_fpu
.fp_status
),
3198 float32_unordered(fsth1
, fsth0
, &env
->active_fpu
.fp_status
) || float32_le(fsth0
, fsth1
, &env
->active_fpu
.fp_status
))