4 * Copyright (c) 2012 Jia Liu <proljc@gmail.com>
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
16 * You should have received a copy of the GNU Lesser General Public
17 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
21 #include "qemu-common.h"
23 /* CPUClass::reset() */
24 static void openrisc_cpu_reset(CPUState
*s
)
26 OpenRISCCPU
*cpu
= OPENRISC_CPU(s
);
27 OpenRISCCPUClass
*occ
= OPENRISC_CPU_GET_CLASS(cpu
);
29 if (qemu_loglevel_mask(CPU_LOG_RESET
)) {
30 qemu_log("CPU Reset (CPU %d)\n", s
->cpu_index
);
31 log_cpu_state(&cpu
->env
, 0);
36 memset(&cpu
->env
, 0, offsetof(CPUOpenRISCState
, breakpoints
));
38 tlb_flush(&cpu
->env
, 1);
39 /*tb_flush(&cpu->env); FIXME: Do we need it? */
42 cpu
->env
.sr
= SR_FO
| SR_SM
;
43 cpu
->env
.exception_index
= -1;
45 cpu
->env
.upr
= UPR_UP
| UPR_DMP
| UPR_IMP
| UPR_PICP
| UPR_TTP
;
46 cpu
->env
.cpucfgr
= CPUCFGR_OB32S
| CPUCFGR_OF32S
;
47 cpu
->env
.dmmucfgr
= (DMMUCFGR_NTW
& (0 << 2)) | (DMMUCFGR_NTS
& (6 << 2));
48 cpu
->env
.immucfgr
= (IMMUCFGR_NTW
& (0 << 2)) | (IMMUCFGR_NTS
& (6 << 2));
50 #ifndef CONFIG_USER_ONLY
51 cpu
->env
.picmr
= 0x00000000;
52 cpu
->env
.picsr
= 0x00000000;
54 cpu
->env
.ttmr
= 0x00000000;
55 cpu
->env
.ttcr
= 0x00000000;
59 static inline void set_feature(OpenRISCCPU
*cpu
, int feature
)
61 cpu
->feature
|= feature
;
62 cpu
->env
.cpucfgr
= cpu
->feature
;
65 static void openrisc_cpu_realizefn(DeviceState
*dev
, Error
**errp
)
67 OpenRISCCPU
*cpu
= OPENRISC_CPU(dev
);
68 OpenRISCCPUClass
*occ
= OPENRISC_CPU_GET_CLASS(dev
);
70 qemu_init_vcpu(&cpu
->env
);
73 occ
->parent_realize(dev
, errp
);
76 static void openrisc_cpu_initfn(Object
*obj
)
78 CPUState
*cs
= CPU(obj
);
79 OpenRISCCPU
*cpu
= OPENRISC_CPU(obj
);
82 cs
->env_ptr
= &cpu
->env
;
83 cpu_exec_init(&cpu
->env
);
85 #ifndef CONFIG_USER_ONLY
86 cpu_openrisc_mmu_init(cpu
);
89 if (tcg_enabled() && !inited
) {
91 openrisc_translate_init();
97 static ObjectClass
*openrisc_cpu_class_by_name(const char *cpu_model
)
101 if (cpu_model
== NULL
) {
105 oc
= object_class_by_name(cpu_model
);
106 if (oc
!= NULL
&& (!object_class_dynamic_cast(oc
, TYPE_OPENRISC_CPU
) ||
107 object_class_is_abstract(oc
))) {
113 static void or1200_initfn(Object
*obj
)
115 OpenRISCCPU
*cpu
= OPENRISC_CPU(obj
);
117 set_feature(cpu
, OPENRISC_FEATURE_OB32S
);
118 set_feature(cpu
, OPENRISC_FEATURE_OF32S
);
121 static void openrisc_any_initfn(Object
*obj
)
123 OpenRISCCPU
*cpu
= OPENRISC_CPU(obj
);
125 set_feature(cpu
, OPENRISC_FEATURE_OB32S
);
128 typedef struct OpenRISCCPUInfo
{
130 void (*initfn
)(Object
*obj
);
133 static const OpenRISCCPUInfo openrisc_cpus
[] = {
134 { .name
= "or1200", .initfn
= or1200_initfn
},
135 { .name
= "any", .initfn
= openrisc_any_initfn
},
138 static void openrisc_cpu_class_init(ObjectClass
*oc
, void *data
)
140 OpenRISCCPUClass
*occ
= OPENRISC_CPU_CLASS(oc
);
141 CPUClass
*cc
= CPU_CLASS(occ
);
142 DeviceClass
*dc
= DEVICE_CLASS(oc
);
144 occ
->parent_realize
= dc
->realize
;
145 dc
->realize
= openrisc_cpu_realizefn
;
147 occ
->parent_reset
= cc
->reset
;
148 cc
->reset
= openrisc_cpu_reset
;
150 cc
->class_by_name
= openrisc_cpu_class_by_name
;
153 static void cpu_register(const OpenRISCCPUInfo
*info
)
155 TypeInfo type_info
= {
156 .parent
= TYPE_OPENRISC_CPU
,
157 .instance_size
= sizeof(OpenRISCCPU
),
158 .instance_init
= info
->initfn
,
159 .class_size
= sizeof(OpenRISCCPUClass
),
162 type_info
.name
= g_strdup_printf("%s-" TYPE_OPENRISC_CPU
, info
->name
);
163 type_register(&type_info
);
164 g_free((void *)type_info
.name
);
167 static const TypeInfo openrisc_cpu_type_info
= {
168 .name
= TYPE_OPENRISC_CPU
,
170 .instance_size
= sizeof(OpenRISCCPU
),
171 .instance_init
= openrisc_cpu_initfn
,
173 .class_size
= sizeof(OpenRISCCPUClass
),
174 .class_init
= openrisc_cpu_class_init
,
177 static void openrisc_cpu_register_types(void)
181 type_register_static(&openrisc_cpu_type_info
);
182 for (i
= 0; i
< ARRAY_SIZE(openrisc_cpus
); i
++) {
183 cpu_register(&openrisc_cpus
[i
]);
187 OpenRISCCPU
*cpu_openrisc_init(const char *cpu_model
)
192 oc
= openrisc_cpu_class_by_name(cpu_model
);
196 cpu
= OPENRISC_CPU(object_new(object_class_get_name(oc
)));
197 cpu
->env
.cpu_model_str
= cpu_model
;
199 object_property_set_bool(OBJECT(cpu
), true, "realized", NULL
);
204 /* Sort alphabetically by type name, except for "any". */
205 static gint
openrisc_cpu_list_compare(gconstpointer a
, gconstpointer b
)
207 ObjectClass
*class_a
= (ObjectClass
*)a
;
208 ObjectClass
*class_b
= (ObjectClass
*)b
;
209 const char *name_a
, *name_b
;
211 name_a
= object_class_get_name(class_a
);
212 name_b
= object_class_get_name(class_b
);
213 if (strcmp(name_a
, "any-" TYPE_OPENRISC_CPU
) == 0) {
215 } else if (strcmp(name_b
, "any-" TYPE_OPENRISC_CPU
) == 0) {
218 return strcmp(name_a
, name_b
);
222 static void openrisc_cpu_list_entry(gpointer data
, gpointer user_data
)
224 ObjectClass
*oc
= data
;
225 CPUListState
*s
= user_data
;
226 const char *typename
;
229 typename
= object_class_get_name(oc
);
230 name
= g_strndup(typename
,
231 strlen(typename
) - strlen("-" TYPE_OPENRISC_CPU
));
232 (*s
->cpu_fprintf
)(s
->file
, " %s\n",
237 void cpu_openrisc_list(FILE *f
, fprintf_function cpu_fprintf
)
241 .cpu_fprintf
= cpu_fprintf
,
245 list
= object_class_get_list(TYPE_OPENRISC_CPU
, false);
246 list
= g_slist_sort(list
, openrisc_cpu_list_compare
);
247 (*cpu_fprintf
)(f
, "Available CPUs:\n");
248 g_slist_foreach(list
, openrisc_cpu_list_entry
, &s
);
252 type_init(openrisc_cpu_register_types
)