ppc4xx_pci: QOM'ify ppc4xx PCI host bridge
[qemu/agraf.git] / hw / isa_mmio.c
blobfd755ab4a8853bd75567cefbbb595ea2d943eb9b
1 /*
2 * Memory mapped access to ISA IO space.
4 * Copyright (c) 2006 Fabrice Bellard
6 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 * of this software and associated documentation files (the "Software"), to deal
8 * in the Software without restriction, including without limitation the rights
9 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 * copies of the Software, and to permit persons to whom the Software is
11 * furnished to do so, subject to the following conditions:
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22 * THE SOFTWARE.
25 #include "hw.h"
26 #include "isa.h"
27 #include "exec-memory.h"
29 static void isa_mmio_writeb (void *opaque, target_phys_addr_t addr,
30 uint32_t val)
32 cpu_outb(addr & IOPORTS_MASK, val);
35 static void isa_mmio_writew(void *opaque, target_phys_addr_t addr,
36 uint32_t val)
38 cpu_outw(addr & IOPORTS_MASK, val);
41 static void isa_mmio_writel(void *opaque, target_phys_addr_t addr,
42 uint32_t val)
44 cpu_outl(addr & IOPORTS_MASK, val);
47 static uint32_t isa_mmio_readb (void *opaque, target_phys_addr_t addr)
49 return cpu_inb(addr & IOPORTS_MASK);
52 static uint32_t isa_mmio_readw(void *opaque, target_phys_addr_t addr)
54 return cpu_inw(addr & IOPORTS_MASK);
57 static uint32_t isa_mmio_readl(void *opaque, target_phys_addr_t addr)
59 return cpu_inl(addr & IOPORTS_MASK);
62 static const MemoryRegionOps isa_mmio_ops = {
63 .old_mmio = {
64 .write = { isa_mmio_writeb, isa_mmio_writew, isa_mmio_writel },
65 .read = { isa_mmio_readb, isa_mmio_readw, isa_mmio_readl, },
67 .endianness = DEVICE_LITTLE_ENDIAN,
70 void isa_mmio_setup(MemoryRegion *mr, target_phys_addr_t size)
72 memory_region_init_io(mr, &isa_mmio_ops, NULL, "isa-mmio", size);
75 void isa_mmio_init(target_phys_addr_t base, target_phys_addr_t size)
77 MemoryRegion *mr = g_malloc(sizeof(*mr));
79 isa_mmio_setup(mr, size);
80 memory_region_add_subregion(get_system_memory(), base, mr);