balloon: Separate out stat and balloon handling
[qemu/agraf.git] / hw / pci.c
blob36db58be763d63a219b6244145e99d08b978e4d4
1 /*
2 * QEMU PCI bus manager
4 * Copyright (c) 2004 Fabrice Bellard
6 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 * of this software and associated documentation files (the "Software"), to deal
8 * in the Software without restriction, including without limitation the rights
9 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 * copies of the Software, and to permit persons to whom the Software is
11 * furnished to do so, subject to the following conditions:
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22 * THE SOFTWARE.
24 #include "hw.h"
25 #include "pci.h"
26 #include "pci_bridge.h"
27 #include "pci_internals.h"
28 #include "monitor.h"
29 #include "net.h"
30 #include "sysemu.h"
31 #include "loader.h"
32 #include "qemu-objects.h"
33 #include "range.h"
35 //#define DEBUG_PCI
36 #ifdef DEBUG_PCI
37 # define PCI_DPRINTF(format, ...) printf(format, ## __VA_ARGS__)
38 #else
39 # define PCI_DPRINTF(format, ...) do { } while (0)
40 #endif
42 static void pcibus_dev_print(Monitor *mon, DeviceState *dev, int indent);
43 static char *pcibus_get_dev_path(DeviceState *dev);
44 static char *pcibus_get_fw_dev_path(DeviceState *dev);
45 static int pcibus_reset(BusState *qbus);
47 struct BusInfo pci_bus_info = {
48 .name = "PCI",
49 .size = sizeof(PCIBus),
50 .print_dev = pcibus_dev_print,
51 .get_dev_path = pcibus_get_dev_path,
52 .get_fw_dev_path = pcibus_get_fw_dev_path,
53 .reset = pcibus_reset,
54 .props = (Property[]) {
55 DEFINE_PROP_PCI_DEVFN("addr", PCIDevice, devfn, -1),
56 DEFINE_PROP_STRING("romfile", PCIDevice, romfile),
57 DEFINE_PROP_UINT32("rombar", PCIDevice, rom_bar, 1),
58 DEFINE_PROP_BIT("multifunction", PCIDevice, cap_present,
59 QEMU_PCI_CAP_MULTIFUNCTION_BITNR, false),
60 DEFINE_PROP_BIT("command_serr_enable", PCIDevice, cap_present,
61 QEMU_PCI_CAP_SERR_BITNR, true),
62 DEFINE_PROP_END_OF_LIST()
66 static void pci_update_mappings(PCIDevice *d);
67 static void pci_set_irq(void *opaque, int irq_num, int level);
68 static int pci_add_option_rom(PCIDevice *pdev, bool is_default_rom);
69 static void pci_del_option_rom(PCIDevice *pdev);
71 static uint16_t pci_default_sub_vendor_id = PCI_SUBVENDOR_ID_REDHAT_QUMRANET;
72 static uint16_t pci_default_sub_device_id = PCI_SUBDEVICE_ID_QEMU;
74 struct PCIHostBus {
75 int domain;
76 struct PCIBus *bus;
77 QLIST_ENTRY(PCIHostBus) next;
79 static QLIST_HEAD(, PCIHostBus) host_buses;
81 static const VMStateDescription vmstate_pcibus = {
82 .name = "PCIBUS",
83 .version_id = 1,
84 .minimum_version_id = 1,
85 .minimum_version_id_old = 1,
86 .fields = (VMStateField []) {
87 VMSTATE_INT32_EQUAL(nirq, PCIBus),
88 VMSTATE_VARRAY_INT32(irq_count, PCIBus, nirq, 0, vmstate_info_int32, int32_t),
89 VMSTATE_END_OF_LIST()
93 static int pci_bar(PCIDevice *d, int reg)
95 uint8_t type;
97 if (reg != PCI_ROM_SLOT)
98 return PCI_BASE_ADDRESS_0 + reg * 4;
100 type = d->config[PCI_HEADER_TYPE] & ~PCI_HEADER_TYPE_MULTI_FUNCTION;
101 return type == PCI_HEADER_TYPE_BRIDGE ? PCI_ROM_ADDRESS1 : PCI_ROM_ADDRESS;
104 static inline int pci_irq_state(PCIDevice *d, int irq_num)
106 return (d->irq_state >> irq_num) & 0x1;
109 static inline void pci_set_irq_state(PCIDevice *d, int irq_num, int level)
111 d->irq_state &= ~(0x1 << irq_num);
112 d->irq_state |= level << irq_num;
115 static void pci_change_irq_level(PCIDevice *pci_dev, int irq_num, int change)
117 PCIBus *bus;
118 for (;;) {
119 bus = pci_dev->bus;
120 irq_num = bus->map_irq(pci_dev, irq_num);
121 if (bus->set_irq)
122 break;
123 pci_dev = bus->parent_dev;
125 bus->irq_count[irq_num] += change;
126 bus->set_irq(bus->irq_opaque, irq_num, bus->irq_count[irq_num] != 0);
129 int pci_bus_get_irq_level(PCIBus *bus, int irq_num)
131 assert(irq_num >= 0);
132 assert(irq_num < bus->nirq);
133 return !!bus->irq_count[irq_num];
136 /* Update interrupt status bit in config space on interrupt
137 * state change. */
138 static void pci_update_irq_status(PCIDevice *dev)
140 if (dev->irq_state) {
141 dev->config[PCI_STATUS] |= PCI_STATUS_INTERRUPT;
142 } else {
143 dev->config[PCI_STATUS] &= ~PCI_STATUS_INTERRUPT;
147 void pci_device_deassert_intx(PCIDevice *dev)
149 int i;
150 for (i = 0; i < PCI_NUM_PINS; ++i) {
151 qemu_set_irq(dev->irq[i], 0);
156 * This function is called on #RST and FLR.
157 * FLR if PCI_EXP_DEVCTL_BCR_FLR is set
159 void pci_device_reset(PCIDevice *dev)
161 int r;
162 /* TODO: call the below unconditionally once all pci devices
163 * are qdevified */
164 if (dev->qdev.info) {
165 qdev_reset_all(&dev->qdev);
168 dev->irq_state = 0;
169 pci_update_irq_status(dev);
170 pci_device_deassert_intx(dev);
171 /* Clear all writable bits */
172 pci_word_test_and_clear_mask(dev->config + PCI_COMMAND,
173 pci_get_word(dev->wmask + PCI_COMMAND) |
174 pci_get_word(dev->w1cmask + PCI_COMMAND));
175 pci_word_test_and_clear_mask(dev->config + PCI_STATUS,
176 pci_get_word(dev->wmask + PCI_STATUS) |
177 pci_get_word(dev->w1cmask + PCI_STATUS));
178 dev->config[PCI_CACHE_LINE_SIZE] = 0x0;
179 dev->config[PCI_INTERRUPT_LINE] = 0x0;
180 for (r = 0; r < PCI_NUM_REGIONS; ++r) {
181 PCIIORegion *region = &dev->io_regions[r];
182 if (!region->size) {
183 continue;
186 if (!(region->type & PCI_BASE_ADDRESS_SPACE_IO) &&
187 region->type & PCI_BASE_ADDRESS_MEM_TYPE_64) {
188 pci_set_quad(dev->config + pci_bar(dev, r), region->type);
189 } else {
190 pci_set_long(dev->config + pci_bar(dev, r), region->type);
193 pci_update_mappings(dev);
197 * Trigger pci bus reset under a given bus.
198 * To be called on RST# assert.
200 void pci_bus_reset(PCIBus *bus)
202 int i;
204 for (i = 0; i < bus->nirq; i++) {
205 bus->irq_count[i] = 0;
207 for (i = 0; i < ARRAY_SIZE(bus->devices); ++i) {
208 if (bus->devices[i]) {
209 pci_device_reset(bus->devices[i]);
214 static int pcibus_reset(BusState *qbus)
216 pci_bus_reset(DO_UPCAST(PCIBus, qbus, qbus));
218 /* topology traverse is done by pci_bus_reset().
219 Tell qbus/qdev walker not to traverse the tree */
220 return 1;
223 static void pci_host_bus_register(int domain, PCIBus *bus)
225 struct PCIHostBus *host;
226 host = qemu_mallocz(sizeof(*host));
227 host->domain = domain;
228 host->bus = bus;
229 QLIST_INSERT_HEAD(&host_buses, host, next);
232 PCIBus *pci_find_root_bus(int domain)
234 struct PCIHostBus *host;
236 QLIST_FOREACH(host, &host_buses, next) {
237 if (host->domain == domain) {
238 return host->bus;
242 return NULL;
245 int pci_find_domain(const PCIBus *bus)
247 PCIDevice *d;
248 struct PCIHostBus *host;
250 /* obtain root bus */
251 while ((d = bus->parent_dev) != NULL) {
252 bus = d->bus;
255 QLIST_FOREACH(host, &host_buses, next) {
256 if (host->bus == bus) {
257 return host->domain;
261 abort(); /* should not be reached */
262 return -1;
265 void pci_bus_new_inplace(PCIBus *bus, DeviceState *parent,
266 const char *name,
267 MemoryRegion *address_space,
268 uint8_t devfn_min)
270 qbus_create_inplace(&bus->qbus, &pci_bus_info, parent, name);
271 assert(PCI_FUNC(devfn_min) == 0);
272 bus->devfn_min = devfn_min;
273 bus->address_space = address_space;
275 /* host bridge */
276 QLIST_INIT(&bus->child);
277 pci_host_bus_register(0, bus); /* for now only pci domain 0 is supported */
279 vmstate_register(NULL, -1, &vmstate_pcibus, bus);
282 PCIBus *pci_bus_new(DeviceState *parent, const char *name,
283 MemoryRegion *address_space, uint8_t devfn_min)
285 PCIBus *bus;
287 bus = qemu_mallocz(sizeof(*bus));
288 bus->qbus.qdev_allocated = 1;
289 pci_bus_new_inplace(bus, parent, name, address_space, devfn_min);
290 return bus;
293 void pci_bus_irqs(PCIBus *bus, pci_set_irq_fn set_irq, pci_map_irq_fn map_irq,
294 void *irq_opaque, int nirq)
296 bus->set_irq = set_irq;
297 bus->map_irq = map_irq;
298 bus->irq_opaque = irq_opaque;
299 bus->nirq = nirq;
300 bus->irq_count = qemu_mallocz(nirq * sizeof(bus->irq_count[0]));
303 void pci_bus_hotplug(PCIBus *bus, pci_hotplug_fn hotplug, DeviceState *qdev)
305 bus->qbus.allow_hotplug = 1;
306 bus->hotplug = hotplug;
307 bus->hotplug_qdev = qdev;
310 void pci_bus_set_mem_base(PCIBus *bus, target_phys_addr_t base)
312 bus->mem_base = base;
315 PCIBus *pci_register_bus(DeviceState *parent, const char *name,
316 pci_set_irq_fn set_irq, pci_map_irq_fn map_irq,
317 void *irq_opaque,
318 MemoryRegion *address_space,
319 uint8_t devfn_min, int nirq)
321 PCIBus *bus;
323 bus = pci_bus_new(parent, name, address_space, devfn_min);
324 pci_bus_irqs(bus, set_irq, map_irq, irq_opaque, nirq);
325 return bus;
328 int pci_bus_num(PCIBus *s)
330 if (!s->parent_dev)
331 return 0; /* pci host bridge */
332 return s->parent_dev->config[PCI_SECONDARY_BUS];
335 static int get_pci_config_device(QEMUFile *f, void *pv, size_t size)
337 PCIDevice *s = container_of(pv, PCIDevice, config);
338 uint8_t *config;
339 int i;
341 assert(size == pci_config_size(s));
342 config = qemu_malloc(size);
344 qemu_get_buffer(f, config, size);
345 for (i = 0; i < size; ++i) {
346 if ((config[i] ^ s->config[i]) &
347 s->cmask[i] & ~s->wmask[i] & ~s->w1cmask[i]) {
348 qemu_free(config);
349 return -EINVAL;
352 memcpy(s->config, config, size);
354 pci_update_mappings(s);
356 qemu_free(config);
357 return 0;
360 /* just put buffer */
361 static void put_pci_config_device(QEMUFile *f, void *pv, size_t size)
363 const uint8_t **v = pv;
364 assert(size == pci_config_size(container_of(pv, PCIDevice, config)));
365 qemu_put_buffer(f, *v, size);
368 static VMStateInfo vmstate_info_pci_config = {
369 .name = "pci config",
370 .get = get_pci_config_device,
371 .put = put_pci_config_device,
374 static int get_pci_irq_state(QEMUFile *f, void *pv, size_t size)
376 PCIDevice *s = container_of(pv, PCIDevice, irq_state);
377 uint32_t irq_state[PCI_NUM_PINS];
378 int i;
379 for (i = 0; i < PCI_NUM_PINS; ++i) {
380 irq_state[i] = qemu_get_be32(f);
381 if (irq_state[i] != 0x1 && irq_state[i] != 0) {
382 fprintf(stderr, "irq state %d: must be 0 or 1.\n",
383 irq_state[i]);
384 return -EINVAL;
388 for (i = 0; i < PCI_NUM_PINS; ++i) {
389 pci_set_irq_state(s, i, irq_state[i]);
392 return 0;
395 static void put_pci_irq_state(QEMUFile *f, void *pv, size_t size)
397 int i;
398 PCIDevice *s = container_of(pv, PCIDevice, irq_state);
400 for (i = 0; i < PCI_NUM_PINS; ++i) {
401 qemu_put_be32(f, pci_irq_state(s, i));
405 static VMStateInfo vmstate_info_pci_irq_state = {
406 .name = "pci irq state",
407 .get = get_pci_irq_state,
408 .put = put_pci_irq_state,
411 const VMStateDescription vmstate_pci_device = {
412 .name = "PCIDevice",
413 .version_id = 2,
414 .minimum_version_id = 1,
415 .minimum_version_id_old = 1,
416 .fields = (VMStateField []) {
417 VMSTATE_INT32_LE(version_id, PCIDevice),
418 VMSTATE_BUFFER_UNSAFE_INFO(config, PCIDevice, 0,
419 vmstate_info_pci_config,
420 PCI_CONFIG_SPACE_SIZE),
421 VMSTATE_BUFFER_UNSAFE_INFO(irq_state, PCIDevice, 2,
422 vmstate_info_pci_irq_state,
423 PCI_NUM_PINS * sizeof(int32_t)),
424 VMSTATE_END_OF_LIST()
428 const VMStateDescription vmstate_pcie_device = {
429 .name = "PCIDevice",
430 .version_id = 2,
431 .minimum_version_id = 1,
432 .minimum_version_id_old = 1,
433 .fields = (VMStateField []) {
434 VMSTATE_INT32_LE(version_id, PCIDevice),
435 VMSTATE_BUFFER_UNSAFE_INFO(config, PCIDevice, 0,
436 vmstate_info_pci_config,
437 PCIE_CONFIG_SPACE_SIZE),
438 VMSTATE_BUFFER_UNSAFE_INFO(irq_state, PCIDevice, 2,
439 vmstate_info_pci_irq_state,
440 PCI_NUM_PINS * sizeof(int32_t)),
441 VMSTATE_END_OF_LIST()
445 static inline const VMStateDescription *pci_get_vmstate(PCIDevice *s)
447 return pci_is_express(s) ? &vmstate_pcie_device : &vmstate_pci_device;
450 void pci_device_save(PCIDevice *s, QEMUFile *f)
452 /* Clear interrupt status bit: it is implicit
453 * in irq_state which we are saving.
454 * This makes us compatible with old devices
455 * which never set or clear this bit. */
456 s->config[PCI_STATUS] &= ~PCI_STATUS_INTERRUPT;
457 vmstate_save_state(f, pci_get_vmstate(s), s);
458 /* Restore the interrupt status bit. */
459 pci_update_irq_status(s);
462 int pci_device_load(PCIDevice *s, QEMUFile *f)
464 int ret;
465 ret = vmstate_load_state(f, pci_get_vmstate(s), s, s->version_id);
466 /* Restore the interrupt status bit. */
467 pci_update_irq_status(s);
468 return ret;
471 static void pci_set_default_subsystem_id(PCIDevice *pci_dev)
473 pci_set_word(pci_dev->config + PCI_SUBSYSTEM_VENDOR_ID,
474 pci_default_sub_vendor_id);
475 pci_set_word(pci_dev->config + PCI_SUBSYSTEM_ID,
476 pci_default_sub_device_id);
480 * Parse [[<domain>:]<bus>:]<slot>, return -1 on error if funcp == NULL
481 * [[<domain>:]<bus>:]<slot>.<func>, return -1 on error
483 int pci_parse_devaddr(const char *addr, int *domp, int *busp,
484 unsigned int *slotp, unsigned int *funcp)
486 const char *p;
487 char *e;
488 unsigned long val;
489 unsigned long dom = 0, bus = 0;
490 unsigned int slot = 0;
491 unsigned int func = 0;
493 p = addr;
494 val = strtoul(p, &e, 16);
495 if (e == p)
496 return -1;
497 if (*e == ':') {
498 bus = val;
499 p = e + 1;
500 val = strtoul(p, &e, 16);
501 if (e == p)
502 return -1;
503 if (*e == ':') {
504 dom = bus;
505 bus = val;
506 p = e + 1;
507 val = strtoul(p, &e, 16);
508 if (e == p)
509 return -1;
513 slot = val;
515 if (funcp != NULL) {
516 if (*e != '.')
517 return -1;
519 p = e + 1;
520 val = strtoul(p, &e, 16);
521 if (e == p)
522 return -1;
524 func = val;
527 /* if funcp == NULL func is 0 */
528 if (dom > 0xffff || bus > 0xff || slot > 0x1f || func > 7)
529 return -1;
531 if (*e)
532 return -1;
534 /* Note: QEMU doesn't implement domains other than 0 */
535 if (!pci_find_bus(pci_find_root_bus(dom), bus))
536 return -1;
538 *domp = dom;
539 *busp = bus;
540 *slotp = slot;
541 if (funcp != NULL)
542 *funcp = func;
543 return 0;
546 int pci_read_devaddr(Monitor *mon, const char *addr, int *domp, int *busp,
547 unsigned *slotp)
549 /* strip legacy tag */
550 if (!strncmp(addr, "pci_addr=", 9)) {
551 addr += 9;
553 if (pci_parse_devaddr(addr, domp, busp, slotp, NULL)) {
554 monitor_printf(mon, "Invalid pci address\n");
555 return -1;
557 return 0;
560 PCIBus *pci_get_bus_devfn(int *devfnp, const char *devaddr)
562 int dom, bus;
563 unsigned slot;
565 if (!devaddr) {
566 *devfnp = -1;
567 return pci_find_bus(pci_find_root_bus(0), 0);
570 if (pci_parse_devaddr(devaddr, &dom, &bus, &slot, NULL) < 0) {
571 return NULL;
574 *devfnp = PCI_DEVFN(slot, 0);
575 return pci_find_bus(pci_find_root_bus(dom), bus);
578 static void pci_init_cmask(PCIDevice *dev)
580 pci_set_word(dev->cmask + PCI_VENDOR_ID, 0xffff);
581 pci_set_word(dev->cmask + PCI_DEVICE_ID, 0xffff);
582 dev->cmask[PCI_STATUS] = PCI_STATUS_CAP_LIST;
583 dev->cmask[PCI_REVISION_ID] = 0xff;
584 dev->cmask[PCI_CLASS_PROG] = 0xff;
585 pci_set_word(dev->cmask + PCI_CLASS_DEVICE, 0xffff);
586 dev->cmask[PCI_HEADER_TYPE] = 0xff;
587 dev->cmask[PCI_CAPABILITY_LIST] = 0xff;
590 static void pci_init_wmask(PCIDevice *dev)
592 int config_size = pci_config_size(dev);
594 dev->wmask[PCI_CACHE_LINE_SIZE] = 0xff;
595 dev->wmask[PCI_INTERRUPT_LINE] = 0xff;
596 pci_set_word(dev->wmask + PCI_COMMAND,
597 PCI_COMMAND_IO | PCI_COMMAND_MEMORY | PCI_COMMAND_MASTER |
598 PCI_COMMAND_INTX_DISABLE);
599 if (dev->cap_present & QEMU_PCI_CAP_SERR) {
600 pci_word_test_and_set_mask(dev->wmask + PCI_COMMAND, PCI_COMMAND_SERR);
603 memset(dev->wmask + PCI_CONFIG_HEADER_SIZE, 0xff,
604 config_size - PCI_CONFIG_HEADER_SIZE);
607 static void pci_init_w1cmask(PCIDevice *dev)
610 * Note: It's okay to set w1cmask even for readonly bits as
611 * long as their value is hardwired to 0.
613 pci_set_word(dev->w1cmask + PCI_STATUS,
614 PCI_STATUS_PARITY | PCI_STATUS_SIG_TARGET_ABORT |
615 PCI_STATUS_REC_TARGET_ABORT | PCI_STATUS_REC_MASTER_ABORT |
616 PCI_STATUS_SIG_SYSTEM_ERROR | PCI_STATUS_DETECTED_PARITY);
619 static void pci_init_wmask_bridge(PCIDevice *d)
621 /* PCI_PRIMARY_BUS, PCI_SECONDARY_BUS, PCI_SUBORDINATE_BUS and
622 PCI_SEC_LETENCY_TIMER */
623 memset(d->wmask + PCI_PRIMARY_BUS, 0xff, 4);
625 /* base and limit */
626 d->wmask[PCI_IO_BASE] = PCI_IO_RANGE_MASK & 0xff;
627 d->wmask[PCI_IO_LIMIT] = PCI_IO_RANGE_MASK & 0xff;
628 pci_set_word(d->wmask + PCI_MEMORY_BASE,
629 PCI_MEMORY_RANGE_MASK & 0xffff);
630 pci_set_word(d->wmask + PCI_MEMORY_LIMIT,
631 PCI_MEMORY_RANGE_MASK & 0xffff);
632 pci_set_word(d->wmask + PCI_PREF_MEMORY_BASE,
633 PCI_PREF_RANGE_MASK & 0xffff);
634 pci_set_word(d->wmask + PCI_PREF_MEMORY_LIMIT,
635 PCI_PREF_RANGE_MASK & 0xffff);
637 /* PCI_PREF_BASE_UPPER32 and PCI_PREF_LIMIT_UPPER32 */
638 memset(d->wmask + PCI_PREF_BASE_UPPER32, 0xff, 8);
640 /* TODO: add this define to pci_regs.h in linux and then in qemu. */
641 #define PCI_BRIDGE_CTL_VGA_16BIT 0x10 /* VGA 16-bit decode */
642 #define PCI_BRIDGE_CTL_DISCARD 0x100 /* Primary discard timer */
643 #define PCI_BRIDGE_CTL_SEC_DISCARD 0x200 /* Secondary discard timer */
644 #define PCI_BRIDGE_CTL_DISCARD_STATUS 0x400 /* Discard timer status */
645 #define PCI_BRIDGE_CTL_DISCARD_SERR 0x800 /* Discard timer SERR# enable */
646 pci_set_word(d->wmask + PCI_BRIDGE_CONTROL,
647 PCI_BRIDGE_CTL_PARITY |
648 PCI_BRIDGE_CTL_SERR |
649 PCI_BRIDGE_CTL_ISA |
650 PCI_BRIDGE_CTL_VGA |
651 PCI_BRIDGE_CTL_VGA_16BIT |
652 PCI_BRIDGE_CTL_MASTER_ABORT |
653 PCI_BRIDGE_CTL_BUS_RESET |
654 PCI_BRIDGE_CTL_FAST_BACK |
655 PCI_BRIDGE_CTL_DISCARD |
656 PCI_BRIDGE_CTL_SEC_DISCARD |
657 PCI_BRIDGE_CTL_DISCARD_SERR);
658 /* Below does not do anything as we never set this bit, put here for
659 * completeness. */
660 pci_set_word(d->w1cmask + PCI_BRIDGE_CONTROL,
661 PCI_BRIDGE_CTL_DISCARD_STATUS);
664 static int pci_init_multifunction(PCIBus *bus, PCIDevice *dev)
666 uint8_t slot = PCI_SLOT(dev->devfn);
667 uint8_t func;
669 if (dev->cap_present & QEMU_PCI_CAP_MULTIFUNCTION) {
670 dev->config[PCI_HEADER_TYPE] |= PCI_HEADER_TYPE_MULTI_FUNCTION;
674 * multifunction bit is interpreted in two ways as follows.
675 * - all functions must set the bit to 1.
676 * Example: Intel X53
677 * - function 0 must set the bit, but the rest function (> 0)
678 * is allowed to leave the bit to 0.
679 * Example: PIIX3(also in qemu), PIIX4(also in qemu), ICH10,
681 * So OS (at least Linux) checks the bit of only function 0,
682 * and doesn't see the bit of function > 0.
684 * The below check allows both interpretation.
686 if (PCI_FUNC(dev->devfn)) {
687 PCIDevice *f0 = bus->devices[PCI_DEVFN(slot, 0)];
688 if (f0 && !(f0->cap_present & QEMU_PCI_CAP_MULTIFUNCTION)) {
689 /* function 0 should set multifunction bit */
690 error_report("PCI: single function device can't be populated "
691 "in function %x.%x", slot, PCI_FUNC(dev->devfn));
692 return -1;
694 return 0;
697 if (dev->cap_present & QEMU_PCI_CAP_MULTIFUNCTION) {
698 return 0;
700 /* function 0 indicates single function, so function > 0 must be NULL */
701 for (func = 1; func < PCI_FUNC_MAX; ++func) {
702 if (bus->devices[PCI_DEVFN(slot, func)]) {
703 error_report("PCI: %x.0 indicates single function, "
704 "but %x.%x is already populated.",
705 slot, slot, func);
706 return -1;
709 return 0;
712 static void pci_config_alloc(PCIDevice *pci_dev)
714 int config_size = pci_config_size(pci_dev);
716 pci_dev->config = qemu_mallocz(config_size);
717 pci_dev->cmask = qemu_mallocz(config_size);
718 pci_dev->wmask = qemu_mallocz(config_size);
719 pci_dev->w1cmask = qemu_mallocz(config_size);
720 pci_dev->used = qemu_mallocz(config_size);
723 static void pci_config_free(PCIDevice *pci_dev)
725 qemu_free(pci_dev->config);
726 qemu_free(pci_dev->cmask);
727 qemu_free(pci_dev->wmask);
728 qemu_free(pci_dev->w1cmask);
729 qemu_free(pci_dev->used);
732 /* -1 for devfn means auto assign */
733 static PCIDevice *do_pci_register_device(PCIDevice *pci_dev, PCIBus *bus,
734 const char *name, int devfn,
735 const PCIDeviceInfo *info)
737 PCIConfigReadFunc *config_read = info->config_read;
738 PCIConfigWriteFunc *config_write = info->config_write;
740 if (devfn < 0) {
741 for(devfn = bus->devfn_min ; devfn < ARRAY_SIZE(bus->devices);
742 devfn += PCI_FUNC_MAX) {
743 if (!bus->devices[devfn])
744 goto found;
746 error_report("PCI: no slot/function available for %s, all in use", name);
747 return NULL;
748 found: ;
749 } else if (bus->devices[devfn]) {
750 error_report("PCI: slot %d function %d not available for %s, in use by %s",
751 PCI_SLOT(devfn), PCI_FUNC(devfn), name, bus->devices[devfn]->name);
752 return NULL;
754 pci_dev->bus = bus;
755 pci_dev->devfn = devfn;
756 pstrcpy(pci_dev->name, sizeof(pci_dev->name), name);
757 pci_dev->irq_state = 0;
758 pci_config_alloc(pci_dev);
760 pci_config_set_vendor_id(pci_dev->config, info->vendor_id);
761 pci_config_set_device_id(pci_dev->config, info->device_id);
762 pci_config_set_revision(pci_dev->config, info->revision);
763 pci_config_set_class(pci_dev->config, info->class_id);
765 if (!info->is_bridge) {
766 if (info->subsystem_vendor_id || info->subsystem_id) {
767 pci_set_word(pci_dev->config + PCI_SUBSYSTEM_VENDOR_ID,
768 info->subsystem_vendor_id);
769 pci_set_word(pci_dev->config + PCI_SUBSYSTEM_ID,
770 info->subsystem_id);
771 } else {
772 pci_set_default_subsystem_id(pci_dev);
774 } else {
775 /* subsystem_vendor_id/subsystem_id are only for header type 0 */
776 assert(!info->subsystem_vendor_id);
777 assert(!info->subsystem_id);
779 pci_init_cmask(pci_dev);
780 pci_init_wmask(pci_dev);
781 pci_init_w1cmask(pci_dev);
782 if (info->is_bridge) {
783 pci_init_wmask_bridge(pci_dev);
785 if (pci_init_multifunction(bus, pci_dev)) {
786 pci_config_free(pci_dev);
787 return NULL;
790 if (!config_read)
791 config_read = pci_default_read_config;
792 if (!config_write)
793 config_write = pci_default_write_config;
794 pci_dev->config_read = config_read;
795 pci_dev->config_write = config_write;
796 bus->devices[devfn] = pci_dev;
797 pci_dev->irq = qemu_allocate_irqs(pci_set_irq, pci_dev, PCI_NUM_PINS);
798 pci_dev->version_id = 2; /* Current pci device vmstate version */
799 return pci_dev;
802 static void do_pci_unregister_device(PCIDevice *pci_dev)
804 qemu_free_irqs(pci_dev->irq);
805 pci_dev->bus->devices[pci_dev->devfn] = NULL;
806 pci_config_free(pci_dev);
809 /* TODO: obsolete. eliminate this once all pci devices are qdevifed. */
810 PCIDevice *pci_register_device(PCIBus *bus, const char *name,
811 int instance_size, int devfn,
812 PCIConfigReadFunc *config_read,
813 PCIConfigWriteFunc *config_write)
815 PCIDevice *pci_dev;
816 PCIDeviceInfo info = {
817 .config_read = config_read,
818 .config_write = config_write,
821 pci_dev = qemu_mallocz(instance_size);
822 pci_dev = do_pci_register_device(pci_dev, bus, name, devfn, &info);
823 if (pci_dev == NULL) {
824 hw_error("PCI: can't register device\n");
826 return pci_dev;
829 static target_phys_addr_t pci_to_cpu_addr(PCIBus *bus,
830 target_phys_addr_t addr)
832 return addr + bus->mem_base;
835 static void pci_unregister_io_regions(PCIDevice *pci_dev)
837 PCIIORegion *r;
838 int i;
840 for(i = 0; i < PCI_NUM_REGIONS; i++) {
841 r = &pci_dev->io_regions[i];
842 if (!r->size || r->addr == PCI_BAR_UNMAPPED)
843 continue;
844 if (r->type == PCI_BASE_ADDRESS_SPACE_IO) {
845 isa_unassign_ioport(r->addr, r->filtered_size);
846 } else {
847 if (r->memory) {
848 memory_region_del_subregion(pci_dev->bus->address_space,
849 r->memory);
850 } else {
851 cpu_register_physical_memory(pci_to_cpu_addr(pci_dev->bus,
852 r->addr),
853 r->filtered_size,
854 IO_MEM_UNASSIGNED);
860 static int pci_unregister_device(DeviceState *dev)
862 PCIDevice *pci_dev = DO_UPCAST(PCIDevice, qdev, dev);
863 PCIDeviceInfo *info = DO_UPCAST(PCIDeviceInfo, qdev, dev->info);
864 int ret = 0;
866 if (info->exit)
867 ret = info->exit(pci_dev);
868 if (ret)
869 return ret;
871 pci_unregister_io_regions(pci_dev);
872 pci_del_option_rom(pci_dev);
873 qemu_free(pci_dev->romfile);
874 do_pci_unregister_device(pci_dev);
875 return 0;
878 void pci_register_bar(PCIDevice *pci_dev, int region_num,
879 pcibus_t size, uint8_t type,
880 PCIMapIORegionFunc *map_func)
882 PCIIORegion *r;
883 uint32_t addr;
884 uint64_t wmask;
886 assert(region_num >= 0);
887 assert(region_num < PCI_NUM_REGIONS);
888 if (size & (size-1)) {
889 fprintf(stderr, "ERROR: PCI region size must be pow2 "
890 "type=0x%x, size=0x%"FMT_PCIBUS"\n", type, size);
891 exit(1);
894 r = &pci_dev->io_regions[region_num];
895 r->addr = PCI_BAR_UNMAPPED;
896 r->size = size;
897 r->filtered_size = size;
898 r->type = type;
899 r->map_func = map_func;
900 r->ram_addr = IO_MEM_UNASSIGNED;
901 r->memory = NULL;
903 wmask = ~(size - 1);
904 addr = pci_bar(pci_dev, region_num);
905 if (region_num == PCI_ROM_SLOT) {
906 /* ROM enable bit is writable */
907 wmask |= PCI_ROM_ADDRESS_ENABLE;
909 pci_set_long(pci_dev->config + addr, type);
910 if (!(r->type & PCI_BASE_ADDRESS_SPACE_IO) &&
911 r->type & PCI_BASE_ADDRESS_MEM_TYPE_64) {
912 pci_set_quad(pci_dev->wmask + addr, wmask);
913 pci_set_quad(pci_dev->cmask + addr, ~0ULL);
914 } else {
915 pci_set_long(pci_dev->wmask + addr, wmask & 0xffffffff);
916 pci_set_long(pci_dev->cmask + addr, 0xffffffff);
920 static void pci_simple_bar_mapfunc(PCIDevice *pci_dev, int region_num,
921 pcibus_t addr, pcibus_t size, int type)
923 cpu_register_physical_memory(addr, size,
924 pci_dev->io_regions[region_num].ram_addr);
927 static void pci_simple_bar_mapfunc_region(PCIDevice *pci_dev, int region_num,
928 pcibus_t addr, pcibus_t size,
929 int type)
931 memory_region_add_subregion_overlap(pci_dev->bus->address_space,
932 addr,
933 pci_dev->io_regions[region_num].memory,
937 void pci_register_bar_simple(PCIDevice *pci_dev, int region_num,
938 pcibus_t size, uint8_t attr, ram_addr_t ram_addr)
940 pci_register_bar(pci_dev, region_num, size,
941 PCI_BASE_ADDRESS_SPACE_MEMORY | attr,
942 pci_simple_bar_mapfunc);
943 pci_dev->io_regions[region_num].ram_addr = ram_addr;
946 void pci_register_bar_region(PCIDevice *pci_dev, int region_num,
947 uint8_t attr, MemoryRegion *memory)
949 pci_register_bar(pci_dev, region_num, memory_region_size(memory),
950 PCI_BASE_ADDRESS_SPACE_MEMORY | attr,
951 pci_simple_bar_mapfunc_region);
952 pci_dev->io_regions[region_num].memory = memory;
955 static void pci_bridge_filter(PCIDevice *d, pcibus_t *addr, pcibus_t *size,
956 uint8_t type)
958 pcibus_t base = *addr;
959 pcibus_t limit = *addr + *size - 1;
960 PCIDevice *br;
962 for (br = d->bus->parent_dev; br; br = br->bus->parent_dev) {
963 uint16_t cmd = pci_get_word(d->config + PCI_COMMAND);
965 if (type & PCI_BASE_ADDRESS_SPACE_IO) {
966 if (!(cmd & PCI_COMMAND_IO)) {
967 goto no_map;
969 } else {
970 if (!(cmd & PCI_COMMAND_MEMORY)) {
971 goto no_map;
975 base = MAX(base, pci_bridge_get_base(br, type));
976 limit = MIN(limit, pci_bridge_get_limit(br, type));
979 if (base > limit) {
980 goto no_map;
982 *addr = base;
983 *size = limit - base + 1;
984 return;
985 no_map:
986 *addr = PCI_BAR_UNMAPPED;
987 *size = 0;
990 static pcibus_t pci_bar_address(PCIDevice *d,
991 int reg, uint8_t type, pcibus_t size)
993 pcibus_t new_addr, last_addr;
994 int bar = pci_bar(d, reg);
995 uint16_t cmd = pci_get_word(d->config + PCI_COMMAND);
997 if (type & PCI_BASE_ADDRESS_SPACE_IO) {
998 if (!(cmd & PCI_COMMAND_IO)) {
999 return PCI_BAR_UNMAPPED;
1001 new_addr = pci_get_long(d->config + bar) & ~(size - 1);
1002 last_addr = new_addr + size - 1;
1003 /* NOTE: we have only 64K ioports on PC */
1004 if (last_addr <= new_addr || new_addr == 0 || last_addr > UINT16_MAX) {
1005 return PCI_BAR_UNMAPPED;
1007 return new_addr;
1010 if (!(cmd & PCI_COMMAND_MEMORY)) {
1011 return PCI_BAR_UNMAPPED;
1013 if (type & PCI_BASE_ADDRESS_MEM_TYPE_64) {
1014 new_addr = pci_get_quad(d->config + bar);
1015 } else {
1016 new_addr = pci_get_long(d->config + bar);
1018 /* the ROM slot has a specific enable bit */
1019 if (reg == PCI_ROM_SLOT && !(new_addr & PCI_ROM_ADDRESS_ENABLE)) {
1020 return PCI_BAR_UNMAPPED;
1022 new_addr &= ~(size - 1);
1023 last_addr = new_addr + size - 1;
1024 /* NOTE: we do not support wrapping */
1025 /* XXX: as we cannot support really dynamic
1026 mappings, we handle specific values as invalid
1027 mappings. */
1028 if (last_addr <= new_addr || new_addr == 0 ||
1029 last_addr == PCI_BAR_UNMAPPED) {
1030 return PCI_BAR_UNMAPPED;
1033 /* Now pcibus_t is 64bit.
1034 * Check if 32 bit BAR wraps around explicitly.
1035 * Without this, PC ide doesn't work well.
1036 * TODO: remove this work around.
1038 if (!(type & PCI_BASE_ADDRESS_MEM_TYPE_64) && last_addr >= UINT32_MAX) {
1039 return PCI_BAR_UNMAPPED;
1043 * OS is allowed to set BAR beyond its addressable
1044 * bits. For example, 32 bit OS can set 64bit bar
1045 * to >4G. Check it. TODO: we might need to support
1046 * it in the future for e.g. PAE.
1048 if (last_addr >= TARGET_PHYS_ADDR_MAX) {
1049 return PCI_BAR_UNMAPPED;
1052 return new_addr;
1055 static void pci_update_mappings(PCIDevice *d)
1057 PCIIORegion *r;
1058 int i;
1059 pcibus_t new_addr, filtered_size;
1061 for(i = 0; i < PCI_NUM_REGIONS; i++) {
1062 r = &d->io_regions[i];
1064 /* this region isn't registered */
1065 if (!r->size)
1066 continue;
1068 new_addr = pci_bar_address(d, i, r->type, r->size);
1070 /* bridge filtering */
1071 filtered_size = r->size;
1072 if (new_addr != PCI_BAR_UNMAPPED) {
1073 pci_bridge_filter(d, &new_addr, &filtered_size, r->type);
1076 /* This bar isn't changed */
1077 if (new_addr == r->addr && filtered_size == r->filtered_size)
1078 continue;
1080 /* now do the real mapping */
1081 if (r->addr != PCI_BAR_UNMAPPED) {
1082 if (r->type & PCI_BASE_ADDRESS_SPACE_IO) {
1083 int class;
1084 /* NOTE: specific hack for IDE in PC case:
1085 only one byte must be mapped. */
1086 class = pci_get_word(d->config + PCI_CLASS_DEVICE);
1087 if (class == 0x0101 && r->size == 4) {
1088 isa_unassign_ioport(r->addr + 2, 1);
1089 } else {
1090 isa_unassign_ioport(r->addr, r->filtered_size);
1092 } else {
1093 if (r->memory) {
1094 memory_region_del_subregion(d->bus->address_space,
1095 r->memory);
1096 } else {
1097 cpu_register_physical_memory(pci_to_cpu_addr(d->bus,
1098 r->addr),
1099 r->filtered_size,
1100 IO_MEM_UNASSIGNED);
1101 qemu_unregister_coalesced_mmio(r->addr, r->filtered_size);
1105 r->addr = new_addr;
1106 r->filtered_size = filtered_size;
1107 if (r->addr != PCI_BAR_UNMAPPED) {
1109 * TODO: currently almost all the map funcions assumes
1110 * filtered_size == size and addr & ~(size - 1) == addr.
1111 * However with bridge filtering, they aren't always true.
1112 * Teach them such cases, such that filtered_size < size and
1113 * addr & (size - 1) != 0.
1115 if (r->type & PCI_BASE_ADDRESS_SPACE_IO) {
1116 r->map_func(d, i, r->addr, r->filtered_size, r->type);
1117 } else {
1118 r->map_func(d, i, pci_to_cpu_addr(d->bus, r->addr),
1119 r->filtered_size, r->type);
1125 static inline int pci_irq_disabled(PCIDevice *d)
1127 return pci_get_word(d->config + PCI_COMMAND) & PCI_COMMAND_INTX_DISABLE;
1130 /* Called after interrupt disabled field update in config space,
1131 * assert/deassert interrupts if necessary.
1132 * Gets original interrupt disable bit value (before update). */
1133 static void pci_update_irq_disabled(PCIDevice *d, int was_irq_disabled)
1135 int i, disabled = pci_irq_disabled(d);
1136 if (disabled == was_irq_disabled)
1137 return;
1138 for (i = 0; i < PCI_NUM_PINS; ++i) {
1139 int state = pci_irq_state(d, i);
1140 pci_change_irq_level(d, i, disabled ? -state : state);
1144 uint32_t pci_default_read_config(PCIDevice *d,
1145 uint32_t address, int len)
1147 uint32_t val = 0;
1148 assert(len == 1 || len == 2 || len == 4);
1149 len = MIN(len, pci_config_size(d) - address);
1150 memcpy(&val, d->config + address, len);
1151 return le32_to_cpu(val);
1154 void pci_default_write_config(PCIDevice *d, uint32_t addr, uint32_t val, int l)
1156 int i, was_irq_disabled = pci_irq_disabled(d);
1157 uint32_t config_size = pci_config_size(d);
1159 for (i = 0; i < l && addr + i < config_size; val >>= 8, ++i) {
1160 uint8_t wmask = d->wmask[addr + i];
1161 uint8_t w1cmask = d->w1cmask[addr + i];
1162 assert(!(wmask & w1cmask));
1163 d->config[addr + i] = (d->config[addr + i] & ~wmask) | (val & wmask);
1164 d->config[addr + i] &= ~(val & w1cmask); /* W1C: Write 1 to Clear */
1166 if (ranges_overlap(addr, l, PCI_BASE_ADDRESS_0, 24) ||
1167 ranges_overlap(addr, l, PCI_ROM_ADDRESS, 4) ||
1168 ranges_overlap(addr, l, PCI_ROM_ADDRESS1, 4) ||
1169 range_covers_byte(addr, l, PCI_COMMAND))
1170 pci_update_mappings(d);
1172 if (range_covers_byte(addr, l, PCI_COMMAND))
1173 pci_update_irq_disabled(d, was_irq_disabled);
1176 /***********************************************************/
1177 /* generic PCI irq support */
1179 /* 0 <= irq_num <= 3. level must be 0 or 1 */
1180 static void pci_set_irq(void *opaque, int irq_num, int level)
1182 PCIDevice *pci_dev = opaque;
1183 int change;
1185 change = level - pci_irq_state(pci_dev, irq_num);
1186 if (!change)
1187 return;
1189 pci_set_irq_state(pci_dev, irq_num, level);
1190 pci_update_irq_status(pci_dev);
1191 if (pci_irq_disabled(pci_dev))
1192 return;
1193 pci_change_irq_level(pci_dev, irq_num, change);
1196 /***********************************************************/
1197 /* monitor info on PCI */
1199 typedef struct {
1200 uint16_t class;
1201 const char *desc;
1202 const char *fw_name;
1203 uint16_t fw_ign_bits;
1204 } pci_class_desc;
1206 static const pci_class_desc pci_class_descriptions[] =
1208 { 0x0001, "VGA controller", "display"},
1209 { 0x0100, "SCSI controller", "scsi"},
1210 { 0x0101, "IDE controller", "ide"},
1211 { 0x0102, "Floppy controller", "fdc"},
1212 { 0x0103, "IPI controller", "ipi"},
1213 { 0x0104, "RAID controller", "raid"},
1214 { 0x0106, "SATA controller"},
1215 { 0x0107, "SAS controller"},
1216 { 0x0180, "Storage controller"},
1217 { 0x0200, "Ethernet controller", "ethernet"},
1218 { 0x0201, "Token Ring controller", "token-ring"},
1219 { 0x0202, "FDDI controller", "fddi"},
1220 { 0x0203, "ATM controller", "atm"},
1221 { 0x0280, "Network controller"},
1222 { 0x0300, "VGA controller", "display", 0x00ff},
1223 { 0x0301, "XGA controller"},
1224 { 0x0302, "3D controller"},
1225 { 0x0380, "Display controller"},
1226 { 0x0400, "Video controller", "video"},
1227 { 0x0401, "Audio controller", "sound"},
1228 { 0x0402, "Phone"},
1229 { 0x0403, "Audio controller", "sound"},
1230 { 0x0480, "Multimedia controller"},
1231 { 0x0500, "RAM controller", "memory"},
1232 { 0x0501, "Flash controller", "flash"},
1233 { 0x0580, "Memory controller"},
1234 { 0x0600, "Host bridge", "host"},
1235 { 0x0601, "ISA bridge", "isa"},
1236 { 0x0602, "EISA bridge", "eisa"},
1237 { 0x0603, "MC bridge", "mca"},
1238 { 0x0604, "PCI bridge", "pci"},
1239 { 0x0605, "PCMCIA bridge", "pcmcia"},
1240 { 0x0606, "NUBUS bridge", "nubus"},
1241 { 0x0607, "CARDBUS bridge", "cardbus"},
1242 { 0x0608, "RACEWAY bridge"},
1243 { 0x0680, "Bridge"},
1244 { 0x0700, "Serial port", "serial"},
1245 { 0x0701, "Parallel port", "parallel"},
1246 { 0x0800, "Interrupt controller", "interrupt-controller"},
1247 { 0x0801, "DMA controller", "dma-controller"},
1248 { 0x0802, "Timer", "timer"},
1249 { 0x0803, "RTC", "rtc"},
1250 { 0x0900, "Keyboard", "keyboard"},
1251 { 0x0901, "Pen", "pen"},
1252 { 0x0902, "Mouse", "mouse"},
1253 { 0x0A00, "Dock station", "dock", 0x00ff},
1254 { 0x0B00, "i386 cpu", "cpu", 0x00ff},
1255 { 0x0c00, "Fireware contorller", "fireware"},
1256 { 0x0c01, "Access bus controller", "access-bus"},
1257 { 0x0c02, "SSA controller", "ssa"},
1258 { 0x0c03, "USB controller", "usb"},
1259 { 0x0c04, "Fibre channel controller", "fibre-channel"},
1260 { 0, NULL}
1263 static void pci_for_each_device_under_bus(PCIBus *bus,
1264 void (*fn)(PCIBus *b, PCIDevice *d))
1266 PCIDevice *d;
1267 int devfn;
1269 for(devfn = 0; devfn < ARRAY_SIZE(bus->devices); devfn++) {
1270 d = bus->devices[devfn];
1271 if (d) {
1272 fn(bus, d);
1277 void pci_for_each_device(PCIBus *bus, int bus_num,
1278 void (*fn)(PCIBus *b, PCIDevice *d))
1280 bus = pci_find_bus(bus, bus_num);
1282 if (bus) {
1283 pci_for_each_device_under_bus(bus, fn);
1287 static void pci_device_print(Monitor *mon, QDict *device)
1289 QDict *qdict;
1290 QListEntry *entry;
1291 uint64_t addr, size;
1293 monitor_printf(mon, " Bus %2" PRId64 ", ", qdict_get_int(device, "bus"));
1294 monitor_printf(mon, "device %3" PRId64 ", function %" PRId64 ":\n",
1295 qdict_get_int(device, "slot"),
1296 qdict_get_int(device, "function"));
1297 monitor_printf(mon, " ");
1299 qdict = qdict_get_qdict(device, "class_info");
1300 if (qdict_haskey(qdict, "desc")) {
1301 monitor_printf(mon, "%s", qdict_get_str(qdict, "desc"));
1302 } else {
1303 monitor_printf(mon, "Class %04" PRId64, qdict_get_int(qdict, "class"));
1306 qdict = qdict_get_qdict(device, "id");
1307 monitor_printf(mon, ": PCI device %04" PRIx64 ":%04" PRIx64 "\n",
1308 qdict_get_int(qdict, "device"),
1309 qdict_get_int(qdict, "vendor"));
1311 if (qdict_haskey(device, "irq")) {
1312 monitor_printf(mon, " IRQ %" PRId64 ".\n",
1313 qdict_get_int(device, "irq"));
1316 if (qdict_haskey(device, "pci_bridge")) {
1317 QDict *info;
1319 qdict = qdict_get_qdict(device, "pci_bridge");
1321 info = qdict_get_qdict(qdict, "bus");
1322 monitor_printf(mon, " BUS %" PRId64 ".\n",
1323 qdict_get_int(info, "number"));
1324 monitor_printf(mon, " secondary bus %" PRId64 ".\n",
1325 qdict_get_int(info, "secondary"));
1326 monitor_printf(mon, " subordinate bus %" PRId64 ".\n",
1327 qdict_get_int(info, "subordinate"));
1329 info = qdict_get_qdict(qdict, "io_range");
1330 monitor_printf(mon, " IO range [0x%04"PRIx64", 0x%04"PRIx64"]\n",
1331 qdict_get_int(info, "base"),
1332 qdict_get_int(info, "limit"));
1334 info = qdict_get_qdict(qdict, "memory_range");
1335 monitor_printf(mon,
1336 " memory range [0x%08"PRIx64", 0x%08"PRIx64"]\n",
1337 qdict_get_int(info, "base"),
1338 qdict_get_int(info, "limit"));
1340 info = qdict_get_qdict(qdict, "prefetchable_range");
1341 monitor_printf(mon, " prefetchable memory range "
1342 "[0x%08"PRIx64", 0x%08"PRIx64"]\n",
1343 qdict_get_int(info, "base"),
1344 qdict_get_int(info, "limit"));
1347 QLIST_FOREACH_ENTRY(qdict_get_qlist(device, "regions"), entry) {
1348 qdict = qobject_to_qdict(qlist_entry_obj(entry));
1349 monitor_printf(mon, " BAR%d: ", (int) qdict_get_int(qdict, "bar"));
1351 addr = qdict_get_int(qdict, "address");
1352 size = qdict_get_int(qdict, "size");
1354 if (!strcmp(qdict_get_str(qdict, "type"), "io")) {
1355 monitor_printf(mon, "I/O at 0x%04"FMT_PCIBUS
1356 " [0x%04"FMT_PCIBUS"].\n",
1357 addr, addr + size - 1);
1358 } else {
1359 monitor_printf(mon, "%d bit%s memory at 0x%08"FMT_PCIBUS
1360 " [0x%08"FMT_PCIBUS"].\n",
1361 qdict_get_bool(qdict, "mem_type_64") ? 64 : 32,
1362 qdict_get_bool(qdict, "prefetch") ?
1363 " prefetchable" : "", addr, addr + size - 1);
1367 monitor_printf(mon, " id \"%s\"\n", qdict_get_str(device, "qdev_id"));
1369 if (qdict_haskey(device, "pci_bridge")) {
1370 qdict = qdict_get_qdict(device, "pci_bridge");
1371 if (qdict_haskey(qdict, "devices")) {
1372 QListEntry *dev;
1373 QLIST_FOREACH_ENTRY(qdict_get_qlist(qdict, "devices"), dev) {
1374 pci_device_print(mon, qobject_to_qdict(qlist_entry_obj(dev)));
1380 void do_pci_info_print(Monitor *mon, const QObject *data)
1382 QListEntry *bus, *dev;
1384 QLIST_FOREACH_ENTRY(qobject_to_qlist(data), bus) {
1385 QDict *qdict = qobject_to_qdict(qlist_entry_obj(bus));
1386 QLIST_FOREACH_ENTRY(qdict_get_qlist(qdict, "devices"), dev) {
1387 pci_device_print(mon, qobject_to_qdict(qlist_entry_obj(dev)));
1392 static QObject *pci_get_dev_class(const PCIDevice *dev)
1394 int class;
1395 const pci_class_desc *desc;
1397 class = pci_get_word(dev->config + PCI_CLASS_DEVICE);
1398 desc = pci_class_descriptions;
1399 while (desc->desc && class != desc->class)
1400 desc++;
1402 if (desc->desc) {
1403 return qobject_from_jsonf("{ 'desc': %s, 'class': %d }",
1404 desc->desc, class);
1405 } else {
1406 return qobject_from_jsonf("{ 'class': %d }", class);
1410 static QObject *pci_get_dev_id(const PCIDevice *dev)
1412 return qobject_from_jsonf("{ 'device': %d, 'vendor': %d }",
1413 pci_get_word(dev->config + PCI_VENDOR_ID),
1414 pci_get_word(dev->config + PCI_DEVICE_ID));
1417 static QObject *pci_get_regions_list(const PCIDevice *dev)
1419 int i;
1420 QList *regions_list;
1422 regions_list = qlist_new();
1424 for (i = 0; i < PCI_NUM_REGIONS; i++) {
1425 QObject *obj;
1426 const PCIIORegion *r = &dev->io_regions[i];
1428 if (!r->size) {
1429 continue;
1432 if (r->type & PCI_BASE_ADDRESS_SPACE_IO) {
1433 obj = qobject_from_jsonf("{ 'bar': %d, 'type': 'io', "
1434 "'address': %" PRId64 ", "
1435 "'size': %" PRId64 " }",
1436 i, r->addr, r->size);
1437 } else {
1438 int mem_type_64 = r->type & PCI_BASE_ADDRESS_MEM_TYPE_64;
1440 obj = qobject_from_jsonf("{ 'bar': %d, 'type': 'memory', "
1441 "'mem_type_64': %i, 'prefetch': %i, "
1442 "'address': %" PRId64 ", "
1443 "'size': %" PRId64 " }",
1444 i, mem_type_64,
1445 r->type & PCI_BASE_ADDRESS_MEM_PREFETCH,
1446 r->addr, r->size);
1449 qlist_append_obj(regions_list, obj);
1452 return QOBJECT(regions_list);
1455 static QObject *pci_get_devices_list(PCIBus *bus, int bus_num);
1457 static QObject *pci_get_dev_dict(PCIDevice *dev, PCIBus *bus, int bus_num)
1459 uint8_t type;
1460 QObject *obj;
1462 obj = qobject_from_jsonf("{ 'bus': %d, 'slot': %d, 'function': %d," "'class_info': %p, 'id': %p, 'regions': %p,"
1463 " 'qdev_id': %s }",
1464 bus_num,
1465 PCI_SLOT(dev->devfn), PCI_FUNC(dev->devfn),
1466 pci_get_dev_class(dev), pci_get_dev_id(dev),
1467 pci_get_regions_list(dev),
1468 dev->qdev.id ? dev->qdev.id : "");
1470 if (dev->config[PCI_INTERRUPT_PIN] != 0) {
1471 QDict *qdict = qobject_to_qdict(obj);
1472 qdict_put(qdict, "irq", qint_from_int(dev->config[PCI_INTERRUPT_LINE]));
1475 type = dev->config[PCI_HEADER_TYPE] & ~PCI_HEADER_TYPE_MULTI_FUNCTION;
1476 if (type == PCI_HEADER_TYPE_BRIDGE) {
1477 QDict *qdict;
1478 QObject *pci_bridge;
1480 pci_bridge = qobject_from_jsonf("{ 'bus': "
1481 "{ 'number': %d, 'secondary': %d, 'subordinate': %d }, "
1482 "'io_range': { 'base': %" PRId64 ", 'limit': %" PRId64 "}, "
1483 "'memory_range': { 'base': %" PRId64 ", 'limit': %" PRId64 "}, "
1484 "'prefetchable_range': { 'base': %" PRId64 ", 'limit': %" PRId64 "} }",
1485 dev->config[PCI_PRIMARY_BUS], dev->config[PCI_SECONDARY_BUS],
1486 dev->config[PCI_SUBORDINATE_BUS],
1487 pci_bridge_get_base(dev, PCI_BASE_ADDRESS_SPACE_IO),
1488 pci_bridge_get_limit(dev, PCI_BASE_ADDRESS_SPACE_IO),
1489 pci_bridge_get_base(dev, PCI_BASE_ADDRESS_SPACE_MEMORY),
1490 pci_bridge_get_limit(dev, PCI_BASE_ADDRESS_SPACE_MEMORY),
1491 pci_bridge_get_base(dev, PCI_BASE_ADDRESS_SPACE_MEMORY |
1492 PCI_BASE_ADDRESS_MEM_PREFETCH),
1493 pci_bridge_get_limit(dev, PCI_BASE_ADDRESS_SPACE_MEMORY |
1494 PCI_BASE_ADDRESS_MEM_PREFETCH));
1496 if (dev->config[PCI_SECONDARY_BUS] != 0) {
1497 PCIBus *child_bus = pci_find_bus(bus, dev->config[PCI_SECONDARY_BUS]);
1499 if (child_bus) {
1500 qdict = qobject_to_qdict(pci_bridge);
1501 qdict_put_obj(qdict, "devices",
1502 pci_get_devices_list(child_bus,
1503 dev->config[PCI_SECONDARY_BUS]));
1506 qdict = qobject_to_qdict(obj);
1507 qdict_put_obj(qdict, "pci_bridge", pci_bridge);
1510 return obj;
1513 static QObject *pci_get_devices_list(PCIBus *bus, int bus_num)
1515 int devfn;
1516 PCIDevice *dev;
1517 QList *dev_list;
1519 dev_list = qlist_new();
1521 for (devfn = 0; devfn < ARRAY_SIZE(bus->devices); devfn++) {
1522 dev = bus->devices[devfn];
1523 if (dev) {
1524 qlist_append_obj(dev_list, pci_get_dev_dict(dev, bus, bus_num));
1528 return QOBJECT(dev_list);
1531 static QObject *pci_get_bus_dict(PCIBus *bus, int bus_num)
1533 bus = pci_find_bus(bus, bus_num);
1534 if (bus) {
1535 return qobject_from_jsonf("{ 'bus': %d, 'devices': %p }",
1536 bus_num, pci_get_devices_list(bus, bus_num));
1539 return NULL;
1542 void do_pci_info(Monitor *mon, QObject **ret_data)
1544 QList *bus_list;
1545 struct PCIHostBus *host;
1547 bus_list = qlist_new();
1549 QLIST_FOREACH(host, &host_buses, next) {
1550 QObject *obj = pci_get_bus_dict(host->bus, 0);
1551 if (obj) {
1552 qlist_append_obj(bus_list, obj);
1556 *ret_data = QOBJECT(bus_list);
1559 static const char * const pci_nic_models[] = {
1560 "ne2k_pci",
1561 "i82551",
1562 "i82557b",
1563 "i82559er",
1564 "rtl8139",
1565 "e1000",
1566 "pcnet",
1567 "virtio",
1568 NULL
1571 static const char * const pci_nic_names[] = {
1572 "ne2k_pci",
1573 "i82551",
1574 "i82557b",
1575 "i82559er",
1576 "rtl8139",
1577 "e1000",
1578 "pcnet",
1579 "virtio-net-pci",
1580 NULL
1583 /* Initialize a PCI NIC. */
1584 /* FIXME callers should check for failure, but don't */
1585 PCIDevice *pci_nic_init(NICInfo *nd, const char *default_model,
1586 const char *default_devaddr)
1588 const char *devaddr = nd->devaddr ? nd->devaddr : default_devaddr;
1589 PCIBus *bus;
1590 int devfn;
1591 PCIDevice *pci_dev;
1592 DeviceState *dev;
1593 int i;
1595 i = qemu_find_nic_model(nd, pci_nic_models, default_model);
1596 if (i < 0)
1597 return NULL;
1599 bus = pci_get_bus_devfn(&devfn, devaddr);
1600 if (!bus) {
1601 error_report("Invalid PCI device address %s for device %s",
1602 devaddr, pci_nic_names[i]);
1603 return NULL;
1606 pci_dev = pci_create(bus, devfn, pci_nic_names[i]);
1607 dev = &pci_dev->qdev;
1608 qdev_set_nic_properties(dev, nd);
1609 if (qdev_init(dev) < 0)
1610 return NULL;
1611 return pci_dev;
1614 PCIDevice *pci_nic_init_nofail(NICInfo *nd, const char *default_model,
1615 const char *default_devaddr)
1617 PCIDevice *res;
1619 if (qemu_show_nic_models(nd->model, pci_nic_models))
1620 exit(0);
1622 res = pci_nic_init(nd, default_model, default_devaddr);
1623 if (!res)
1624 exit(1);
1625 return res;
1628 static void pci_bridge_update_mappings_fn(PCIBus *b, PCIDevice *d)
1630 pci_update_mappings(d);
1633 void pci_bridge_update_mappings(PCIBus *b)
1635 PCIBus *child;
1637 pci_for_each_device_under_bus(b, pci_bridge_update_mappings_fn);
1639 QLIST_FOREACH(child, &b->child, sibling) {
1640 pci_bridge_update_mappings(child);
1644 /* Whether a given bus number is in range of the secondary
1645 * bus of the given bridge device. */
1646 static bool pci_secondary_bus_in_range(PCIDevice *dev, int bus_num)
1648 return !(pci_get_word(dev->config + PCI_BRIDGE_CONTROL) &
1649 PCI_BRIDGE_CTL_BUS_RESET) /* Don't walk the bus if it's reset. */ &&
1650 dev->config[PCI_SECONDARY_BUS] < bus_num &&
1651 bus_num <= dev->config[PCI_SUBORDINATE_BUS];
1654 PCIBus *pci_find_bus(PCIBus *bus, int bus_num)
1656 PCIBus *sec;
1658 if (!bus) {
1659 return NULL;
1662 if (pci_bus_num(bus) == bus_num) {
1663 return bus;
1666 /* Consider all bus numbers in range for the host pci bridge. */
1667 if (bus->parent_dev &&
1668 !pci_secondary_bus_in_range(bus->parent_dev, bus_num)) {
1669 return NULL;
1672 /* try child bus */
1673 for (; bus; bus = sec) {
1674 QLIST_FOREACH(sec, &bus->child, sibling) {
1675 assert(sec->parent_dev);
1676 if (sec->parent_dev->config[PCI_SECONDARY_BUS] == bus_num) {
1677 return sec;
1679 if (pci_secondary_bus_in_range(sec->parent_dev, bus_num)) {
1680 break;
1685 return NULL;
1688 PCIDevice *pci_find_device(PCIBus *bus, int bus_num, uint8_t devfn)
1690 bus = pci_find_bus(bus, bus_num);
1692 if (!bus)
1693 return NULL;
1695 return bus->devices[devfn];
1698 static int pci_qdev_init(DeviceState *qdev, DeviceInfo *base)
1700 PCIDevice *pci_dev = (PCIDevice *)qdev;
1701 PCIDeviceInfo *info = container_of(base, PCIDeviceInfo, qdev);
1702 PCIBus *bus;
1703 int rc;
1704 bool is_default_rom;
1706 /* initialize cap_present for pci_is_express() and pci_config_size() */
1707 if (info->is_express) {
1708 pci_dev->cap_present |= QEMU_PCI_CAP_EXPRESS;
1711 bus = FROM_QBUS(PCIBus, qdev_get_parent_bus(qdev));
1712 pci_dev = do_pci_register_device(pci_dev, bus, base->name,
1713 pci_dev->devfn, info);
1714 if (pci_dev == NULL)
1715 return -1;
1716 if (qdev->hotplugged && info->no_hotplug) {
1717 qerror_report(QERR_DEVICE_NO_HOTPLUG, info->qdev.name);
1718 do_pci_unregister_device(pci_dev);
1719 return -1;
1721 if (info->init) {
1722 rc = info->init(pci_dev);
1723 if (rc != 0) {
1724 do_pci_unregister_device(pci_dev);
1725 return rc;
1729 /* rom loading */
1730 is_default_rom = false;
1731 if (pci_dev->romfile == NULL && info->romfile != NULL) {
1732 pci_dev->romfile = qemu_strdup(info->romfile);
1733 is_default_rom = true;
1735 pci_add_option_rom(pci_dev, is_default_rom);
1737 if (bus->hotplug) {
1738 /* Let buses differentiate between hotplug and when device is
1739 * enabled during qemu machine creation. */
1740 rc = bus->hotplug(bus->hotplug_qdev, pci_dev,
1741 qdev->hotplugged ? PCI_HOTPLUG_ENABLED:
1742 PCI_COLDPLUG_ENABLED);
1743 if (rc != 0) {
1744 int r = pci_unregister_device(&pci_dev->qdev);
1745 assert(!r);
1746 return rc;
1749 return 0;
1752 static int pci_unplug_device(DeviceState *qdev)
1754 PCIDevice *dev = DO_UPCAST(PCIDevice, qdev, qdev);
1755 PCIDeviceInfo *info = container_of(qdev->info, PCIDeviceInfo, qdev);
1757 if (info->no_hotplug) {
1758 qerror_report(QERR_DEVICE_NO_HOTPLUG, info->qdev.name);
1759 return -1;
1761 return dev->bus->hotplug(dev->bus->hotplug_qdev, dev,
1762 PCI_HOTPLUG_DISABLED);
1765 void pci_qdev_register(PCIDeviceInfo *info)
1767 info->qdev.init = pci_qdev_init;
1768 info->qdev.unplug = pci_unplug_device;
1769 info->qdev.exit = pci_unregister_device;
1770 info->qdev.bus_info = &pci_bus_info;
1771 qdev_register(&info->qdev);
1774 void pci_qdev_register_many(PCIDeviceInfo *info)
1776 while (info->qdev.name) {
1777 pci_qdev_register(info);
1778 info++;
1782 PCIDevice *pci_create_multifunction(PCIBus *bus, int devfn, bool multifunction,
1783 const char *name)
1785 DeviceState *dev;
1787 dev = qdev_create(&bus->qbus, name);
1788 qdev_prop_set_uint32(dev, "addr", devfn);
1789 qdev_prop_set_bit(dev, "multifunction", multifunction);
1790 return DO_UPCAST(PCIDevice, qdev, dev);
1793 PCIDevice *pci_try_create_multifunction(PCIBus *bus, int devfn,
1794 bool multifunction,
1795 const char *name)
1797 DeviceState *dev;
1799 dev = qdev_try_create(&bus->qbus, name);
1800 if (!dev) {
1801 return NULL;
1803 qdev_prop_set_uint32(dev, "addr", devfn);
1804 qdev_prop_set_bit(dev, "multifunction", multifunction);
1805 return DO_UPCAST(PCIDevice, qdev, dev);
1808 PCIDevice *pci_create_simple_multifunction(PCIBus *bus, int devfn,
1809 bool multifunction,
1810 const char *name)
1812 PCIDevice *dev = pci_create_multifunction(bus, devfn, multifunction, name);
1813 qdev_init_nofail(&dev->qdev);
1814 return dev;
1817 PCIDevice *pci_create(PCIBus *bus, int devfn, const char *name)
1819 return pci_create_multifunction(bus, devfn, false, name);
1822 PCIDevice *pci_create_simple(PCIBus *bus, int devfn, const char *name)
1824 return pci_create_simple_multifunction(bus, devfn, false, name);
1827 PCIDevice *pci_try_create(PCIBus *bus, int devfn, const char *name)
1829 return pci_try_create_multifunction(bus, devfn, false, name);
1832 static int pci_find_space(PCIDevice *pdev, uint8_t size)
1834 int config_size = pci_config_size(pdev);
1835 int offset = PCI_CONFIG_HEADER_SIZE;
1836 int i;
1837 for (i = PCI_CONFIG_HEADER_SIZE; i < config_size; ++i)
1838 if (pdev->used[i])
1839 offset = i + 1;
1840 else if (i - offset + 1 == size)
1841 return offset;
1842 return 0;
1845 static uint8_t pci_find_capability_list(PCIDevice *pdev, uint8_t cap_id,
1846 uint8_t *prev_p)
1848 uint8_t next, prev;
1850 if (!(pdev->config[PCI_STATUS] & PCI_STATUS_CAP_LIST))
1851 return 0;
1853 for (prev = PCI_CAPABILITY_LIST; (next = pdev->config[prev]);
1854 prev = next + PCI_CAP_LIST_NEXT)
1855 if (pdev->config[next + PCI_CAP_LIST_ID] == cap_id)
1856 break;
1858 if (prev_p)
1859 *prev_p = prev;
1860 return next;
1863 static void pci_map_option_rom(PCIDevice *pdev, int region_num, pcibus_t addr, pcibus_t size, int type)
1865 cpu_register_physical_memory(addr, size, pdev->rom_offset);
1868 /* Patch the PCI vendor and device ids in a PCI rom image if necessary.
1869 This is needed for an option rom which is used for more than one device. */
1870 static void pci_patch_ids(PCIDevice *pdev, uint8_t *ptr, int size)
1872 uint16_t vendor_id;
1873 uint16_t device_id;
1874 uint16_t rom_vendor_id;
1875 uint16_t rom_device_id;
1876 uint16_t rom_magic;
1877 uint16_t pcir_offset;
1878 uint8_t checksum;
1880 /* Words in rom data are little endian (like in PCI configuration),
1881 so they can be read / written with pci_get_word / pci_set_word. */
1883 /* Only a valid rom will be patched. */
1884 rom_magic = pci_get_word(ptr);
1885 if (rom_magic != 0xaa55) {
1886 PCI_DPRINTF("Bad ROM magic %04x\n", rom_magic);
1887 return;
1889 pcir_offset = pci_get_word(ptr + 0x18);
1890 if (pcir_offset + 8 >= size || memcmp(ptr + pcir_offset, "PCIR", 4)) {
1891 PCI_DPRINTF("Bad PCIR offset 0x%x or signature\n", pcir_offset);
1892 return;
1895 vendor_id = pci_get_word(pdev->config + PCI_VENDOR_ID);
1896 device_id = pci_get_word(pdev->config + PCI_DEVICE_ID);
1897 rom_vendor_id = pci_get_word(ptr + pcir_offset + 4);
1898 rom_device_id = pci_get_word(ptr + pcir_offset + 6);
1900 PCI_DPRINTF("%s: ROM id %04x%04x / PCI id %04x%04x\n", pdev->romfile,
1901 vendor_id, device_id, rom_vendor_id, rom_device_id);
1903 checksum = ptr[6];
1905 if (vendor_id != rom_vendor_id) {
1906 /* Patch vendor id and checksum (at offset 6 for etherboot roms). */
1907 checksum += (uint8_t)rom_vendor_id + (uint8_t)(rom_vendor_id >> 8);
1908 checksum -= (uint8_t)vendor_id + (uint8_t)(vendor_id >> 8);
1909 PCI_DPRINTF("ROM checksum %02x / %02x\n", ptr[6], checksum);
1910 ptr[6] = checksum;
1911 pci_set_word(ptr + pcir_offset + 4, vendor_id);
1914 if (device_id != rom_device_id) {
1915 /* Patch device id and checksum (at offset 6 for etherboot roms). */
1916 checksum += (uint8_t)rom_device_id + (uint8_t)(rom_device_id >> 8);
1917 checksum -= (uint8_t)device_id + (uint8_t)(device_id >> 8);
1918 PCI_DPRINTF("ROM checksum %02x / %02x\n", ptr[6], checksum);
1919 ptr[6] = checksum;
1920 pci_set_word(ptr + pcir_offset + 6, device_id);
1924 /* Add an option rom for the device */
1925 static int pci_add_option_rom(PCIDevice *pdev, bool is_default_rom)
1927 int size;
1928 char *path;
1929 void *ptr;
1930 char name[32];
1932 if (!pdev->romfile)
1933 return 0;
1934 if (strlen(pdev->romfile) == 0)
1935 return 0;
1937 if (!pdev->rom_bar) {
1939 * Load rom via fw_cfg instead of creating a rom bar,
1940 * for 0.11 compatibility.
1942 int class = pci_get_word(pdev->config + PCI_CLASS_DEVICE);
1943 if (class == 0x0300) {
1944 rom_add_vga(pdev->romfile);
1945 } else {
1946 rom_add_option(pdev->romfile, -1);
1948 return 0;
1951 path = qemu_find_file(QEMU_FILE_TYPE_BIOS, pdev->romfile);
1952 if (path == NULL) {
1953 path = qemu_strdup(pdev->romfile);
1956 size = get_image_size(path);
1957 if (size < 0) {
1958 error_report("%s: failed to find romfile \"%s\"",
1959 __FUNCTION__, pdev->romfile);
1960 qemu_free(path);
1961 return -1;
1963 if (size & (size - 1)) {
1964 size = 1 << qemu_fls(size);
1967 if (pdev->qdev.info->vmsd)
1968 snprintf(name, sizeof(name), "%s.rom", pdev->qdev.info->vmsd->name);
1969 else
1970 snprintf(name, sizeof(name), "%s.rom", pdev->qdev.info->name);
1971 pdev->rom_offset = qemu_ram_alloc(&pdev->qdev, name, size);
1973 ptr = qemu_get_ram_ptr(pdev->rom_offset);
1974 load_image(path, ptr);
1975 qemu_free(path);
1977 if (is_default_rom) {
1978 /* Only the default rom images will be patched (if needed). */
1979 pci_patch_ids(pdev, ptr, size);
1982 qemu_put_ram_ptr(ptr);
1984 pci_register_bar(pdev, PCI_ROM_SLOT, size,
1985 0, pci_map_option_rom);
1987 return 0;
1990 static void pci_del_option_rom(PCIDevice *pdev)
1992 if (!pdev->rom_offset)
1993 return;
1995 qemu_ram_free(pdev->rom_offset);
1996 pdev->rom_offset = 0;
2000 * if !offset
2001 * Reserve space and add capability to the linked list in pci config space
2003 * if offset = 0,
2004 * Find and reserve space and add capability to the linked list
2005 * in pci config space */
2006 int pci_add_capability(PCIDevice *pdev, uint8_t cap_id,
2007 uint8_t offset, uint8_t size)
2009 uint8_t *config;
2010 if (!offset) {
2011 offset = pci_find_space(pdev, size);
2012 if (!offset) {
2013 return -ENOSPC;
2017 config = pdev->config + offset;
2018 config[PCI_CAP_LIST_ID] = cap_id;
2019 config[PCI_CAP_LIST_NEXT] = pdev->config[PCI_CAPABILITY_LIST];
2020 pdev->config[PCI_CAPABILITY_LIST] = offset;
2021 pdev->config[PCI_STATUS] |= PCI_STATUS_CAP_LIST;
2022 memset(pdev->used + offset, 0xFF, size);
2023 /* Make capability read-only by default */
2024 memset(pdev->wmask + offset, 0, size);
2025 /* Check capability by default */
2026 memset(pdev->cmask + offset, 0xFF, size);
2027 return offset;
2030 /* Unlink capability from the pci config space. */
2031 void pci_del_capability(PCIDevice *pdev, uint8_t cap_id, uint8_t size)
2033 uint8_t prev, offset = pci_find_capability_list(pdev, cap_id, &prev);
2034 if (!offset)
2035 return;
2036 pdev->config[prev] = pdev->config[offset + PCI_CAP_LIST_NEXT];
2037 /* Make capability writable again */
2038 memset(pdev->wmask + offset, 0xff, size);
2039 memset(pdev->w1cmask + offset, 0, size);
2040 /* Clear cmask as device-specific registers can't be checked */
2041 memset(pdev->cmask + offset, 0, size);
2042 memset(pdev->used + offset, 0, size);
2044 if (!pdev->config[PCI_CAPABILITY_LIST])
2045 pdev->config[PCI_STATUS] &= ~PCI_STATUS_CAP_LIST;
2048 /* Reserve space for capability at a known offset (to call after load). */
2049 void pci_reserve_capability(PCIDevice *pdev, uint8_t offset, uint8_t size)
2051 memset(pdev->used + offset, 0xff, size);
2054 uint8_t pci_find_capability(PCIDevice *pdev, uint8_t cap_id)
2056 return pci_find_capability_list(pdev, cap_id, NULL);
2059 static void pcibus_dev_print(Monitor *mon, DeviceState *dev, int indent)
2061 PCIDevice *d = (PCIDevice *)dev;
2062 const pci_class_desc *desc;
2063 char ctxt[64];
2064 PCIIORegion *r;
2065 int i, class;
2067 class = pci_get_word(d->config + PCI_CLASS_DEVICE);
2068 desc = pci_class_descriptions;
2069 while (desc->desc && class != desc->class)
2070 desc++;
2071 if (desc->desc) {
2072 snprintf(ctxt, sizeof(ctxt), "%s", desc->desc);
2073 } else {
2074 snprintf(ctxt, sizeof(ctxt), "Class %04x", class);
2077 monitor_printf(mon, "%*sclass %s, addr %02x:%02x.%x, "
2078 "pci id %04x:%04x (sub %04x:%04x)\n",
2079 indent, "", ctxt, pci_bus_num(d->bus),
2080 PCI_SLOT(d->devfn), PCI_FUNC(d->devfn),
2081 pci_get_word(d->config + PCI_VENDOR_ID),
2082 pci_get_word(d->config + PCI_DEVICE_ID),
2083 pci_get_word(d->config + PCI_SUBSYSTEM_VENDOR_ID),
2084 pci_get_word(d->config + PCI_SUBSYSTEM_ID));
2085 for (i = 0; i < PCI_NUM_REGIONS; i++) {
2086 r = &d->io_regions[i];
2087 if (!r->size)
2088 continue;
2089 monitor_printf(mon, "%*sbar %d: %s at 0x%"FMT_PCIBUS
2090 " [0x%"FMT_PCIBUS"]\n",
2091 indent, "",
2092 i, r->type & PCI_BASE_ADDRESS_SPACE_IO ? "i/o" : "mem",
2093 r->addr, r->addr + r->size - 1);
2097 static char *pci_dev_fw_name(DeviceState *dev, char *buf, int len)
2099 PCIDevice *d = (PCIDevice *)dev;
2100 const char *name = NULL;
2101 const pci_class_desc *desc = pci_class_descriptions;
2102 int class = pci_get_word(d->config + PCI_CLASS_DEVICE);
2104 while (desc->desc &&
2105 (class & ~desc->fw_ign_bits) !=
2106 (desc->class & ~desc->fw_ign_bits)) {
2107 desc++;
2110 if (desc->desc) {
2111 name = desc->fw_name;
2114 if (name) {
2115 pstrcpy(buf, len, name);
2116 } else {
2117 snprintf(buf, len, "pci%04x,%04x",
2118 pci_get_word(d->config + PCI_VENDOR_ID),
2119 pci_get_word(d->config + PCI_DEVICE_ID));
2122 return buf;
2125 static char *pcibus_get_fw_dev_path(DeviceState *dev)
2127 PCIDevice *d = (PCIDevice *)dev;
2128 char path[50], name[33];
2129 int off;
2131 off = snprintf(path, sizeof(path), "%s@%x",
2132 pci_dev_fw_name(dev, name, sizeof name),
2133 PCI_SLOT(d->devfn));
2134 if (PCI_FUNC(d->devfn))
2135 snprintf(path + off, sizeof(path) + off, ",%x", PCI_FUNC(d->devfn));
2136 return strdup(path);
2139 static char *pcibus_get_dev_path(DeviceState *dev)
2141 PCIDevice *d = container_of(dev, PCIDevice, qdev);
2142 PCIDevice *t;
2143 int slot_depth;
2144 /* Path format: Domain:00:Slot.Function:Slot.Function....:Slot.Function.
2145 * 00 is added here to make this format compatible with
2146 * domain:Bus:Slot.Func for systems without nested PCI bridges.
2147 * Slot.Function list specifies the slot and function numbers for all
2148 * devices on the path from root to the specific device. */
2149 char domain[] = "DDDD:00";
2150 char slot[] = ":SS.F";
2151 int domain_len = sizeof domain - 1 /* For '\0' */;
2152 int slot_len = sizeof slot - 1 /* For '\0' */;
2153 int path_len;
2154 char *path, *p;
2155 int s;
2157 /* Calculate # of slots on path between device and root. */;
2158 slot_depth = 0;
2159 for (t = d; t; t = t->bus->parent_dev) {
2160 ++slot_depth;
2163 path_len = domain_len + slot_len * slot_depth;
2165 /* Allocate memory, fill in the terminating null byte. */
2166 path = qemu_malloc(path_len + 1 /* For '\0' */);
2167 path[path_len] = '\0';
2169 /* First field is the domain. */
2170 s = snprintf(domain, sizeof domain, "%04x:00", pci_find_domain(d->bus));
2171 assert(s == domain_len);
2172 memcpy(path, domain, domain_len);
2174 /* Fill in slot numbers. We walk up from device to root, so need to print
2175 * them in the reverse order, last to first. */
2176 p = path + path_len;
2177 for (t = d; t; t = t->bus->parent_dev) {
2178 p -= slot_len;
2179 s = snprintf(slot, sizeof slot, ":%02x.%x",
2180 PCI_SLOT(t->devfn), PCI_FUNC(t->devfn));
2181 assert(s == slot_len);
2182 memcpy(p, slot, slot_len);
2185 return path;
2188 static int pci_qdev_find_recursive(PCIBus *bus,
2189 const char *id, PCIDevice **pdev)
2191 DeviceState *qdev = qdev_find_recursive(&bus->qbus, id);
2192 if (!qdev) {
2193 return -ENODEV;
2196 /* roughly check if given qdev is pci device */
2197 if (qdev->info->init == &pci_qdev_init &&
2198 qdev->parent_bus->info == &pci_bus_info) {
2199 *pdev = DO_UPCAST(PCIDevice, qdev, qdev);
2200 return 0;
2202 return -EINVAL;
2205 int pci_qdev_find_device(const char *id, PCIDevice **pdev)
2207 struct PCIHostBus *host;
2208 int rc = -ENODEV;
2210 QLIST_FOREACH(host, &host_buses, next) {
2211 int tmp = pci_qdev_find_recursive(host->bus, id, pdev);
2212 if (!tmp) {
2213 rc = 0;
2214 break;
2216 if (tmp != -ENODEV) {
2217 rc = tmp;
2221 return rc;