2 * Marvell MV88W8618 / Freecom MusicPal emulation.
4 * Copyright (c) 2008 Jan Kiszka
6 * This code is licenced under the GNU GPL v2.
16 #include "qemu-timer.h"
22 #define MP_MISC_BASE 0x80002000
23 #define MP_MISC_SIZE 0x00001000
25 #define MP_ETH_BASE 0x80008000
26 #define MP_ETH_SIZE 0x00001000
28 #define MP_WLAN_BASE 0x8000C000
29 #define MP_WLAN_SIZE 0x00000800
31 #define MP_UART1_BASE 0x8000C840
32 #define MP_UART2_BASE 0x8000C940
34 #define MP_GPIO_BASE 0x8000D000
35 #define MP_GPIO_SIZE 0x00001000
37 #define MP_FLASHCFG_BASE 0x90006000
38 #define MP_FLASHCFG_SIZE 0x00001000
40 #define MP_AUDIO_BASE 0x90007000
42 #define MP_PIC_BASE 0x90008000
43 #define MP_PIC_SIZE 0x00001000
45 #define MP_PIT_BASE 0x90009000
46 #define MP_PIT_SIZE 0x00001000
48 #define MP_LCD_BASE 0x9000c000
49 #define MP_LCD_SIZE 0x00001000
51 #define MP_SRAM_BASE 0xC0000000
52 #define MP_SRAM_SIZE 0x00020000
54 #define MP_RAM_DEFAULT_SIZE 32*1024*1024
55 #define MP_FLASH_SIZE_MAX 32*1024*1024
57 #define MP_TIMER1_IRQ 4
58 #define MP_TIMER2_IRQ 5
59 #define MP_TIMER3_IRQ 6
60 #define MP_TIMER4_IRQ 7
63 #define MP_UART1_IRQ 11
64 #define MP_UART2_IRQ 11
65 #define MP_GPIO_IRQ 12
67 #define MP_AUDIO_IRQ 30
69 /* Wolfson 8750 I2C address */
70 #define MP_WM_ADDR 0x1A
72 /* Ethernet register offsets */
73 #define MP_ETH_SMIR 0x010
74 #define MP_ETH_PCXR 0x408
75 #define MP_ETH_SDCMR 0x448
76 #define MP_ETH_ICR 0x450
77 #define MP_ETH_IMR 0x458
78 #define MP_ETH_FRDP0 0x480
79 #define MP_ETH_FRDP1 0x484
80 #define MP_ETH_FRDP2 0x488
81 #define MP_ETH_FRDP3 0x48C
82 #define MP_ETH_CRDP0 0x4A0
83 #define MP_ETH_CRDP1 0x4A4
84 #define MP_ETH_CRDP2 0x4A8
85 #define MP_ETH_CRDP3 0x4AC
86 #define MP_ETH_CTDP0 0x4E0
87 #define MP_ETH_CTDP1 0x4E4
88 #define MP_ETH_CTDP2 0x4E8
89 #define MP_ETH_CTDP3 0x4EC
92 #define MP_ETH_SMIR_DATA 0x0000FFFF
93 #define MP_ETH_SMIR_ADDR 0x03FF0000
94 #define MP_ETH_SMIR_OPCODE (1 << 26) /* Read value */
95 #define MP_ETH_SMIR_RDVALID (1 << 27)
98 #define MP_ETH_PHY1_BMSR 0x00210000
99 #define MP_ETH_PHY1_PHYSID1 0x00410000
100 #define MP_ETH_PHY1_PHYSID2 0x00610000
102 #define MP_PHY_BMSR_LINK 0x0004
103 #define MP_PHY_BMSR_AUTONEG 0x0008
105 #define MP_PHY_88E3015 0x01410E20
107 /* TX descriptor status */
108 #define MP_ETH_TX_OWN (1 << 31)
110 /* RX descriptor status */
111 #define MP_ETH_RX_OWN (1 << 31)
113 /* Interrupt cause/mask bits */
114 #define MP_ETH_IRQ_RX_BIT 0
115 #define MP_ETH_IRQ_RX (1 << MP_ETH_IRQ_RX_BIT)
116 #define MP_ETH_IRQ_TXHI_BIT 2
117 #define MP_ETH_IRQ_TXLO_BIT 3
119 /* Port config bits */
120 #define MP_ETH_PCXR_2BSM_BIT 28 /* 2-byte incoming suffix */
122 /* SDMA command bits */
123 #define MP_ETH_CMD_TXHI (1 << 23)
124 #define MP_ETH_CMD_TXLO (1 << 22)
126 typedef struct mv88w8618_tx_desc
{
134 typedef struct mv88w8618_rx_desc
{
137 uint16_t buffer_size
;
142 typedef struct mv88w8618_eth_state
{
149 uint32_t vlan_header
;
150 uint32_t tx_queue
[2];
151 uint32_t rx_queue
[4];
152 uint32_t frx_queue
[4];
156 } mv88w8618_eth_state
;
158 static void eth_rx_desc_put(uint32_t addr
, mv88w8618_rx_desc
*desc
)
160 cpu_to_le32s(&desc
->cmdstat
);
161 cpu_to_le16s(&desc
->bytes
);
162 cpu_to_le16s(&desc
->buffer_size
);
163 cpu_to_le32s(&desc
->buffer
);
164 cpu_to_le32s(&desc
->next
);
165 cpu_physical_memory_write(addr
, (void *)desc
, sizeof(*desc
));
168 static void eth_rx_desc_get(uint32_t addr
, mv88w8618_rx_desc
*desc
)
170 cpu_physical_memory_read(addr
, (void *)desc
, sizeof(*desc
));
171 le32_to_cpus(&desc
->cmdstat
);
172 le16_to_cpus(&desc
->bytes
);
173 le16_to_cpus(&desc
->buffer_size
);
174 le32_to_cpus(&desc
->buffer
);
175 le32_to_cpus(&desc
->next
);
178 static int eth_can_receive(VLANClientState
*nc
)
183 static ssize_t
eth_receive(VLANClientState
*nc
, const uint8_t *buf
, size_t size
)
185 mv88w8618_eth_state
*s
= DO_UPCAST(NICState
, nc
, nc
)->opaque
;
187 mv88w8618_rx_desc desc
;
190 for (i
= 0; i
< 4; i
++) {
191 desc_addr
= s
->cur_rx
[i
];
196 eth_rx_desc_get(desc_addr
, &desc
);
197 if ((desc
.cmdstat
& MP_ETH_RX_OWN
) && desc
.buffer_size
>= size
) {
198 cpu_physical_memory_write(desc
.buffer
+ s
->vlan_header
,
200 desc
.bytes
= size
+ s
->vlan_header
;
201 desc
.cmdstat
&= ~MP_ETH_RX_OWN
;
202 s
->cur_rx
[i
] = desc
.next
;
204 s
->icr
|= MP_ETH_IRQ_RX
;
205 if (s
->icr
& s
->imr
) {
206 qemu_irq_raise(s
->irq
);
208 eth_rx_desc_put(desc_addr
, &desc
);
211 desc_addr
= desc
.next
;
212 } while (desc_addr
!= s
->rx_queue
[i
]);
217 static void eth_tx_desc_put(uint32_t addr
, mv88w8618_tx_desc
*desc
)
219 cpu_to_le32s(&desc
->cmdstat
);
220 cpu_to_le16s(&desc
->res
);
221 cpu_to_le16s(&desc
->bytes
);
222 cpu_to_le32s(&desc
->buffer
);
223 cpu_to_le32s(&desc
->next
);
224 cpu_physical_memory_write(addr
, (void *)desc
, sizeof(*desc
));
227 static void eth_tx_desc_get(uint32_t addr
, mv88w8618_tx_desc
*desc
)
229 cpu_physical_memory_read(addr
, (void *)desc
, sizeof(*desc
));
230 le32_to_cpus(&desc
->cmdstat
);
231 le16_to_cpus(&desc
->res
);
232 le16_to_cpus(&desc
->bytes
);
233 le32_to_cpus(&desc
->buffer
);
234 le32_to_cpus(&desc
->next
);
237 static void eth_send(mv88w8618_eth_state
*s
, int queue_index
)
239 uint32_t desc_addr
= s
->tx_queue
[queue_index
];
240 mv88w8618_tx_desc desc
;
246 eth_tx_desc_get(desc_addr
, &desc
);
247 next_desc
= desc
.next
;
248 if (desc
.cmdstat
& MP_ETH_TX_OWN
) {
251 cpu_physical_memory_read(desc
.buffer
, buf
, len
);
252 qemu_send_packet(&s
->nic
->nc
, buf
, len
);
254 desc
.cmdstat
&= ~MP_ETH_TX_OWN
;
255 s
->icr
|= 1 << (MP_ETH_IRQ_TXLO_BIT
- queue_index
);
256 eth_tx_desc_put(desc_addr
, &desc
);
258 desc_addr
= next_desc
;
259 } while (desc_addr
!= s
->tx_queue
[queue_index
]);
262 static uint32_t mv88w8618_eth_read(void *opaque
, target_phys_addr_t offset
)
264 mv88w8618_eth_state
*s
= opaque
;
268 if (s
->smir
& MP_ETH_SMIR_OPCODE
) {
269 switch (s
->smir
& MP_ETH_SMIR_ADDR
) {
270 case MP_ETH_PHY1_BMSR
:
271 return MP_PHY_BMSR_LINK
| MP_PHY_BMSR_AUTONEG
|
273 case MP_ETH_PHY1_PHYSID1
:
274 return (MP_PHY_88E3015
>> 16) | MP_ETH_SMIR_RDVALID
;
275 case MP_ETH_PHY1_PHYSID2
:
276 return (MP_PHY_88E3015
& 0xFFFF) | MP_ETH_SMIR_RDVALID
;
278 return MP_ETH_SMIR_RDVALID
;
289 case MP_ETH_FRDP0
... MP_ETH_FRDP3
:
290 return s
->frx_queue
[(offset
- MP_ETH_FRDP0
)/4];
292 case MP_ETH_CRDP0
... MP_ETH_CRDP3
:
293 return s
->rx_queue
[(offset
- MP_ETH_CRDP0
)/4];
295 case MP_ETH_CTDP0
... MP_ETH_CTDP3
:
296 return s
->tx_queue
[(offset
- MP_ETH_CTDP0
)/4];
303 static void mv88w8618_eth_write(void *opaque
, target_phys_addr_t offset
,
306 mv88w8618_eth_state
*s
= opaque
;
314 s
->vlan_header
= ((value
>> MP_ETH_PCXR_2BSM_BIT
) & 1) * 2;
318 if (value
& MP_ETH_CMD_TXHI
) {
321 if (value
& MP_ETH_CMD_TXLO
) {
324 if (value
& (MP_ETH_CMD_TXHI
| MP_ETH_CMD_TXLO
) && s
->icr
& s
->imr
) {
325 qemu_irq_raise(s
->irq
);
335 if (s
->icr
& s
->imr
) {
336 qemu_irq_raise(s
->irq
);
340 case MP_ETH_FRDP0
... MP_ETH_FRDP3
:
341 s
->frx_queue
[(offset
- MP_ETH_FRDP0
)/4] = value
;
344 case MP_ETH_CRDP0
... MP_ETH_CRDP3
:
345 s
->rx_queue
[(offset
- MP_ETH_CRDP0
)/4] =
346 s
->cur_rx
[(offset
- MP_ETH_CRDP0
)/4] = value
;
349 case MP_ETH_CTDP0
... MP_ETH_CTDP3
:
350 s
->tx_queue
[(offset
- MP_ETH_CTDP0
)/4] = value
;
355 static CPUReadMemoryFunc
* const mv88w8618_eth_readfn
[] = {
361 static CPUWriteMemoryFunc
* const mv88w8618_eth_writefn
[] = {
367 static void eth_cleanup(VLANClientState
*nc
)
369 mv88w8618_eth_state
*s
= DO_UPCAST(NICState
, nc
, nc
)->opaque
;
374 static NetClientInfo net_mv88w8618_info
= {
375 .type
= NET_CLIENT_TYPE_NIC
,
376 .size
= sizeof(NICState
),
377 .can_receive
= eth_can_receive
,
378 .receive
= eth_receive
,
379 .cleanup
= eth_cleanup
,
382 static int mv88w8618_eth_init(SysBusDevice
*dev
)
384 mv88w8618_eth_state
*s
= FROM_SYSBUS(mv88w8618_eth_state
, dev
);
386 sysbus_init_irq(dev
, &s
->irq
);
387 s
->nic
= qemu_new_nic(&net_mv88w8618_info
, &s
->conf
,
388 dev
->qdev
.info
->name
, dev
->qdev
.id
, s
);
389 s
->mmio_index
= cpu_register_io_memory(mv88w8618_eth_readfn
,
390 mv88w8618_eth_writefn
, s
);
391 sysbus_init_mmio(dev
, MP_ETH_SIZE
, s
->mmio_index
);
395 static const VMStateDescription mv88w8618_eth_vmsd
= {
396 .name
= "mv88w8618_eth",
398 .minimum_version_id
= 1,
399 .minimum_version_id_old
= 1,
400 .fields
= (VMStateField
[]) {
401 VMSTATE_UINT32(smir
, mv88w8618_eth_state
),
402 VMSTATE_UINT32(icr
, mv88w8618_eth_state
),
403 VMSTATE_UINT32(imr
, mv88w8618_eth_state
),
404 VMSTATE_UINT32(vlan_header
, mv88w8618_eth_state
),
405 VMSTATE_UINT32_ARRAY(tx_queue
, mv88w8618_eth_state
, 2),
406 VMSTATE_UINT32_ARRAY(rx_queue
, mv88w8618_eth_state
, 4),
407 VMSTATE_UINT32_ARRAY(frx_queue
, mv88w8618_eth_state
, 4),
408 VMSTATE_UINT32_ARRAY(cur_rx
, mv88w8618_eth_state
, 4),
409 VMSTATE_END_OF_LIST()
413 static SysBusDeviceInfo mv88w8618_eth_info
= {
414 .init
= mv88w8618_eth_init
,
415 .qdev
.name
= "mv88w8618_eth",
416 .qdev
.size
= sizeof(mv88w8618_eth_state
),
417 .qdev
.vmsd
= &mv88w8618_eth_vmsd
,
418 .qdev
.props
= (Property
[]) {
419 DEFINE_NIC_PROPERTIES(mv88w8618_eth_state
, conf
),
420 DEFINE_PROP_END_OF_LIST(),
424 /* LCD register offsets */
425 #define MP_LCD_IRQCTRL 0x180
426 #define MP_LCD_IRQSTAT 0x184
427 #define MP_LCD_SPICTRL 0x1ac
428 #define MP_LCD_INST 0x1bc
429 #define MP_LCD_DATA 0x1c0
432 #define MP_LCD_SPI_DATA 0x00100011
433 #define MP_LCD_SPI_CMD 0x00104011
434 #define MP_LCD_SPI_INVALID 0x00000000
437 #define MP_LCD_INST_SETPAGE0 0xB0
439 #define MP_LCD_INST_SETPAGE7 0xB7
441 #define MP_LCD_TEXTCOLOR 0xe0e0ff /* RRGGBB */
443 typedef struct musicpal_lcd_state
{
451 uint8_t video_ram
[128*64/8];
452 } musicpal_lcd_state
;
454 static uint8_t scale_lcd_color(musicpal_lcd_state
*s
, uint8_t col
)
456 switch (s
->brightness
) {
462 return (col
* s
->brightness
) / 7;
466 #define SET_LCD_PIXEL(depth, type) \
467 static inline void glue(set_lcd_pixel, depth) \
468 (musicpal_lcd_state *s, int x, int y, type col) \
471 type *pixel = &((type *) ds_get_data(s->ds))[(y * 128 * 3 + x) * 3]; \
473 for (dy = 0; dy < 3; dy++, pixel += 127 * 3) \
474 for (dx = 0; dx < 3; dx++, pixel++) \
477 SET_LCD_PIXEL(8, uint8_t)
478 SET_LCD_PIXEL(16, uint16_t)
479 SET_LCD_PIXEL(32, uint32_t)
481 #include "pixel_ops.h"
483 static void lcd_refresh(void *opaque
)
485 musicpal_lcd_state
*s
= opaque
;
488 switch (ds_get_bits_per_pixel(s
->ds
)) {
491 #define LCD_REFRESH(depth, func) \
493 col = func(scale_lcd_color(s, (MP_LCD_TEXTCOLOR >> 16) & 0xff), \
494 scale_lcd_color(s, (MP_LCD_TEXTCOLOR >> 8) & 0xff), \
495 scale_lcd_color(s, MP_LCD_TEXTCOLOR & 0xff)); \
496 for (x = 0; x < 128; x++) { \
497 for (y = 0; y < 64; y++) { \
498 if (s->video_ram[x + (y/8)*128] & (1 << (y % 8))) { \
499 glue(set_lcd_pixel, depth)(s, x, y, col); \
501 glue(set_lcd_pixel, depth)(s, x, y, 0); \
506 LCD_REFRESH(8, rgb_to_pixel8
)
507 LCD_REFRESH(16, rgb_to_pixel16
)
508 LCD_REFRESH(32, (is_surface_bgr(s
->ds
->surface
) ?
509 rgb_to_pixel32bgr
: rgb_to_pixel32
))
511 hw_error("unsupported colour depth %i\n",
512 ds_get_bits_per_pixel(s
->ds
));
515 dpy_update(s
->ds
, 0, 0, 128*3, 64*3);
518 static void lcd_invalidate(void *opaque
)
522 static void musicpal_lcd_gpio_brigthness_in(void *opaque
, int irq
, int level
)
524 musicpal_lcd_state
*s
= opaque
;
525 s
->brightness
&= ~(1 << irq
);
526 s
->brightness
|= level
<< irq
;
529 static uint32_t musicpal_lcd_read(void *opaque
, target_phys_addr_t offset
)
531 musicpal_lcd_state
*s
= opaque
;
542 static void musicpal_lcd_write(void *opaque
, target_phys_addr_t offset
,
545 musicpal_lcd_state
*s
= opaque
;
553 if (value
== MP_LCD_SPI_DATA
|| value
== MP_LCD_SPI_CMD
) {
556 s
->mode
= MP_LCD_SPI_INVALID
;
561 if (value
>= MP_LCD_INST_SETPAGE0
&& value
<= MP_LCD_INST_SETPAGE7
) {
562 s
->page
= value
- MP_LCD_INST_SETPAGE0
;
568 if (s
->mode
== MP_LCD_SPI_CMD
) {
569 if (value
>= MP_LCD_INST_SETPAGE0
&&
570 value
<= MP_LCD_INST_SETPAGE7
) {
571 s
->page
= value
- MP_LCD_INST_SETPAGE0
;
574 } else if (s
->mode
== MP_LCD_SPI_DATA
) {
575 s
->video_ram
[s
->page
*128 + s
->page_off
] = value
;
576 s
->page_off
= (s
->page_off
+ 1) & 127;
582 static CPUReadMemoryFunc
* const musicpal_lcd_readfn
[] = {
588 static CPUWriteMemoryFunc
* const musicpal_lcd_writefn
[] = {
594 static int musicpal_lcd_init(SysBusDevice
*dev
)
596 musicpal_lcd_state
*s
= FROM_SYSBUS(musicpal_lcd_state
, dev
);
601 iomemtype
= cpu_register_io_memory(musicpal_lcd_readfn
,
602 musicpal_lcd_writefn
, s
);
603 sysbus_init_mmio(dev
, MP_LCD_SIZE
, iomemtype
);
605 s
->ds
= graphic_console_init(lcd_refresh
, lcd_invalidate
,
607 qemu_console_resize(s
->ds
, 128*3, 64*3);
609 qdev_init_gpio_in(&dev
->qdev
, musicpal_lcd_gpio_brigthness_in
, 3);
614 static const VMStateDescription musicpal_lcd_vmsd
= {
615 .name
= "musicpal_lcd",
617 .minimum_version_id
= 1,
618 .minimum_version_id_old
= 1,
619 .fields
= (VMStateField
[]) {
620 VMSTATE_UINT32(brightness
, musicpal_lcd_state
),
621 VMSTATE_UINT32(mode
, musicpal_lcd_state
),
622 VMSTATE_UINT32(irqctrl
, musicpal_lcd_state
),
623 VMSTATE_UINT32(page
, musicpal_lcd_state
),
624 VMSTATE_UINT32(page_off
, musicpal_lcd_state
),
625 VMSTATE_BUFFER(video_ram
, musicpal_lcd_state
),
626 VMSTATE_END_OF_LIST()
630 static SysBusDeviceInfo musicpal_lcd_info
= {
631 .init
= musicpal_lcd_init
,
632 .qdev
.name
= "musicpal_lcd",
633 .qdev
.size
= sizeof(musicpal_lcd_state
),
634 .qdev
.vmsd
= &musicpal_lcd_vmsd
,
637 /* PIC register offsets */
638 #define MP_PIC_STATUS 0x00
639 #define MP_PIC_ENABLE_SET 0x08
640 #define MP_PIC_ENABLE_CLR 0x0C
642 typedef struct mv88w8618_pic_state
648 } mv88w8618_pic_state
;
650 static void mv88w8618_pic_update(mv88w8618_pic_state
*s
)
652 qemu_set_irq(s
->parent_irq
, (s
->level
& s
->enabled
));
655 static void mv88w8618_pic_set_irq(void *opaque
, int irq
, int level
)
657 mv88w8618_pic_state
*s
= opaque
;
660 s
->level
|= 1 << irq
;
662 s
->level
&= ~(1 << irq
);
664 mv88w8618_pic_update(s
);
667 static uint32_t mv88w8618_pic_read(void *opaque
, target_phys_addr_t offset
)
669 mv88w8618_pic_state
*s
= opaque
;
673 return s
->level
& s
->enabled
;
680 static void mv88w8618_pic_write(void *opaque
, target_phys_addr_t offset
,
683 mv88w8618_pic_state
*s
= opaque
;
686 case MP_PIC_ENABLE_SET
:
690 case MP_PIC_ENABLE_CLR
:
691 s
->enabled
&= ~value
;
695 mv88w8618_pic_update(s
);
698 static void mv88w8618_pic_reset(DeviceState
*d
)
700 mv88w8618_pic_state
*s
= FROM_SYSBUS(mv88w8618_pic_state
,
701 sysbus_from_qdev(d
));
707 static CPUReadMemoryFunc
* const mv88w8618_pic_readfn
[] = {
713 static CPUWriteMemoryFunc
* const mv88w8618_pic_writefn
[] = {
719 static int mv88w8618_pic_init(SysBusDevice
*dev
)
721 mv88w8618_pic_state
*s
= FROM_SYSBUS(mv88w8618_pic_state
, dev
);
724 qdev_init_gpio_in(&dev
->qdev
, mv88w8618_pic_set_irq
, 32);
725 sysbus_init_irq(dev
, &s
->parent_irq
);
726 iomemtype
= cpu_register_io_memory(mv88w8618_pic_readfn
,
727 mv88w8618_pic_writefn
, s
);
728 sysbus_init_mmio(dev
, MP_PIC_SIZE
, iomemtype
);
732 static const VMStateDescription mv88w8618_pic_vmsd
= {
733 .name
= "mv88w8618_pic",
735 .minimum_version_id
= 1,
736 .minimum_version_id_old
= 1,
737 .fields
= (VMStateField
[]) {
738 VMSTATE_UINT32(level
, mv88w8618_pic_state
),
739 VMSTATE_UINT32(enabled
, mv88w8618_pic_state
),
740 VMSTATE_END_OF_LIST()
744 static SysBusDeviceInfo mv88w8618_pic_info
= {
745 .init
= mv88w8618_pic_init
,
746 .qdev
.name
= "mv88w8618_pic",
747 .qdev
.size
= sizeof(mv88w8618_pic_state
),
748 .qdev
.reset
= mv88w8618_pic_reset
,
749 .qdev
.vmsd
= &mv88w8618_pic_vmsd
,
752 /* PIT register offsets */
753 #define MP_PIT_TIMER1_LENGTH 0x00
755 #define MP_PIT_TIMER4_LENGTH 0x0C
756 #define MP_PIT_CONTROL 0x10
757 #define MP_PIT_TIMER1_VALUE 0x14
759 #define MP_PIT_TIMER4_VALUE 0x20
760 #define MP_BOARD_RESET 0x34
762 /* Magic board reset value (probably some watchdog behind it) */
763 #define MP_BOARD_RESET_MAGIC 0x10000
765 typedef struct mv88w8618_timer_state
{
766 ptimer_state
*ptimer
;
770 } mv88w8618_timer_state
;
772 typedef struct mv88w8618_pit_state
{
774 mv88w8618_timer_state timer
[4];
775 } mv88w8618_pit_state
;
777 static void mv88w8618_timer_tick(void *opaque
)
779 mv88w8618_timer_state
*s
= opaque
;
781 qemu_irq_raise(s
->irq
);
784 static void mv88w8618_timer_init(SysBusDevice
*dev
, mv88w8618_timer_state
*s
,
789 sysbus_init_irq(dev
, &s
->irq
);
792 bh
= qemu_bh_new(mv88w8618_timer_tick
, s
);
793 s
->ptimer
= ptimer_init(bh
);
796 static uint32_t mv88w8618_pit_read(void *opaque
, target_phys_addr_t offset
)
798 mv88w8618_pit_state
*s
= opaque
;
799 mv88w8618_timer_state
*t
;
802 case MP_PIT_TIMER1_VALUE
... MP_PIT_TIMER4_VALUE
:
803 t
= &s
->timer
[(offset
-MP_PIT_TIMER1_VALUE
) >> 2];
804 return ptimer_get_count(t
->ptimer
);
811 static void mv88w8618_pit_write(void *opaque
, target_phys_addr_t offset
,
814 mv88w8618_pit_state
*s
= opaque
;
815 mv88w8618_timer_state
*t
;
819 case MP_PIT_TIMER1_LENGTH
... MP_PIT_TIMER4_LENGTH
:
820 t
= &s
->timer
[offset
>> 2];
823 ptimer_set_limit(t
->ptimer
, t
->limit
, 1);
825 ptimer_stop(t
->ptimer
);
830 for (i
= 0; i
< 4; i
++) {
832 if (value
& 0xf && t
->limit
> 0) {
833 ptimer_set_limit(t
->ptimer
, t
->limit
, 0);
834 ptimer_set_freq(t
->ptimer
, t
->freq
);
835 ptimer_run(t
->ptimer
, 0);
837 ptimer_stop(t
->ptimer
);
844 if (value
== MP_BOARD_RESET_MAGIC
) {
845 qemu_system_reset_request();
851 static void mv88w8618_pit_reset(DeviceState
*d
)
853 mv88w8618_pit_state
*s
= FROM_SYSBUS(mv88w8618_pit_state
,
854 sysbus_from_qdev(d
));
857 for (i
= 0; i
< 4; i
++) {
858 ptimer_stop(s
->timer
[i
].ptimer
);
859 s
->timer
[i
].limit
= 0;
863 static CPUReadMemoryFunc
* const mv88w8618_pit_readfn
[] = {
869 static CPUWriteMemoryFunc
* const mv88w8618_pit_writefn
[] = {
875 static int mv88w8618_pit_init(SysBusDevice
*dev
)
878 mv88w8618_pit_state
*s
= FROM_SYSBUS(mv88w8618_pit_state
, dev
);
881 /* Letting them all run at 1 MHz is likely just a pragmatic
883 for (i
= 0; i
< 4; i
++) {
884 mv88w8618_timer_init(dev
, &s
->timer
[i
], 1000000);
887 iomemtype
= cpu_register_io_memory(mv88w8618_pit_readfn
,
888 mv88w8618_pit_writefn
, s
);
889 sysbus_init_mmio(dev
, MP_PIT_SIZE
, iomemtype
);
893 static const VMStateDescription mv88w8618_timer_vmsd
= {
896 .minimum_version_id
= 1,
897 .minimum_version_id_old
= 1,
898 .fields
= (VMStateField
[]) {
899 VMSTATE_PTIMER(ptimer
, mv88w8618_timer_state
),
900 VMSTATE_UINT32(limit
, mv88w8618_timer_state
),
901 VMSTATE_END_OF_LIST()
905 static const VMStateDescription mv88w8618_pit_vmsd
= {
906 .name
= "mv88w8618_pit",
908 .minimum_version_id
= 1,
909 .minimum_version_id_old
= 1,
910 .fields
= (VMStateField
[]) {
911 VMSTATE_STRUCT_ARRAY(timer
, mv88w8618_pit_state
, 4, 1,
912 mv88w8618_timer_vmsd
, mv88w8618_timer_state
),
913 VMSTATE_END_OF_LIST()
917 static SysBusDeviceInfo mv88w8618_pit_info
= {
918 .init
= mv88w8618_pit_init
,
919 .qdev
.name
= "mv88w8618_pit",
920 .qdev
.size
= sizeof(mv88w8618_pit_state
),
921 .qdev
.reset
= mv88w8618_pit_reset
,
922 .qdev
.vmsd
= &mv88w8618_pit_vmsd
,
925 /* Flash config register offsets */
926 #define MP_FLASHCFG_CFGR0 0x04
928 typedef struct mv88w8618_flashcfg_state
{
931 } mv88w8618_flashcfg_state
;
933 static uint32_t mv88w8618_flashcfg_read(void *opaque
,
934 target_phys_addr_t offset
)
936 mv88w8618_flashcfg_state
*s
= opaque
;
939 case MP_FLASHCFG_CFGR0
:
947 static void mv88w8618_flashcfg_write(void *opaque
, target_phys_addr_t offset
,
950 mv88w8618_flashcfg_state
*s
= opaque
;
953 case MP_FLASHCFG_CFGR0
:
959 static CPUReadMemoryFunc
* const mv88w8618_flashcfg_readfn
[] = {
960 mv88w8618_flashcfg_read
,
961 mv88w8618_flashcfg_read
,
962 mv88w8618_flashcfg_read
965 static CPUWriteMemoryFunc
* const mv88w8618_flashcfg_writefn
[] = {
966 mv88w8618_flashcfg_write
,
967 mv88w8618_flashcfg_write
,
968 mv88w8618_flashcfg_write
971 static int mv88w8618_flashcfg_init(SysBusDevice
*dev
)
974 mv88w8618_flashcfg_state
*s
= FROM_SYSBUS(mv88w8618_flashcfg_state
, dev
);
976 s
->cfgr0
= 0xfffe4285; /* Default as set by U-Boot for 8 MB flash */
977 iomemtype
= cpu_register_io_memory(mv88w8618_flashcfg_readfn
,
978 mv88w8618_flashcfg_writefn
, s
);
979 sysbus_init_mmio(dev
, MP_FLASHCFG_SIZE
, iomemtype
);
983 static const VMStateDescription mv88w8618_flashcfg_vmsd
= {
984 .name
= "mv88w8618_flashcfg",
986 .minimum_version_id
= 1,
987 .minimum_version_id_old
= 1,
988 .fields
= (VMStateField
[]) {
989 VMSTATE_UINT32(cfgr0
, mv88w8618_flashcfg_state
),
990 VMSTATE_END_OF_LIST()
994 static SysBusDeviceInfo mv88w8618_flashcfg_info
= {
995 .init
= mv88w8618_flashcfg_init
,
996 .qdev
.name
= "mv88w8618_flashcfg",
997 .qdev
.size
= sizeof(mv88w8618_flashcfg_state
),
998 .qdev
.vmsd
= &mv88w8618_flashcfg_vmsd
,
1001 /* Misc register offsets */
1002 #define MP_MISC_BOARD_REVISION 0x18
1004 #define MP_BOARD_REVISION 0x31
1006 static uint32_t musicpal_misc_read(void *opaque
, target_phys_addr_t offset
)
1009 case MP_MISC_BOARD_REVISION
:
1010 return MP_BOARD_REVISION
;
1017 static void musicpal_misc_write(void *opaque
, target_phys_addr_t offset
,
1022 static CPUReadMemoryFunc
* const musicpal_misc_readfn
[] = {
1028 static CPUWriteMemoryFunc
* const musicpal_misc_writefn
[] = {
1029 musicpal_misc_write
,
1030 musicpal_misc_write
,
1031 musicpal_misc_write
,
1034 static void musicpal_misc_init(void)
1038 iomemtype
= cpu_register_io_memory(musicpal_misc_readfn
,
1039 musicpal_misc_writefn
, NULL
);
1040 cpu_register_physical_memory(MP_MISC_BASE
, MP_MISC_SIZE
, iomemtype
);
1043 /* WLAN register offsets */
1044 #define MP_WLAN_MAGIC1 0x11c
1045 #define MP_WLAN_MAGIC2 0x124
1047 static uint32_t mv88w8618_wlan_read(void *opaque
, target_phys_addr_t offset
)
1050 /* Workaround to allow loading the binary-only wlandrv.ko crap
1051 * from the original Freecom firmware. */
1052 case MP_WLAN_MAGIC1
:
1054 case MP_WLAN_MAGIC2
:
1062 static void mv88w8618_wlan_write(void *opaque
, target_phys_addr_t offset
,
1067 static CPUReadMemoryFunc
* const mv88w8618_wlan_readfn
[] = {
1068 mv88w8618_wlan_read
,
1069 mv88w8618_wlan_read
,
1070 mv88w8618_wlan_read
,
1073 static CPUWriteMemoryFunc
* const mv88w8618_wlan_writefn
[] = {
1074 mv88w8618_wlan_write
,
1075 mv88w8618_wlan_write
,
1076 mv88w8618_wlan_write
,
1079 static int mv88w8618_wlan_init(SysBusDevice
*dev
)
1083 iomemtype
= cpu_register_io_memory(mv88w8618_wlan_readfn
,
1084 mv88w8618_wlan_writefn
, NULL
);
1085 sysbus_init_mmio(dev
, MP_WLAN_SIZE
, iomemtype
);
1089 /* GPIO register offsets */
1090 #define MP_GPIO_OE_LO 0x008
1091 #define MP_GPIO_OUT_LO 0x00c
1092 #define MP_GPIO_IN_LO 0x010
1093 #define MP_GPIO_IER_LO 0x014
1094 #define MP_GPIO_IMR_LO 0x018
1095 #define MP_GPIO_ISR_LO 0x020
1096 #define MP_GPIO_OE_HI 0x508
1097 #define MP_GPIO_OUT_HI 0x50c
1098 #define MP_GPIO_IN_HI 0x510
1099 #define MP_GPIO_IER_HI 0x514
1100 #define MP_GPIO_IMR_HI 0x518
1101 #define MP_GPIO_ISR_HI 0x520
1103 /* GPIO bits & masks */
1104 #define MP_GPIO_LCD_BRIGHTNESS 0x00070000
1105 #define MP_GPIO_I2C_DATA_BIT 29
1106 #define MP_GPIO_I2C_CLOCK_BIT 30
1108 /* LCD brightness bits in GPIO_OE_HI */
1109 #define MP_OE_LCD_BRIGHTNESS 0x0007
1111 typedef struct musicpal_gpio_state
{
1112 SysBusDevice busdev
;
1113 uint32_t lcd_brightness
;
1120 qemu_irq out
[5]; /* 3 brightness out + 2 lcd (data and clock ) */
1121 } musicpal_gpio_state
;
1123 static void musicpal_gpio_brightness_update(musicpal_gpio_state
*s
) {
1125 uint32_t brightness
;
1127 /* compute brightness ratio */
1128 switch (s
->lcd_brightness
) {
1162 /* set lcd brightness GPIOs */
1163 for (i
= 0; i
<= 2; i
++) {
1164 qemu_set_irq(s
->out
[i
], (brightness
>> i
) & 1);
1168 static void musicpal_gpio_pin_event(void *opaque
, int pin
, int level
)
1170 musicpal_gpio_state
*s
= opaque
;
1171 uint32_t mask
= 1 << pin
;
1172 uint32_t delta
= level
<< pin
;
1173 uint32_t old
= s
->in_state
& mask
;
1175 s
->in_state
&= ~mask
;
1176 s
->in_state
|= delta
;
1178 if ((old
^ delta
) &&
1179 ((level
&& (s
->imr
& mask
)) || (!level
&& (s
->ier
& mask
)))) {
1181 qemu_irq_raise(s
->irq
);
1185 static uint32_t musicpal_gpio_read(void *opaque
, target_phys_addr_t offset
)
1187 musicpal_gpio_state
*s
= opaque
;
1190 case MP_GPIO_OE_HI
: /* used for LCD brightness control */
1191 return s
->lcd_brightness
& MP_OE_LCD_BRIGHTNESS
;
1193 case MP_GPIO_OUT_LO
:
1194 return s
->out_state
& 0xFFFF;
1195 case MP_GPIO_OUT_HI
:
1196 return s
->out_state
>> 16;
1199 return s
->in_state
& 0xFFFF;
1201 return s
->in_state
>> 16;
1203 case MP_GPIO_IER_LO
:
1204 return s
->ier
& 0xFFFF;
1205 case MP_GPIO_IER_HI
:
1206 return s
->ier
>> 16;
1208 case MP_GPIO_IMR_LO
:
1209 return s
->imr
& 0xFFFF;
1210 case MP_GPIO_IMR_HI
:
1211 return s
->imr
>> 16;
1213 case MP_GPIO_ISR_LO
:
1214 return s
->isr
& 0xFFFF;
1215 case MP_GPIO_ISR_HI
:
1216 return s
->isr
>> 16;
1223 static void musicpal_gpio_write(void *opaque
, target_phys_addr_t offset
,
1226 musicpal_gpio_state
*s
= opaque
;
1228 case MP_GPIO_OE_HI
: /* used for LCD brightness control */
1229 s
->lcd_brightness
= (s
->lcd_brightness
& MP_GPIO_LCD_BRIGHTNESS
) |
1230 (value
& MP_OE_LCD_BRIGHTNESS
);
1231 musicpal_gpio_brightness_update(s
);
1234 case MP_GPIO_OUT_LO
:
1235 s
->out_state
= (s
->out_state
& 0xFFFF0000) | (value
& 0xFFFF);
1237 case MP_GPIO_OUT_HI
:
1238 s
->out_state
= (s
->out_state
& 0xFFFF) | (value
<< 16);
1239 s
->lcd_brightness
= (s
->lcd_brightness
& 0xFFFF) |
1240 (s
->out_state
& MP_GPIO_LCD_BRIGHTNESS
);
1241 musicpal_gpio_brightness_update(s
);
1242 qemu_set_irq(s
->out
[3], (s
->out_state
>> MP_GPIO_I2C_DATA_BIT
) & 1);
1243 qemu_set_irq(s
->out
[4], (s
->out_state
>> MP_GPIO_I2C_CLOCK_BIT
) & 1);
1246 case MP_GPIO_IER_LO
:
1247 s
->ier
= (s
->ier
& 0xFFFF0000) | (value
& 0xFFFF);
1249 case MP_GPIO_IER_HI
:
1250 s
->ier
= (s
->ier
& 0xFFFF) | (value
<< 16);
1253 case MP_GPIO_IMR_LO
:
1254 s
->imr
= (s
->imr
& 0xFFFF0000) | (value
& 0xFFFF);
1256 case MP_GPIO_IMR_HI
:
1257 s
->imr
= (s
->imr
& 0xFFFF) | (value
<< 16);
1262 static CPUReadMemoryFunc
* const musicpal_gpio_readfn
[] = {
1268 static CPUWriteMemoryFunc
* const musicpal_gpio_writefn
[] = {
1269 musicpal_gpio_write
,
1270 musicpal_gpio_write
,
1271 musicpal_gpio_write
,
1274 static void musicpal_gpio_reset(DeviceState
*d
)
1276 musicpal_gpio_state
*s
= FROM_SYSBUS(musicpal_gpio_state
,
1277 sysbus_from_qdev(d
));
1279 s
->lcd_brightness
= 0;
1281 s
->in_state
= 0xffffffff;
1287 static int musicpal_gpio_init(SysBusDevice
*dev
)
1289 musicpal_gpio_state
*s
= FROM_SYSBUS(musicpal_gpio_state
, dev
);
1292 sysbus_init_irq(dev
, &s
->irq
);
1294 iomemtype
= cpu_register_io_memory(musicpal_gpio_readfn
,
1295 musicpal_gpio_writefn
, s
);
1296 sysbus_init_mmio(dev
, MP_GPIO_SIZE
, iomemtype
);
1298 musicpal_gpio_reset(&dev
->qdev
);
1300 qdev_init_gpio_out(&dev
->qdev
, s
->out
, ARRAY_SIZE(s
->out
));
1302 qdev_init_gpio_in(&dev
->qdev
, musicpal_gpio_pin_event
, 32);
1307 static const VMStateDescription musicpal_gpio_vmsd
= {
1308 .name
= "musicpal_gpio",
1310 .minimum_version_id
= 1,
1311 .minimum_version_id_old
= 1,
1312 .fields
= (VMStateField
[]) {
1313 VMSTATE_UINT32(lcd_brightness
, musicpal_gpio_state
),
1314 VMSTATE_UINT32(out_state
, musicpal_gpio_state
),
1315 VMSTATE_UINT32(in_state
, musicpal_gpio_state
),
1316 VMSTATE_UINT32(ier
, musicpal_gpio_state
),
1317 VMSTATE_UINT32(imr
, musicpal_gpio_state
),
1318 VMSTATE_UINT32(isr
, musicpal_gpio_state
),
1319 VMSTATE_END_OF_LIST()
1323 static SysBusDeviceInfo musicpal_gpio_info
= {
1324 .init
= musicpal_gpio_init
,
1325 .qdev
.name
= "musicpal_gpio",
1326 .qdev
.size
= sizeof(musicpal_gpio_state
),
1327 .qdev
.reset
= musicpal_gpio_reset
,
1328 .qdev
.vmsd
= &musicpal_gpio_vmsd
,
1331 /* Keyboard codes & masks */
1332 #define KEY_RELEASED 0x80
1333 #define KEY_CODE 0x7f
1335 #define KEYCODE_TAB 0x0f
1336 #define KEYCODE_ENTER 0x1c
1337 #define KEYCODE_F 0x21
1338 #define KEYCODE_M 0x32
1340 #define KEYCODE_EXTENDED 0xe0
1341 #define KEYCODE_UP 0x48
1342 #define KEYCODE_DOWN 0x50
1343 #define KEYCODE_LEFT 0x4b
1344 #define KEYCODE_RIGHT 0x4d
1346 #define MP_KEY_WHEEL_VOL (1 << 0)
1347 #define MP_KEY_WHEEL_VOL_INV (1 << 1)
1348 #define MP_KEY_WHEEL_NAV (1 << 2)
1349 #define MP_KEY_WHEEL_NAV_INV (1 << 3)
1350 #define MP_KEY_BTN_FAVORITS (1 << 4)
1351 #define MP_KEY_BTN_MENU (1 << 5)
1352 #define MP_KEY_BTN_VOLUME (1 << 6)
1353 #define MP_KEY_BTN_NAVIGATION (1 << 7)
1355 typedef struct musicpal_key_state
{
1356 SysBusDevice busdev
;
1357 uint32_t kbd_extended
;
1358 uint32_t pressed_keys
;
1360 } musicpal_key_state
;
1362 static void musicpal_key_event(void *opaque
, int keycode
)
1364 musicpal_key_state
*s
= opaque
;
1368 if (keycode
== KEYCODE_EXTENDED
) {
1369 s
->kbd_extended
= 1;
1373 if (s
->kbd_extended
) {
1374 switch (keycode
& KEY_CODE
) {
1376 event
= MP_KEY_WHEEL_NAV
| MP_KEY_WHEEL_NAV_INV
;
1380 event
= MP_KEY_WHEEL_NAV
;
1384 event
= MP_KEY_WHEEL_VOL
| MP_KEY_WHEEL_VOL_INV
;
1388 event
= MP_KEY_WHEEL_VOL
;
1392 switch (keycode
& KEY_CODE
) {
1394 event
= MP_KEY_BTN_FAVORITS
;
1398 event
= MP_KEY_BTN_VOLUME
;
1402 event
= MP_KEY_BTN_NAVIGATION
;
1406 event
= MP_KEY_BTN_MENU
;
1409 /* Do not repeat already pressed buttons */
1410 if (!(keycode
& KEY_RELEASED
) && (s
->pressed_keys
& event
)) {
1416 /* Raise GPIO pin first if repeating a key */
1417 if (!(keycode
& KEY_RELEASED
) && (s
->pressed_keys
& event
)) {
1418 for (i
= 0; i
<= 7; i
++) {
1419 if (event
& (1 << i
)) {
1420 qemu_set_irq(s
->out
[i
], 1);
1424 for (i
= 0; i
<= 7; i
++) {
1425 if (event
& (1 << i
)) {
1426 qemu_set_irq(s
->out
[i
], !!(keycode
& KEY_RELEASED
));
1429 if (keycode
& KEY_RELEASED
) {
1430 s
->pressed_keys
&= ~event
;
1432 s
->pressed_keys
|= event
;
1436 s
->kbd_extended
= 0;
1439 static int musicpal_key_init(SysBusDevice
*dev
)
1441 musicpal_key_state
*s
= FROM_SYSBUS(musicpal_key_state
, dev
);
1443 sysbus_init_mmio(dev
, 0x0, 0);
1445 s
->kbd_extended
= 0;
1446 s
->pressed_keys
= 0;
1448 qdev_init_gpio_out(&dev
->qdev
, s
->out
, ARRAY_SIZE(s
->out
));
1450 qemu_add_kbd_event_handler(musicpal_key_event
, s
);
1455 static const VMStateDescription musicpal_key_vmsd
= {
1456 .name
= "musicpal_key",
1458 .minimum_version_id
= 1,
1459 .minimum_version_id_old
= 1,
1460 .fields
= (VMStateField
[]) {
1461 VMSTATE_UINT32(kbd_extended
, musicpal_key_state
),
1462 VMSTATE_UINT32(pressed_keys
, musicpal_key_state
),
1463 VMSTATE_END_OF_LIST()
1467 static SysBusDeviceInfo musicpal_key_info
= {
1468 .init
= musicpal_key_init
,
1469 .qdev
.name
= "musicpal_key",
1470 .qdev
.size
= sizeof(musicpal_key_state
),
1471 .qdev
.vmsd
= &musicpal_key_vmsd
,
1474 static struct arm_boot_info musicpal_binfo
= {
1475 .loader_start
= 0x0,
1479 static void musicpal_init(ram_addr_t ram_size
,
1480 const char *boot_device
,
1481 const char *kernel_filename
, const char *kernel_cmdline
,
1482 const char *initrd_filename
, const char *cpu_model
)
1488 DeviceState
*i2c_dev
;
1489 DeviceState
*lcd_dev
;
1490 DeviceState
*key_dev
;
1492 DeviceState
*wm8750_dev
;
1497 unsigned long flash_size
;
1499 ram_addr_t sram_off
;
1502 cpu_model
= "arm926";
1504 env
= cpu_init(cpu_model
);
1506 fprintf(stderr
, "Unable to find CPU definition\n");
1509 cpu_pic
= arm_pic_init_cpu(env
);
1511 /* For now we use a fixed - the original - RAM size */
1512 cpu_register_physical_memory(0, MP_RAM_DEFAULT_SIZE
,
1513 qemu_ram_alloc(MP_RAM_DEFAULT_SIZE
));
1515 sram_off
= qemu_ram_alloc(MP_SRAM_SIZE
);
1516 cpu_register_physical_memory(MP_SRAM_BASE
, MP_SRAM_SIZE
, sram_off
);
1518 dev
= sysbus_create_simple("mv88w8618_pic", MP_PIC_BASE
,
1519 cpu_pic
[ARM_PIC_CPU_IRQ
]);
1520 for (i
= 0; i
< 32; i
++) {
1521 pic
[i
] = qdev_get_gpio_in(dev
, i
);
1523 sysbus_create_varargs("mv88w8618_pit", MP_PIT_BASE
, pic
[MP_TIMER1_IRQ
],
1524 pic
[MP_TIMER2_IRQ
], pic
[MP_TIMER3_IRQ
],
1525 pic
[MP_TIMER4_IRQ
], NULL
);
1527 if (serial_hds
[0]) {
1528 #ifdef TARGET_WORDS_BIGENDIAN
1529 serial_mm_init(MP_UART1_BASE
, 2, pic
[MP_UART1_IRQ
], 1825000,
1530 serial_hds
[0], 1, 1);
1532 serial_mm_init(MP_UART1_BASE
, 2, pic
[MP_UART1_IRQ
], 1825000,
1533 serial_hds
[0], 1, 0);
1536 if (serial_hds
[1]) {
1537 #ifdef TARGET_WORDS_BIGENDIAN
1538 serial_mm_init(MP_UART2_BASE
, 2, pic
[MP_UART2_IRQ
], 1825000,
1539 serial_hds
[1], 1, 1);
1541 serial_mm_init(MP_UART2_BASE
, 2, pic
[MP_UART2_IRQ
], 1825000,
1542 serial_hds
[1], 1, 0);
1546 /* Register flash */
1547 dinfo
= drive_get(IF_PFLASH
, 0, 0);
1549 flash_size
= bdrv_getlength(dinfo
->bdrv
);
1550 if (flash_size
!= 8*1024*1024 && flash_size
!= 16*1024*1024 &&
1551 flash_size
!= 32*1024*1024) {
1552 fprintf(stderr
, "Invalid flash image size\n");
1557 * The original U-Boot accesses the flash at 0xFE000000 instead of
1558 * 0xFF800000 (if there is 8 MB flash). So remap flash access if the
1559 * image is smaller than 32 MB.
1561 #ifdef TARGET_WORDS_BIGENDIAN
1562 pflash_cfi02_register(0-MP_FLASH_SIZE_MAX
, qemu_ram_alloc(flash_size
),
1563 dinfo
->bdrv
, 0x10000,
1564 (flash_size
+ 0xffff) >> 16,
1565 MP_FLASH_SIZE_MAX
/ flash_size
,
1566 2, 0x00BF, 0x236D, 0x0000, 0x0000,
1569 pflash_cfi02_register(0-MP_FLASH_SIZE_MAX
, qemu_ram_alloc(flash_size
),
1570 dinfo
->bdrv
, 0x10000,
1571 (flash_size
+ 0xffff) >> 16,
1572 MP_FLASH_SIZE_MAX
/ flash_size
,
1573 2, 0x00BF, 0x236D, 0x0000, 0x0000,
1578 sysbus_create_simple("mv88w8618_flashcfg", MP_FLASHCFG_BASE
, NULL
);
1580 qemu_check_nic_model(&nd_table
[0], "mv88w8618");
1581 dev
= qdev_create(NULL
, "mv88w8618_eth");
1582 qdev_set_nic_properties(dev
, &nd_table
[0]);
1583 qdev_init_nofail(dev
);
1584 sysbus_mmio_map(sysbus_from_qdev(dev
), 0, MP_ETH_BASE
);
1585 sysbus_connect_irq(sysbus_from_qdev(dev
), 0, pic
[MP_ETH_IRQ
]);
1587 sysbus_create_simple("mv88w8618_wlan", MP_WLAN_BASE
, NULL
);
1589 musicpal_misc_init();
1591 dev
= sysbus_create_simple("musicpal_gpio", MP_GPIO_BASE
, pic
[MP_GPIO_IRQ
]);
1592 i2c_dev
= sysbus_create_simple("gpio_i2c", 0, NULL
);
1593 i2c
= (i2c_bus
*)qdev_get_child_bus(i2c_dev
, "i2c");
1595 lcd_dev
= sysbus_create_simple("musicpal_lcd", MP_LCD_BASE
, NULL
);
1596 key_dev
= sysbus_create_simple("musicpal_key", 0, NULL
);
1599 qdev_connect_gpio_out(i2c_dev
, 0,
1600 qdev_get_gpio_in(dev
, MP_GPIO_I2C_DATA_BIT
));
1602 qdev_connect_gpio_out(dev
, 3, qdev_get_gpio_in(i2c_dev
, 0));
1604 qdev_connect_gpio_out(dev
, 4, qdev_get_gpio_in(i2c_dev
, 1));
1606 for (i
= 0; i
< 3; i
++) {
1607 qdev_connect_gpio_out(dev
, i
, qdev_get_gpio_in(lcd_dev
, i
));
1609 for (i
= 0; i
< 4; i
++) {
1610 qdev_connect_gpio_out(key_dev
, i
, qdev_get_gpio_in(dev
, i
+ 8));
1612 for (i
= 4; i
< 8; i
++) {
1613 qdev_connect_gpio_out(key_dev
, i
, qdev_get_gpio_in(dev
, i
+ 15));
1617 wm8750_dev
= i2c_create_slave(i2c
, "wm8750", MP_WM_ADDR
);
1618 dev
= qdev_create(NULL
, "mv88w8618_audio");
1619 s
= sysbus_from_qdev(dev
);
1620 qdev_prop_set_ptr(dev
, "wm8750", wm8750_dev
);
1621 qdev_init_nofail(dev
);
1622 sysbus_mmio_map(s
, 0, MP_AUDIO_BASE
);
1623 sysbus_connect_irq(s
, 0, pic
[MP_AUDIO_IRQ
]);
1626 musicpal_binfo
.ram_size
= MP_RAM_DEFAULT_SIZE
;
1627 musicpal_binfo
.kernel_filename
= kernel_filename
;
1628 musicpal_binfo
.kernel_cmdline
= kernel_cmdline
;
1629 musicpal_binfo
.initrd_filename
= initrd_filename
;
1630 arm_load_kernel(env
, &musicpal_binfo
);
1633 static QEMUMachine musicpal_machine
= {
1635 .desc
= "Marvell 88w8618 / MusicPal (ARM926EJ-S)",
1636 .init
= musicpal_init
,
1639 static void musicpal_machine_init(void)
1641 qemu_register_machine(&musicpal_machine
);
1644 machine_init(musicpal_machine_init
);
1646 static void musicpal_register_devices(void)
1648 sysbus_register_withprop(&mv88w8618_pic_info
);
1649 sysbus_register_withprop(&mv88w8618_pit_info
);
1650 sysbus_register_withprop(&mv88w8618_flashcfg_info
);
1651 sysbus_register_withprop(&mv88w8618_eth_info
);
1652 sysbus_register_dev("mv88w8618_wlan", sizeof(SysBusDevice
),
1653 mv88w8618_wlan_init
);
1654 sysbus_register_withprop(&musicpal_lcd_info
);
1655 sysbus_register_withprop(&musicpal_gpio_info
);
1656 sysbus_register_withprop(&musicpal_key_info
);
1659 device_init(musicpal_register_devices
)