4 /* CPU interfaces that are target indpendent. */
6 #if defined(__arm__) || defined(__sparc__) || defined(__mips__) || defined(__hppa__) || defined(__ia64__)
10 #ifdef TARGET_PHYS_ADDR_BITS
19 #include "qemu-queue.h"
21 #if !defined(CONFIG_USER_ONLY)
29 /* address in the RAM (different from a physical address) */
30 typedef unsigned long ram_addr_t
;
34 typedef void CPUWriteMemoryFunc(void *opaque
, target_phys_addr_t addr
, uint32_t value
);
35 typedef uint32_t CPUReadMemoryFunc(void *opaque
, target_phys_addr_t addr
);
37 void cpu_register_physical_memory_offset(target_phys_addr_t start_addr
,
39 ram_addr_t phys_offset
,
40 ram_addr_t region_offset
);
41 static inline void cpu_register_physical_memory(target_phys_addr_t start_addr
,
43 ram_addr_t phys_offset
)
45 cpu_register_physical_memory_offset(start_addr
, size
, phys_offset
, 0);
48 ram_addr_t
cpu_get_physical_page_desc(target_phys_addr_t addr
);
49 ram_addr_t
qemu_ram_alloc_from_ptr(DeviceState
*dev
, const char *name
,
50 ram_addr_t size
, void *host
);
51 ram_addr_t
qemu_ram_alloc(DeviceState
*dev
, const char *name
, ram_addr_t size
);
52 void qemu_ram_free(ram_addr_t addr
);
53 /* This should only be used for ram local to a device. */
54 void *qemu_get_ram_ptr(ram_addr_t addr
);
55 /* Same but slower, to use for migration, where the order of
56 * RAMBlocks must not change. */
57 void *qemu_safe_ram_ptr(ram_addr_t addr
);
58 /* This should not be used by devices. */
59 int qemu_ram_addr_from_host(void *ptr
, ram_addr_t
*ram_addr
);
60 ram_addr_t
qemu_ram_addr_from_host_nofail(void *ptr
);
62 int cpu_register_io_memory(CPUReadMemoryFunc
* const *mem_read
,
63 CPUWriteMemoryFunc
* const *mem_write
,
64 void *opaque
, enum device_endian endian
);
65 void cpu_unregister_io_memory(int table_address
);
67 void cpu_physical_memory_rw(target_phys_addr_t addr
, uint8_t *buf
,
68 int len
, int is_write
);
69 static inline void cpu_physical_memory_read(target_phys_addr_t addr
,
70 uint8_t *buf
, int len
)
72 cpu_physical_memory_rw(addr
, buf
, len
, 0);
74 static inline void cpu_physical_memory_write(target_phys_addr_t addr
,
75 const uint8_t *buf
, int len
)
77 cpu_physical_memory_rw(addr
, (uint8_t *)buf
, len
, 1);
79 void *cpu_physical_memory_map(target_phys_addr_t addr
,
80 target_phys_addr_t
*plen
,
82 void cpu_physical_memory_unmap(void *buffer
, target_phys_addr_t len
,
83 int is_write
, target_phys_addr_t access_len
);
84 void *cpu_register_map_client(void *opaque
, void (*callback
)(void *opaque
));
85 void cpu_unregister_map_client(void *cookie
);
87 struct CPUPhysMemoryClient
;
88 typedef struct CPUPhysMemoryClient CPUPhysMemoryClient
;
89 struct CPUPhysMemoryClient
{
90 void (*set_memory
)(struct CPUPhysMemoryClient
*client
,
91 target_phys_addr_t start_addr
,
93 ram_addr_t phys_offset
);
94 int (*sync_dirty_bitmap
)(struct CPUPhysMemoryClient
*client
,
95 target_phys_addr_t start_addr
,
96 target_phys_addr_t end_addr
);
97 int (*migration_log
)(struct CPUPhysMemoryClient
*client
,
99 int (*log_start
)(struct CPUPhysMemoryClient
*client
,
100 target_phys_addr_t phys_addr
, ram_addr_t size
);
101 int (*log_stop
)(struct CPUPhysMemoryClient
*client
,
102 target_phys_addr_t phys_addr
, ram_addr_t size
);
103 QLIST_ENTRY(CPUPhysMemoryClient
) list
;
106 void cpu_register_phys_memory_client(CPUPhysMemoryClient
*);
107 void cpu_unregister_phys_memory_client(CPUPhysMemoryClient
*);
109 /* Coalesced MMIO regions are areas where write operations can be reordered.
110 * This usually implies that write operations are side-effect free. This allows
111 * batching which can make a major impact on performance when using
114 void qemu_register_coalesced_mmio(target_phys_addr_t addr
, ram_addr_t size
);
116 void qemu_unregister_coalesced_mmio(target_phys_addr_t addr
, ram_addr_t size
);
118 void qemu_flush_coalesced_mmio_buffer(void);
120 uint32_t ldub_phys(target_phys_addr_t addr
);
121 uint32_t lduw_phys(target_phys_addr_t addr
);
122 uint32_t ldl_phys(target_phys_addr_t addr
);
123 uint64_t ldq_phys(target_phys_addr_t addr
);
124 void stl_phys_notdirty(target_phys_addr_t addr
, uint32_t val
);
125 void stq_phys_notdirty(target_phys_addr_t addr
, uint64_t val
);
126 void stb_phys(target_phys_addr_t addr
, uint32_t val
);
127 void stw_phys(target_phys_addr_t addr
, uint32_t val
);
128 void stl_phys(target_phys_addr_t addr
, uint32_t val
);
129 void stq_phys(target_phys_addr_t addr
, uint64_t val
);
131 void cpu_physical_memory_write_rom(target_phys_addr_t addr
,
132 const uint8_t *buf
, int len
);
134 #define IO_MEM_SHIFT 3
136 #define IO_MEM_RAM (0 << IO_MEM_SHIFT) /* hardcoded offset */
137 #define IO_MEM_ROM (1 << IO_MEM_SHIFT) /* hardcoded offset */
138 #define IO_MEM_UNASSIGNED (2 << IO_MEM_SHIFT)
139 #define IO_MEM_NOTDIRTY (3 << IO_MEM_SHIFT)
141 /* Acts like a ROM when read and like a device when written. */
142 #define IO_MEM_ROMD (1)
143 #define IO_MEM_SUBPAGE (2)
147 #endif /* !CPU_COMMON_H */