2 * CRIS helper routines.
4 * Copyright (c) 2007 AXIS Communications AB
5 * Written by Edgar E. Iglesias.
7 * This library is free software; you can redistribute it and/or
8 * modify it under the terms of the GNU Lesser General Public
9 * License as published by the Free Software Foundation; either
10 * version 2 of the License, or (at your option) any later version.
12 * This library is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
15 * Lesser General Public License for more details.
17 * You should have received a copy of the GNU Lesser General Public
18 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
28 #include "host-utils.h"
31 //#define CRIS_HELPER_DEBUG
34 #ifdef CRIS_HELPER_DEBUG
36 #define D_LOG(...) qemu_log(__VA__ARGS__)
39 #define D_LOG(...) do { } while (0)
42 #if defined(CONFIG_USER_ONLY)
44 void do_interrupt (CPUState
*env
)
46 env
->exception_index
= -1;
47 env
->pregs
[PR_ERP
] = env
->pc
;
50 int cpu_cris_handle_mmu_fault(CPUState
* env
, target_ulong address
, int rw
,
51 int mmu_idx
, int is_softmmu
)
53 env
->exception_index
= 0xaa;
54 env
->pregs
[PR_EDA
] = address
;
55 cpu_dump_state(env
, stderr
, fprintf
, 0);
59 target_phys_addr_t
cpu_get_phys_page_debug(CPUState
* env
, target_ulong addr
)
64 #else /* !CONFIG_USER_ONLY */
67 static void cris_shift_ccs(CPUState
*env
)
70 /* Apply the ccs shift. */
71 ccs
= env
->pregs
[PR_CCS
];
72 ccs
= ((ccs
& 0xc0000000) | ((ccs
<< 12) >> 2)) & ~0x3ff;
73 env
->pregs
[PR_CCS
] = ccs
;
76 int cpu_cris_handle_mmu_fault (CPUState
*env
, target_ulong address
, int rw
,
77 int mmu_idx
, int is_softmmu
)
79 struct cris_mmu_result res
;
84 D(printf ("%s addr=%x pc=%x rw=%x\n", __func__
, address
, env
->pc
, rw
));
85 miss
= cris_mmu_translate(&res
, env
, address
& TARGET_PAGE_MASK
,
89 if (env
->exception_index
== EXCP_BUSFAULT
)
91 "CRIS: Illegal recursive bus fault."
95 env
->pregs
[PR_EDA
] = address
;
96 env
->exception_index
= EXCP_BUSFAULT
;
97 env
->fault_vector
= res
.bf_vec
;
103 * Mask off the cache selection bit. The ETRAX busses do not
106 phy
= res
.phy
& ~0x80000000;
108 r
= tlb_set_page(env
, address
& TARGET_PAGE_MASK
,
109 phy
, prot
, mmu_idx
, is_softmmu
);
112 D_LOG("%s returns %d irqreq=%x addr=%x"
113 " phy=%x ismmu=%d vec=%x pc=%x\n",
114 __func__
, r
, env
->interrupt_request
,
115 address
, res
.phy
, is_softmmu
, res
.bf_vec
, env
->pc
);
119 static void do_interruptv10(CPUState
*env
)
123 D_LOG( "exception index=%d interrupt_req=%d\n",
124 env
->exception_index
,
125 env
->interrupt_request
);
127 assert(!(env
->pregs
[PR_CCS
] & PFIX_FLAG
));
128 switch (env
->exception_index
)
131 /* These exceptions are genereated by the core itself.
132 ERP should point to the insn following the brk. */
133 ex_vec
= env
->trap_vector
;
134 env
->pregs
[PR_ERP
] = env
->pc
;
138 /* NMI is hardwired to vector zero. */
140 env
->pregs
[PR_CCS
] &= ~M_FLAG
;
141 env
->pregs
[PR_NRP
] = env
->pc
;
149 /* The interrupt controller gives us the vector. */
150 ex_vec
= env
->interrupt_vector
;
151 /* Normal interrupts are taken between
152 TB's. env->pc is valid here. */
153 env
->pregs
[PR_ERP
] = env
->pc
;
157 if (env
->pregs
[PR_CCS
] & U_FLAG
) {
158 /* Swap stack pointers. */
159 env
->pregs
[PR_USP
] = env
->regs
[R_SP
];
160 env
->regs
[R_SP
] = env
->ksp
;
163 /* Now that we are in kernel mode, load the handlers address. */
164 env
->pc
= ldl_code(env
->pregs
[PR_EBP
] + ex_vec
* 4);
167 qemu_log_mask(CPU_LOG_INT
, "%s isr=%x vec=%x ccs=%x pid=%d erp=%x\n",
168 __func__
, env
->pc
, ex_vec
,
174 void do_interrupt(CPUState
*env
)
178 if (env
->pregs
[PR_VR
] < 32)
179 return do_interruptv10(env
);
181 D_LOG( "exception index=%d interrupt_req=%d\n",
182 env
->exception_index
,
183 env
->interrupt_request
);
185 switch (env
->exception_index
)
188 /* These exceptions are genereated by the core itself.
189 ERP should point to the insn following the brk. */
190 ex_vec
= env
->trap_vector
;
191 env
->pregs
[PR_ERP
] = env
->pc
;
195 /* NMI is hardwired to vector zero. */
197 env
->pregs
[PR_CCS
] &= ~M_FLAG
;
198 env
->pregs
[PR_NRP
] = env
->pc
;
202 ex_vec
= env
->fault_vector
;
203 env
->pregs
[PR_ERP
] = env
->pc
;
207 /* The interrupt controller gives us the vector. */
208 ex_vec
= env
->interrupt_vector
;
209 /* Normal interrupts are taken between
210 TB's. env->pc is valid here. */
211 env
->pregs
[PR_ERP
] = env
->pc
;
215 /* Fill in the IDX field. */
216 env
->pregs
[PR_EXS
] = (ex_vec
& 0xff) << 8;
219 D_LOG("excp isr=%x PC=%x ds=%d SP=%x"
220 " ERP=%x pid=%x ccs=%x cc=%d %x\n",
221 ex_vec
, env
->pc
, env
->dslot
,
223 env
->pregs
[PR_ERP
], env
->pregs
[PR_PID
],
225 env
->cc_op
, env
->cc_mask
);
226 /* We loose the btarget, btaken state here so rexec the
228 env
->pregs
[PR_ERP
] -= env
->dslot
;
229 /* Exception starts with dslot cleared. */
233 if (env
->pregs
[PR_CCS
] & U_FLAG
) {
234 /* Swap stack pointers. */
235 env
->pregs
[PR_USP
] = env
->regs
[R_SP
];
236 env
->regs
[R_SP
] = env
->ksp
;
239 /* Apply the CRIS CCS shift. Clears U if set. */
242 /* Now that we are in kernel mode, load the handlers address. */
243 env
->pc
= ldl_code(env
->pregs
[PR_EBP
] + ex_vec
* 4);
245 D_LOG("%s isr=%x vec=%x ccs=%x pid=%d erp=%x\n",
246 __func__
, env
->pc
, ex_vec
,
252 target_phys_addr_t
cpu_get_phys_page_debug(CPUState
* env
, target_ulong addr
)
255 struct cris_mmu_result res
;
257 miss
= cris_mmu_translate(&res
, env
, addr
, 0, 0);
260 D(fprintf(stderr
, "%s %x -> %x\n", __func__
, addr
, phy
));