2 * QEMU PowerMac emulation shared definitions and prototypes
4 * Copyright (c) 2004-2007 Fabrice Bellard
5 * Copyright (c) 2007 Jocelyn Mayer
7 * Permission is hereby granted, free of charge, to any person obtaining a copy
8 * of this software and associated documentation files (the "Software"), to deal
9 * in the Software without restriction, including without limitation the rights
10 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
11 * copies of the Software, and to permit persons to whom the Software is
12 * furnished to do so, subject to the following conditions:
14 * The above copyright notice and this permission notice shall be included in
15 * all copies or substantial portions of the Software.
17 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
21 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
22 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
25 #if !defined(__PPC_MAC_H__)
28 #include "exec/memory.h"
29 #include "hw/sysbus.h"
30 #include "hw/ide/internal.h"
31 #include "hw/input/adb.h"
33 /* SMP is not enabled, for now */
36 #define BIOS_SIZE (1024 * 1024)
37 #define NVRAM_SIZE 0x2000
38 #define PROM_FILENAME "openbios-ppc"
39 #define PROM_ADDR 0xfff00000
41 #define KERNEL_LOAD_ADDR 0x01000000
42 #define KERNEL_GAP 0x00100000
44 #define ESCC_CLOCK 3686400
47 #define TYPE_CUDA "cuda"
48 #define CUDA(obj) OBJECT_CHECK(CUDAState, (obj), TYPE_CUDA)
52 * @counter_value: counter value at load time
54 typedef struct CUDATimer
{
57 uint16_t counter_value
;
59 int64_t next_irq_time
;
68 * @dirb: B-side direction (1=output)
69 * @dira: A-side direction (1=output)
71 * @acr: Auxiliary control register
72 * @pcr: Peripheral control register
73 * @ifr: Interrupt flag register
74 * @ier: Interrupt enable register
75 * @anh: A-side data, no handshake
76 * @last_b: last value of B register
77 * @last_acr: last value of ACR register
79 typedef struct CUDAState
{
81 SysBusDevice parent_obj
;
100 uint32_t tick_offset
;
106 /* MacOS 9 is racy and requires a delay upon setting the SR_INT bit */
107 QEMUTimer
*sr_delay_timer
;
114 uint16_t adb_poll_mask
;
115 uint8_t autopoll_rate_ms
;
117 uint8_t data_in
[128];
118 uint8_t data_out
[16];
119 QEMUTimer
*adb_poll_timer
;
123 #define TYPE_OLDWORLD_MACIO "macio-oldworld"
124 #define TYPE_NEWWORLD_MACIO "macio-newworld"
126 #define TYPE_MACIO_IDE "macio-ide"
127 #define MACIO_IDE(obj) OBJECT_CHECK(MACIOIDEState, (obj), TYPE_MACIO_IDE)
129 typedef struct MACIOIDEState
{
131 SysBusDevice parent_obj
;
144 void macio_ide_init_drives(MACIOIDEState
*ide
, DriveInfo
**hd_table
);
145 void macio_ide_register_dma(MACIOIDEState
*ide
, void *dbdma
, int channel
);
147 void macio_init(PCIDevice
*dev
,
148 MemoryRegion
*pic_mem
,
149 MemoryRegion
*escc_mem
);
152 qemu_irq
*heathrow_pic_init(MemoryRegion
**pmem
,
153 int nb_cpus
, qemu_irq
**irqs
);
156 #define TYPE_GRACKLE_PCI_HOST_BRIDGE "grackle-pcihost"
157 PCIBus
*pci_grackle_init(uint32_t base
, qemu_irq
*pic
,
158 MemoryRegion
*address_space_mem
,
159 MemoryRegion
*address_space_io
);
162 PCIBus
*pci_pmac_init(qemu_irq
*pic
,
163 MemoryRegion
*address_space_mem
,
164 MemoryRegion
*address_space_io
);
165 PCIBus
*pci_pmac_u3_init(qemu_irq
*pic
,
166 MemoryRegion
*address_space_mem
,
167 MemoryRegion
*address_space_io
);
170 #define TYPE_MACIO_NVRAM "macio-nvram"
171 #define MACIO_NVRAM(obj) \
172 OBJECT_CHECK(MacIONVRAMState, (obj), TYPE_MACIO_NVRAM)
174 typedef struct MacIONVRAMState
{
176 SysBusDevice parent_obj
;
186 void pmac_format_nvram_partition (MacIONVRAMState
*nvr
, int len
);
187 #endif /* !defined(__PPC_MAC_H__) */