kvm: x86: add mce support
[qemu.git] / exec-all.h
blob3a53fe64c2e72fa867ddbf0da34582c28a680b72
1 /*
2 * internal execution defines for qemu
4 * Copyright (c) 2003 Fabrice Bellard
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
16 * You should have received a copy of the GNU Lesser General Public
17 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
20 #ifndef _EXEC_ALL_H_
21 #define _EXEC_ALL_H_
23 #include "qemu-common.h"
25 /* allow to see translation results - the slowdown should be negligible, so we leave it */
26 #define DEBUG_DISAS
28 /* Page tracking code uses ram addresses in system mode, and virtual
29 addresses in userspace mode. Define tb_page_addr_t to be an appropriate
30 type. */
31 #if defined(CONFIG_USER_ONLY)
32 typedef abi_ulong tb_page_addr_t;
33 #else
34 typedef ram_addr_t tb_page_addr_t;
35 #endif
37 /* is_jmp field values */
38 #define DISAS_NEXT 0 /* next instruction can be analyzed */
39 #define DISAS_JUMP 1 /* only pc was modified dynamically */
40 #define DISAS_UPDATE 2 /* cpu state was modified dynamically */
41 #define DISAS_TB_JUMP 3 /* only pc was modified statically */
43 typedef struct TranslationBlock TranslationBlock;
45 /* XXX: make safe guess about sizes */
46 #define MAX_OP_PER_INSTR 96
48 #if HOST_LONG_BITS == 32
49 #define MAX_OPC_PARAM_PER_ARG 2
50 #else
51 #define MAX_OPC_PARAM_PER_ARG 1
52 #endif
53 #define MAX_OPC_PARAM_IARGS 4
54 #define MAX_OPC_PARAM_OARGS 1
55 #define MAX_OPC_PARAM_ARGS (MAX_OPC_PARAM_IARGS + MAX_OPC_PARAM_OARGS)
57 /* A Call op needs up to 4 + 2N parameters on 32-bit archs,
58 * and up to 4 + N parameters on 64-bit archs
59 * (N = number of input arguments + output arguments). */
60 #define MAX_OPC_PARAM (4 + (MAX_OPC_PARAM_PER_ARG * MAX_OPC_PARAM_ARGS))
61 #define OPC_BUF_SIZE 640
62 #define OPC_MAX_SIZE (OPC_BUF_SIZE - MAX_OP_PER_INSTR)
64 /* Maximum size a TCG op can expand to. This is complicated because a
65 single op may require several host instructions and register reloads.
66 For now take a wild guess at 192 bytes, which should allow at least
67 a couple of fixup instructions per argument. */
68 #define TCG_MAX_OP_SIZE 192
70 #define OPPARAM_BUF_SIZE (OPC_BUF_SIZE * MAX_OPC_PARAM)
72 extern target_ulong gen_opc_pc[OPC_BUF_SIZE];
73 extern uint8_t gen_opc_instr_start[OPC_BUF_SIZE];
74 extern uint16_t gen_opc_icount[OPC_BUF_SIZE];
76 #include "qemu-log.h"
78 void gen_intermediate_code(CPUState *env, struct TranslationBlock *tb);
79 void gen_intermediate_code_pc(CPUState *env, struct TranslationBlock *tb);
80 void gen_pc_load(CPUState *env, struct TranslationBlock *tb,
81 unsigned long searched_pc, int pc_pos, void *puc);
83 void cpu_gen_init(void);
84 int cpu_gen_code(CPUState *env, struct TranslationBlock *tb,
85 int *gen_code_size_ptr);
86 int cpu_restore_state(struct TranslationBlock *tb,
87 CPUState *env, unsigned long searched_pc,
88 void *puc);
89 void cpu_resume_from_signal(CPUState *env1, void *puc);
90 void cpu_io_recompile(CPUState *env, void *retaddr);
91 TranslationBlock *tb_gen_code(CPUState *env,
92 target_ulong pc, target_ulong cs_base, int flags,
93 int cflags);
94 void cpu_exec_init(CPUState *env);
95 void QEMU_NORETURN cpu_loop_exit(void);
96 int page_unprotect(target_ulong address, unsigned long pc, void *puc);
97 void tb_invalidate_phys_page_range(tb_page_addr_t start, tb_page_addr_t end,
98 int is_cpu_write_access);
99 void tb_invalidate_page_range(target_ulong start, target_ulong end);
100 void tlb_flush_page(CPUState *env, target_ulong addr);
101 void tlb_flush(CPUState *env, int flush_global);
102 #if !defined(CONFIG_USER_ONLY)
103 void tlb_set_page(CPUState *env, target_ulong vaddr,
104 target_phys_addr_t paddr, int prot,
105 int mmu_idx, target_ulong size);
106 #endif
108 #define CODE_GEN_ALIGN 16 /* must be >= of the size of a icache line */
110 #define CODE_GEN_PHYS_HASH_BITS 15
111 #define CODE_GEN_PHYS_HASH_SIZE (1 << CODE_GEN_PHYS_HASH_BITS)
113 #define MIN_CODE_GEN_BUFFER_SIZE (1024 * 1024)
115 /* estimated block size for TB allocation */
116 /* XXX: use a per code average code fragment size and modulate it
117 according to the host CPU */
118 #if defined(CONFIG_SOFTMMU)
119 #define CODE_GEN_AVG_BLOCK_SIZE 128
120 #else
121 #define CODE_GEN_AVG_BLOCK_SIZE 64
122 #endif
124 #if defined(_ARCH_PPC) || defined(__x86_64__) || defined(__arm__) || defined(__i386__)
125 #define USE_DIRECT_JUMP
126 #endif
128 struct TranslationBlock {
129 target_ulong pc; /* simulated PC corresponding to this block (EIP + CS base) */
130 target_ulong cs_base; /* CS base for this block */
131 uint64_t flags; /* flags defining in which context the code was generated */
132 uint16_t size; /* size of target code for this block (1 <=
133 size <= TARGET_PAGE_SIZE) */
134 uint16_t cflags; /* compile flags */
135 #define CF_COUNT_MASK 0x7fff
136 #define CF_LAST_IO 0x8000 /* Last insn may be an IO access. */
138 uint8_t *tc_ptr; /* pointer to the translated code */
139 /* next matching tb for physical address. */
140 struct TranslationBlock *phys_hash_next;
141 /* first and second physical page containing code. The lower bit
142 of the pointer tells the index in page_next[] */
143 struct TranslationBlock *page_next[2];
144 tb_page_addr_t page_addr[2];
146 /* the following data are used to directly call another TB from
147 the code of this one. */
148 uint16_t tb_next_offset[2]; /* offset of original jump target */
149 #ifdef USE_DIRECT_JUMP
150 uint16_t tb_jmp_offset[2]; /* offset of jump instruction */
151 #else
152 unsigned long tb_next[2]; /* address of jump generated code */
153 #endif
154 /* list of TBs jumping to this one. This is a circular list using
155 the two least significant bits of the pointers to tell what is
156 the next pointer: 0 = jmp_next[0], 1 = jmp_next[1], 2 =
157 jmp_first */
158 struct TranslationBlock *jmp_next[2];
159 struct TranslationBlock *jmp_first;
160 uint32_t icount;
163 static inline unsigned int tb_jmp_cache_hash_page(target_ulong pc)
165 target_ulong tmp;
166 tmp = pc ^ (pc >> (TARGET_PAGE_BITS - TB_JMP_PAGE_BITS));
167 return (tmp >> (TARGET_PAGE_BITS - TB_JMP_PAGE_BITS)) & TB_JMP_PAGE_MASK;
170 static inline unsigned int tb_jmp_cache_hash_func(target_ulong pc)
172 target_ulong tmp;
173 tmp = pc ^ (pc >> (TARGET_PAGE_BITS - TB_JMP_PAGE_BITS));
174 return (((tmp >> (TARGET_PAGE_BITS - TB_JMP_PAGE_BITS)) & TB_JMP_PAGE_MASK)
175 | (tmp & TB_JMP_ADDR_MASK));
178 static inline unsigned int tb_phys_hash_func(tb_page_addr_t pc)
180 return pc & (CODE_GEN_PHYS_HASH_SIZE - 1);
183 TranslationBlock *tb_alloc(target_ulong pc);
184 void tb_free(TranslationBlock *tb);
185 void tb_flush(CPUState *env);
186 void tb_link_page(TranslationBlock *tb,
187 tb_page_addr_t phys_pc, tb_page_addr_t phys_page2);
188 void tb_phys_invalidate(TranslationBlock *tb, tb_page_addr_t page_addr);
190 extern TranslationBlock *tb_phys_hash[CODE_GEN_PHYS_HASH_SIZE];
192 #if defined(USE_DIRECT_JUMP)
194 #if defined(_ARCH_PPC)
195 extern void ppc_tb_set_jmp_target(unsigned long jmp_addr, unsigned long addr);
196 #define tb_set_jmp_target1 ppc_tb_set_jmp_target
197 #elif defined(__i386__) || defined(__x86_64__)
198 static inline void tb_set_jmp_target1(unsigned long jmp_addr, unsigned long addr)
200 /* patch the branch destination */
201 *(uint32_t *)jmp_addr = addr - (jmp_addr + 4);
202 /* no need to flush icache explicitly */
204 #elif defined(__arm__)
205 static inline void tb_set_jmp_target1(unsigned long jmp_addr, unsigned long addr)
207 #if QEMU_GNUC_PREREQ(4, 1)
208 void __clear_cache(char *beg, char *end);
209 #else
210 register unsigned long _beg __asm ("a1");
211 register unsigned long _end __asm ("a2");
212 register unsigned long _flg __asm ("a3");
213 #endif
215 /* we could use a ldr pc, [pc, #-4] kind of branch and avoid the flush */
216 *(uint32_t *)jmp_addr =
217 (*(uint32_t *)jmp_addr & ~0xffffff)
218 | (((addr - (jmp_addr + 8)) >> 2) & 0xffffff);
220 #if QEMU_GNUC_PREREQ(4, 1)
221 __clear_cache((char *) jmp_addr, (char *) jmp_addr + 4);
222 #else
223 /* flush icache */
224 _beg = jmp_addr;
225 _end = jmp_addr + 4;
226 _flg = 0;
227 __asm __volatile__ ("swi 0x9f0002" : : "r" (_beg), "r" (_end), "r" (_flg));
228 #endif
230 #endif
232 static inline void tb_set_jmp_target(TranslationBlock *tb,
233 int n, unsigned long addr)
235 unsigned long offset;
237 offset = tb->tb_jmp_offset[n];
238 tb_set_jmp_target1((unsigned long)(tb->tc_ptr + offset), addr);
241 #else
243 /* set the jump target */
244 static inline void tb_set_jmp_target(TranslationBlock *tb,
245 int n, unsigned long addr)
247 tb->tb_next[n] = addr;
250 #endif
252 static inline void tb_add_jump(TranslationBlock *tb, int n,
253 TranslationBlock *tb_next)
255 /* NOTE: this test is only needed for thread safety */
256 if (!tb->jmp_next[n]) {
257 /* patch the native jump address */
258 tb_set_jmp_target(tb, n, (unsigned long)tb_next->tc_ptr);
260 /* add in TB jmp circular list */
261 tb->jmp_next[n] = tb_next->jmp_first;
262 tb_next->jmp_first = (TranslationBlock *)((long)(tb) | (n));
266 TranslationBlock *tb_find_pc(unsigned long pc_ptr);
268 #include "qemu-lock.h"
270 extern spinlock_t tb_lock;
272 extern int tb_invalidated_flag;
274 #if !defined(CONFIG_USER_ONLY)
276 extern CPUWriteMemoryFunc *io_mem_write[IO_MEM_NB_ENTRIES][4];
277 extern CPUReadMemoryFunc *io_mem_read[IO_MEM_NB_ENTRIES][4];
278 extern void *io_mem_opaque[IO_MEM_NB_ENTRIES];
280 void tlb_fill(target_ulong addr, int is_write, int mmu_idx,
281 void *retaddr);
283 #include "softmmu_defs.h"
285 #define ACCESS_TYPE (NB_MMU_MODES + 1)
286 #define MEMSUFFIX _code
287 #define env cpu_single_env
289 #define DATA_SIZE 1
290 #include "softmmu_header.h"
292 #define DATA_SIZE 2
293 #include "softmmu_header.h"
295 #define DATA_SIZE 4
296 #include "softmmu_header.h"
298 #define DATA_SIZE 8
299 #include "softmmu_header.h"
301 #undef ACCESS_TYPE
302 #undef MEMSUFFIX
303 #undef env
305 #endif
307 #if defined(CONFIG_USER_ONLY)
308 static inline tb_page_addr_t get_page_addr_code(CPUState *env1, target_ulong addr)
310 return addr;
312 #else
313 /* NOTE: this function can trigger an exception */
314 /* NOTE2: the returned address is not exactly the physical address: it
315 is the offset relative to phys_ram_base */
316 static inline tb_page_addr_t get_page_addr_code(CPUState *env1, target_ulong addr)
318 int mmu_idx, page_index, pd;
319 void *p;
321 page_index = (addr >> TARGET_PAGE_BITS) & (CPU_TLB_SIZE - 1);
322 mmu_idx = cpu_mmu_index(env1);
323 if (unlikely(env1->tlb_table[mmu_idx][page_index].addr_code !=
324 (addr & TARGET_PAGE_MASK))) {
325 ldub_code(addr);
327 pd = env1->tlb_table[mmu_idx][page_index].addr_code & ~TARGET_PAGE_MASK;
328 if (pd > IO_MEM_ROM && !(pd & IO_MEM_ROMD)) {
329 #if defined(TARGET_SPARC) || defined(TARGET_MIPS)
330 do_unassigned_access(addr, 0, 1, 0, 4);
331 #else
332 cpu_abort(env1, "Trying to execute code outside RAM or ROM at 0x" TARGET_FMT_lx "\n", addr);
333 #endif
335 p = (void *)(unsigned long)addr
336 + env1->tlb_table[mmu_idx][page_index].addend;
337 return qemu_ram_addr_from_host(p);
339 #endif
341 typedef void (CPUDebugExcpHandler)(CPUState *env);
343 CPUDebugExcpHandler *cpu_set_debug_excp_handler(CPUDebugExcpHandler *handler);
345 /* vl.c */
346 extern int singlestep;
348 /* cpu-exec.c */
349 extern volatile sig_atomic_t exit_request;
351 #endif