target-arm: implement PD0/PD1 bits for TTBCR
[qemu.git] / target-ppc / misc_helper.c
bloba577b3afd1dae91dcacea851267acc3e59321da2
1 /*
2 * Miscellaneous PowerPC emulation helpers for QEMU.
4 * Copyright (c) 2003-2007 Jocelyn Mayer
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
16 * You should have received a copy of the GNU Lesser General Public
17 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
19 #include "cpu.h"
20 #include "exec/helper-proto.h"
22 #include "helper_regs.h"
24 /*****************************************************************************/
25 /* SPR accesses */
26 void helper_load_dump_spr(CPUPPCState *env, uint32_t sprn)
28 qemu_log("Read SPR %d %03x => " TARGET_FMT_lx "\n", sprn, sprn,
29 env->spr[sprn]);
32 void helper_store_dump_spr(CPUPPCState *env, uint32_t sprn)
34 qemu_log("Write SPR %d %03x <= " TARGET_FMT_lx "\n", sprn, sprn,
35 env->spr[sprn]);
38 #ifdef TARGET_PPC64
39 static void raise_fu_exception(CPUPPCState *env, uint32_t bit,
40 uint32_t sprn, uint32_t cause)
42 qemu_log("Facility SPR %d is unavailable (SPR FSCR:%d)\n", sprn, bit);
44 env->spr[SPR_FSCR] &= ~((target_ulong)FSCR_IC_MASK << FSCR_IC_POS);
45 cause &= FSCR_IC_MASK;
46 env->spr[SPR_FSCR] |= (target_ulong)cause << FSCR_IC_POS;
48 helper_raise_exception_err(env, POWERPC_EXCP_FU, 0);
50 #endif
52 void helper_fscr_facility_check(CPUPPCState *env, uint32_t bit,
53 uint32_t sprn, uint32_t cause)
55 #ifdef TARGET_PPC64
56 if (env->spr[SPR_FSCR] & (1ULL << bit)) {
57 /* Facility is enabled, continue */
58 return;
60 raise_fu_exception(env, bit, sprn, cause);
61 #endif
64 void helper_msr_facility_check(CPUPPCState *env, uint32_t bit,
65 uint32_t sprn, uint32_t cause)
67 #ifdef TARGET_PPC64
68 if (env->msr & (1ULL << bit)) {
69 /* Facility is enabled, continue */
70 return;
72 raise_fu_exception(env, bit, sprn, cause);
73 #endif
76 #if !defined(CONFIG_USER_ONLY)
78 void helper_store_sdr1(CPUPPCState *env, target_ulong val)
80 if (!env->external_htab) {
81 ppc_store_sdr1(env, val);
85 void helper_store_hid0_601(CPUPPCState *env, target_ulong val)
87 target_ulong hid0;
89 hid0 = env->spr[SPR_HID0];
90 if ((val ^ hid0) & 0x00000008) {
91 /* Change current endianness */
92 env->hflags &= ~(1 << MSR_LE);
93 env->hflags_nmsr &= ~(1 << MSR_LE);
94 env->hflags_nmsr |= (1 << MSR_LE) & (((val >> 3) & 1) << MSR_LE);
95 env->hflags |= env->hflags_nmsr;
96 qemu_log("%s: set endianness to %c => " TARGET_FMT_lx "\n", __func__,
97 val & 0x8 ? 'l' : 'b', env->hflags);
99 env->spr[SPR_HID0] = (uint32_t)val;
102 void helper_store_403_pbr(CPUPPCState *env, uint32_t num, target_ulong value)
104 PowerPCCPU *cpu = ppc_env_get_cpu(env);
106 if (likely(env->pb[num] != value)) {
107 env->pb[num] = value;
108 /* Should be optimized */
109 tlb_flush(CPU(cpu), 1);
113 void helper_store_40x_dbcr0(CPUPPCState *env, target_ulong val)
115 store_40x_dbcr0(env, val);
118 void helper_store_40x_sler(CPUPPCState *env, target_ulong val)
120 store_40x_sler(env, val);
122 #endif
123 /*****************************************************************************/
124 /* PowerPC 601 specific instructions (POWER bridge) */
126 target_ulong helper_clcs(CPUPPCState *env, uint32_t arg)
128 switch (arg) {
129 case 0x0CUL:
130 /* Instruction cache line size */
131 return env->icache_line_size;
132 break;
133 case 0x0DUL:
134 /* Data cache line size */
135 return env->dcache_line_size;
136 break;
137 case 0x0EUL:
138 /* Minimum cache line size */
139 return (env->icache_line_size < env->dcache_line_size) ?
140 env->icache_line_size : env->dcache_line_size;
141 break;
142 case 0x0FUL:
143 /* Maximum cache line size */
144 return (env->icache_line_size > env->dcache_line_size) ?
145 env->icache_line_size : env->dcache_line_size;
146 break;
147 default:
148 /* Undefined */
149 return 0;
150 break;
154 /*****************************************************************************/
155 /* Special registers manipulation */
157 /* GDBstub can read and write MSR... */
158 void ppc_store_msr(CPUPPCState *env, target_ulong value)
160 hreg_store_msr(env, value, 0);