2 * QEMU GT64120 PCI host
4 * Copyright (c) 2006,2007 Aurelien Jarno
6 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 * of this software and associated documentation files (the "Software"), to deal
8 * in the Software without restriction, including without limitation the rights
9 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 * copies of the Software, and to permit persons to whom the Software is
11 * furnished to do so, subject to the following conditions:
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
30 #include "exec-memory.h"
35 #define DPRINTF(fmt, ...) fprintf(stderr, "%s: " fmt, __FUNCTION__, ##__VA_ARGS__)
37 #define DPRINTF(fmt, ...)
40 #define GT_REGS (0x1000 >> 2)
42 /* CPU Configuration */
43 #define GT_CPU (0x000 >> 2)
44 #define GT_MULTI (0x120 >> 2)
46 /* CPU Address Decode */
47 #define GT_SCS10LD (0x008 >> 2)
48 #define GT_SCS10HD (0x010 >> 2)
49 #define GT_SCS32LD (0x018 >> 2)
50 #define GT_SCS32HD (0x020 >> 2)
51 #define GT_CS20LD (0x028 >> 2)
52 #define GT_CS20HD (0x030 >> 2)
53 #define GT_CS3BOOTLD (0x038 >> 2)
54 #define GT_CS3BOOTHD (0x040 >> 2)
55 #define GT_PCI0IOLD (0x048 >> 2)
56 #define GT_PCI0IOHD (0x050 >> 2)
57 #define GT_PCI0M0LD (0x058 >> 2)
58 #define GT_PCI0M0HD (0x060 >> 2)
59 #define GT_PCI0M1LD (0x080 >> 2)
60 #define GT_PCI0M1HD (0x088 >> 2)
61 #define GT_PCI1IOLD (0x090 >> 2)
62 #define GT_PCI1IOHD (0x098 >> 2)
63 #define GT_PCI1M0LD (0x0a0 >> 2)
64 #define GT_PCI1M0HD (0x0a8 >> 2)
65 #define GT_PCI1M1LD (0x0b0 >> 2)
66 #define GT_PCI1M1HD (0x0b8 >> 2)
67 #define GT_ISD (0x068 >> 2)
69 #define GT_SCS10AR (0x0d0 >> 2)
70 #define GT_SCS32AR (0x0d8 >> 2)
71 #define GT_CS20R (0x0e0 >> 2)
72 #define GT_CS3BOOTR (0x0e8 >> 2)
74 #define GT_PCI0IOREMAP (0x0f0 >> 2)
75 #define GT_PCI0M0REMAP (0x0f8 >> 2)
76 #define GT_PCI0M1REMAP (0x100 >> 2)
77 #define GT_PCI1IOREMAP (0x108 >> 2)
78 #define GT_PCI1M0REMAP (0x110 >> 2)
79 #define GT_PCI1M1REMAP (0x118 >> 2)
81 /* CPU Error Report */
82 #define GT_CPUERR_ADDRLO (0x070 >> 2)
83 #define GT_CPUERR_ADDRHI (0x078 >> 2)
84 #define GT_CPUERR_DATALO (0x128 >> 2) /* GT-64120A only */
85 #define GT_CPUERR_DATAHI (0x130 >> 2) /* GT-64120A only */
86 #define GT_CPUERR_PARITY (0x138 >> 2) /* GT-64120A only */
88 /* CPU Sync Barrier */
89 #define GT_PCI0SYNC (0x0c0 >> 2)
90 #define GT_PCI1SYNC (0x0c8 >> 2)
92 /* SDRAM and Device Address Decode */
93 #define GT_SCS0LD (0x400 >> 2)
94 #define GT_SCS0HD (0x404 >> 2)
95 #define GT_SCS1LD (0x408 >> 2)
96 #define GT_SCS1HD (0x40c >> 2)
97 #define GT_SCS2LD (0x410 >> 2)
98 #define GT_SCS2HD (0x414 >> 2)
99 #define GT_SCS3LD (0x418 >> 2)
100 #define GT_SCS3HD (0x41c >> 2)
101 #define GT_CS0LD (0x420 >> 2)
102 #define GT_CS0HD (0x424 >> 2)
103 #define GT_CS1LD (0x428 >> 2)
104 #define GT_CS1HD (0x42c >> 2)
105 #define GT_CS2LD (0x430 >> 2)
106 #define GT_CS2HD (0x434 >> 2)
107 #define GT_CS3LD (0x438 >> 2)
108 #define GT_CS3HD (0x43c >> 2)
109 #define GT_BOOTLD (0x440 >> 2)
110 #define GT_BOOTHD (0x444 >> 2)
111 #define GT_ADERR (0x470 >> 2)
113 /* SDRAM Configuration */
114 #define GT_SDRAM_CFG (0x448 >> 2)
115 #define GT_SDRAM_OPMODE (0x474 >> 2)
116 #define GT_SDRAM_BM (0x478 >> 2)
117 #define GT_SDRAM_ADDRDECODE (0x47c >> 2)
119 /* SDRAM Parameters */
120 #define GT_SDRAM_B0 (0x44c >> 2)
121 #define GT_SDRAM_B1 (0x450 >> 2)
122 #define GT_SDRAM_B2 (0x454 >> 2)
123 #define GT_SDRAM_B3 (0x458 >> 2)
125 /* Device Parameters */
126 #define GT_DEV_B0 (0x45c >> 2)
127 #define GT_DEV_B1 (0x460 >> 2)
128 #define GT_DEV_B2 (0x464 >> 2)
129 #define GT_DEV_B3 (0x468 >> 2)
130 #define GT_DEV_BOOT (0x46c >> 2)
133 #define GT_ECC_ERRDATALO (0x480 >> 2) /* GT-64120A only */
134 #define GT_ECC_ERRDATAHI (0x484 >> 2) /* GT-64120A only */
135 #define GT_ECC_MEM (0x488 >> 2) /* GT-64120A only */
136 #define GT_ECC_CALC (0x48c >> 2) /* GT-64120A only */
137 #define GT_ECC_ERRADDR (0x490 >> 2) /* GT-64120A only */
140 #define GT_DMA0_CNT (0x800 >> 2)
141 #define GT_DMA1_CNT (0x804 >> 2)
142 #define GT_DMA2_CNT (0x808 >> 2)
143 #define GT_DMA3_CNT (0x80c >> 2)
144 #define GT_DMA0_SA (0x810 >> 2)
145 #define GT_DMA1_SA (0x814 >> 2)
146 #define GT_DMA2_SA (0x818 >> 2)
147 #define GT_DMA3_SA (0x81c >> 2)
148 #define GT_DMA0_DA (0x820 >> 2)
149 #define GT_DMA1_DA (0x824 >> 2)
150 #define GT_DMA2_DA (0x828 >> 2)
151 #define GT_DMA3_DA (0x82c >> 2)
152 #define GT_DMA0_NEXT (0x830 >> 2)
153 #define GT_DMA1_NEXT (0x834 >> 2)
154 #define GT_DMA2_NEXT (0x838 >> 2)
155 #define GT_DMA3_NEXT (0x83c >> 2)
156 #define GT_DMA0_CUR (0x870 >> 2)
157 #define GT_DMA1_CUR (0x874 >> 2)
158 #define GT_DMA2_CUR (0x878 >> 2)
159 #define GT_DMA3_CUR (0x87c >> 2)
161 /* DMA Channel Control */
162 #define GT_DMA0_CTRL (0x840 >> 2)
163 #define GT_DMA1_CTRL (0x844 >> 2)
164 #define GT_DMA2_CTRL (0x848 >> 2)
165 #define GT_DMA3_CTRL (0x84c >> 2)
168 #define GT_DMA_ARB (0x860 >> 2)
171 #define GT_TC0 (0x850 >> 2)
172 #define GT_TC1 (0x854 >> 2)
173 #define GT_TC2 (0x858 >> 2)
174 #define GT_TC3 (0x85c >> 2)
175 #define GT_TC_CONTROL (0x864 >> 2)
178 #define GT_PCI0_CMD (0xc00 >> 2)
179 #define GT_PCI0_TOR (0xc04 >> 2)
180 #define GT_PCI0_BS_SCS10 (0xc08 >> 2)
181 #define GT_PCI0_BS_SCS32 (0xc0c >> 2)
182 #define GT_PCI0_BS_CS20 (0xc10 >> 2)
183 #define GT_PCI0_BS_CS3BT (0xc14 >> 2)
184 #define GT_PCI1_IACK (0xc30 >> 2)
185 #define GT_PCI0_IACK (0xc34 >> 2)
186 #define GT_PCI0_BARE (0xc3c >> 2)
187 #define GT_PCI0_PREFMBR (0xc40 >> 2)
188 #define GT_PCI0_SCS10_BAR (0xc48 >> 2)
189 #define GT_PCI0_SCS32_BAR (0xc4c >> 2)
190 #define GT_PCI0_CS20_BAR (0xc50 >> 2)
191 #define GT_PCI0_CS3BT_BAR (0xc54 >> 2)
192 #define GT_PCI0_SSCS10_BAR (0xc58 >> 2)
193 #define GT_PCI0_SSCS32_BAR (0xc5c >> 2)
194 #define GT_PCI0_SCS3BT_BAR (0xc64 >> 2)
195 #define GT_PCI1_CMD (0xc80 >> 2)
196 #define GT_PCI1_TOR (0xc84 >> 2)
197 #define GT_PCI1_BS_SCS10 (0xc88 >> 2)
198 #define GT_PCI1_BS_SCS32 (0xc8c >> 2)
199 #define GT_PCI1_BS_CS20 (0xc90 >> 2)
200 #define GT_PCI1_BS_CS3BT (0xc94 >> 2)
201 #define GT_PCI1_BARE (0xcbc >> 2)
202 #define GT_PCI1_PREFMBR (0xcc0 >> 2)
203 #define GT_PCI1_SCS10_BAR (0xcc8 >> 2)
204 #define GT_PCI1_SCS32_BAR (0xccc >> 2)
205 #define GT_PCI1_CS20_BAR (0xcd0 >> 2)
206 #define GT_PCI1_CS3BT_BAR (0xcd4 >> 2)
207 #define GT_PCI1_SSCS10_BAR (0xcd8 >> 2)
208 #define GT_PCI1_SSCS32_BAR (0xcdc >> 2)
209 #define GT_PCI1_SCS3BT_BAR (0xce4 >> 2)
210 #define GT_PCI1_CFGADDR (0xcf0 >> 2)
211 #define GT_PCI1_CFGDATA (0xcf4 >> 2)
212 #define GT_PCI0_CFGADDR (0xcf8 >> 2)
213 #define GT_PCI0_CFGDATA (0xcfc >> 2)
216 #define GT_INTRCAUSE (0xc18 >> 2)
217 #define GT_INTRMASK (0xc1c >> 2)
218 #define GT_PCI0_ICMASK (0xc24 >> 2)
219 #define GT_PCI0_SERR0MASK (0xc28 >> 2)
220 #define GT_CPU_INTSEL (0xc70 >> 2)
221 #define GT_PCI0_INTSEL (0xc74 >> 2)
222 #define GT_HINTRCAUSE (0xc98 >> 2)
223 #define GT_HINTRMASK (0xc9c >> 2)
224 #define GT_PCI0_HICMASK (0xca4 >> 2)
225 #define GT_PCI1_SERR1MASK (0xca8 >> 2)
227 #define PCI_MAPPING_ENTRY(regname) \
228 target_phys_addr_t regname ##_start; \
229 target_phys_addr_t regname ##_length; \
230 MemoryRegion regname ##_mem
232 typedef struct GT64120State
{
235 uint32_t regs
[GT_REGS
];
236 PCI_MAPPING_ENTRY(PCI0IO
);
237 PCI_MAPPING_ENTRY(ISD
);
240 /* Adjust range to avoid touching space which isn't mappable via PCI */
241 /* XXX: Hardcoded values for Malta: 0x1e000000 - 0x1f100000
242 0x1fc00000 - 0x1fd00000 */
243 static void check_reserved_space (target_phys_addr_t
*start
,
244 target_phys_addr_t
*length
)
246 target_phys_addr_t begin
= *start
;
247 target_phys_addr_t end
= *start
+ *length
;
249 if (end
>= 0x1e000000LL
&& end
< 0x1f100000LL
)
251 if (begin
>= 0x1e000000LL
&& begin
< 0x1f100000LL
)
252 begin
= 0x1f100000LL
;
253 if (end
>= 0x1fc00000LL
&& end
< 0x1fd00000LL
)
255 if (begin
>= 0x1fc00000LL
&& begin
< 0x1fd00000LL
)
256 begin
= 0x1fd00000LL
;
257 /* XXX: This is broken when a reserved range splits the requested range */
258 if (end
>= 0x1f100000LL
&& begin
< 0x1e000000LL
)
260 if (end
>= 0x1fd00000LL
&& begin
< 0x1fc00000LL
)
264 *length
= end
- begin
;
267 static void gt64120_isd_mapping(GT64120State
*s
)
269 target_phys_addr_t start
= s
->regs
[GT_ISD
] << 21;
270 target_phys_addr_t length
= 0x1000;
273 memory_region_del_subregion(get_system_memory(), &s
->ISD_mem
);
275 check_reserved_space(&start
, &length
);
277 /* Map new address */
278 DPRINTF("ISD: "TARGET_FMT_plx
"@"TARGET_FMT_plx
" -> "TARGET_FMT_plx
"@"TARGET_FMT_plx
", %x\n", s
->ISD_length
, s
->ISD_start
,
279 length
, start
, s
->ISD_handle
);
280 s
->ISD_start
= start
;
281 s
->ISD_length
= length
;
282 memory_region_add_subregion(get_system_memory(), s
->ISD_start
, &s
->ISD_mem
);
285 static void gt64120_pci_mapping(GT64120State
*s
)
287 /* Update IO mapping */
288 if ((s
->regs
[GT_PCI0IOLD
] & 0x7f) <= s
->regs
[GT_PCI0IOHD
])
290 /* Unmap old IO address */
291 if (s
->PCI0IO_length
)
293 memory_region_del_subregion(get_system_memory(), &s
->PCI0IO_mem
);
294 memory_region_destroy(&s
->PCI0IO_mem
);
296 /* Map new IO address */
297 s
->PCI0IO_start
= s
->regs
[GT_PCI0IOLD
] << 21;
298 s
->PCI0IO_length
= ((s
->regs
[GT_PCI0IOHD
] + 1) - (s
->regs
[GT_PCI0IOLD
] & 0x7f)) << 21;
299 isa_mem_base
= s
->PCI0IO_start
;
300 if (s
->PCI0IO_length
) {
301 isa_mmio_setup(&s
->PCI0IO_mem
, s
->PCI0IO_length
);
302 memory_region_add_subregion(get_system_memory(), s
->PCI0IO_start
,
308 static void gt64120_writel (void *opaque
, target_phys_addr_t addr
,
309 uint64_t val
, unsigned size
)
311 GT64120State
*s
= opaque
;
314 if (!(s
->regs
[GT_CPU
] & 0x00001000))
317 saddr
= (addr
& 0xfff) >> 2;
320 /* CPU Configuration */
322 s
->regs
[GT_CPU
] = val
;
325 /* Read-only register as only one GT64xxx is present on the CPU bus */
328 /* CPU Address Decode */
330 s
->regs
[GT_PCI0IOLD
] = val
& 0x00007fff;
331 s
->regs
[GT_PCI0IOREMAP
] = val
& 0x000007ff;
332 gt64120_pci_mapping(s
);
335 s
->regs
[GT_PCI0M0LD
] = val
& 0x00007fff;
336 s
->regs
[GT_PCI0M0REMAP
] = val
& 0x000007ff;
339 s
->regs
[GT_PCI0M1LD
] = val
& 0x00007fff;
340 s
->regs
[GT_PCI0M1REMAP
] = val
& 0x000007ff;
343 s
->regs
[GT_PCI1IOLD
] = val
& 0x00007fff;
344 s
->regs
[GT_PCI1IOREMAP
] = val
& 0x000007ff;
347 s
->regs
[GT_PCI1M0LD
] = val
& 0x00007fff;
348 s
->regs
[GT_PCI1M0REMAP
] = val
& 0x000007ff;
351 s
->regs
[GT_PCI1M1LD
] = val
& 0x00007fff;
352 s
->regs
[GT_PCI1M1REMAP
] = val
& 0x000007ff;
355 s
->regs
[saddr
] = val
& 0x0000007f;
356 gt64120_pci_mapping(s
);
363 s
->regs
[saddr
] = val
& 0x0000007f;
366 s
->regs
[saddr
] = val
& 0x00007fff;
367 gt64120_isd_mapping(s
);
376 s
->regs
[saddr
] = val
& 0x000007ff;
379 /* CPU Error Report */
380 case GT_CPUERR_ADDRLO
:
381 case GT_CPUERR_ADDRHI
:
382 case GT_CPUERR_DATALO
:
383 case GT_CPUERR_DATAHI
:
384 case GT_CPUERR_PARITY
:
385 /* Read-only registers, do nothing */
388 /* CPU Sync Barrier */
391 /* Read-only registers, do nothing */
394 /* SDRAM and Device Address Decode */
414 /* SDRAM Configuration */
416 case GT_SDRAM_OPMODE
:
418 case GT_SDRAM_ADDRDECODE
:
419 /* Accept and ignore SDRAM interleave configuration */
420 s
->regs
[saddr
] = val
;
423 /* Device Parameters */
429 /* Not implemented */
430 DPRINTF ("Unimplemented device register offset 0x%x\n", saddr
<< 2);
434 case GT_ECC_ERRDATALO
:
435 case GT_ECC_ERRDATAHI
:
439 /* Read-only registers, do nothing */
463 /* Not implemented */
464 DPRINTF ("Unimplemented DMA register offset 0x%x\n", saddr
<< 2);
467 /* DMA Channel Control */
472 /* Not implemented */
473 DPRINTF ("Unimplemented DMA register offset 0x%x\n", saddr
<< 2);
478 /* Not implemented */
479 DPRINTF ("Unimplemented DMA register offset 0x%x\n", saddr
<< 2);
488 /* Not implemented */
489 DPRINTF ("Unimplemented timer register offset 0x%x\n", saddr
<< 2);
495 s
->regs
[saddr
] = val
& 0x0401fc0f;
498 case GT_PCI0_BS_SCS10
:
499 case GT_PCI0_BS_SCS32
:
500 case GT_PCI0_BS_CS20
:
501 case GT_PCI0_BS_CS3BT
:
505 case GT_PCI0_PREFMBR
:
506 case GT_PCI0_SCS10_BAR
:
507 case GT_PCI0_SCS32_BAR
:
508 case GT_PCI0_CS20_BAR
:
509 case GT_PCI0_CS3BT_BAR
:
510 case GT_PCI0_SSCS10_BAR
:
511 case GT_PCI0_SSCS32_BAR
:
512 case GT_PCI0_SCS3BT_BAR
:
514 case GT_PCI1_BS_SCS10
:
515 case GT_PCI1_BS_SCS32
:
516 case GT_PCI1_BS_CS20
:
517 case GT_PCI1_BS_CS3BT
:
519 case GT_PCI1_PREFMBR
:
520 case GT_PCI1_SCS10_BAR
:
521 case GT_PCI1_SCS32_BAR
:
522 case GT_PCI1_CS20_BAR
:
523 case GT_PCI1_CS3BT_BAR
:
524 case GT_PCI1_SSCS10_BAR
:
525 case GT_PCI1_SSCS32_BAR
:
526 case GT_PCI1_SCS3BT_BAR
:
527 case GT_PCI1_CFGADDR
:
528 case GT_PCI1_CFGDATA
:
529 /* not implemented */
531 case GT_PCI0_CFGADDR
:
532 s
->pci
.config_reg
= val
& 0x80fffffc;
534 case GT_PCI0_CFGDATA
:
535 if (!(s
->regs
[GT_PCI0_CMD
] & 1) && (s
->pci
.config_reg
& 0x00fff800))
537 if (s
->pci
.config_reg
& (1u << 31))
538 pci_data_write(s
->pci
.bus
, s
->pci
.config_reg
, val
, 4);
543 /* not really implemented */
544 s
->regs
[saddr
] = ~(~(s
->regs
[saddr
]) | ~(val
& 0xfffffffe));
545 s
->regs
[saddr
] |= !!(s
->regs
[saddr
] & 0xfffffffe);
546 DPRINTF("INTRCAUSE %x\n", val
);
549 s
->regs
[saddr
] = val
& 0x3c3ffffe;
550 DPRINTF("INTRMASK %x\n", val
);
553 s
->regs
[saddr
] = val
& 0x03fffffe;
554 DPRINTF("ICMASK %x\n", val
);
556 case GT_PCI0_SERR0MASK
:
557 s
->regs
[saddr
] = val
& 0x0000003f;
558 DPRINTF("SERR0MASK %x\n", val
);
561 /* Reserved when only PCI_0 is configured. */
566 case GT_PCI0_HICMASK
:
567 case GT_PCI1_SERR1MASK
:
568 /* not implemented */
571 /* SDRAM Parameters */
576 /* We don't simulate electrical parameters of the SDRAM.
577 Accept, but ignore the values. */
578 s
->regs
[saddr
] = val
;
582 DPRINTF ("Bad register offset 0x%x\n", (int)addr
);
587 static uint64_t gt64120_readl (void *opaque
,
588 target_phys_addr_t addr
, unsigned size
)
590 GT64120State
*s
= opaque
;
594 saddr
= (addr
& 0xfff) >> 2;
597 /* CPU Configuration */
599 /* Only one GT64xxx is present on the CPU bus, return
601 val
= s
->regs
[saddr
];
604 /* CPU Error Report */
605 case GT_CPUERR_ADDRLO
:
606 case GT_CPUERR_ADDRHI
:
607 case GT_CPUERR_DATALO
:
608 case GT_CPUERR_DATAHI
:
609 case GT_CPUERR_PARITY
:
610 /* Emulated memory has no error, always return the initial
612 val
= s
->regs
[saddr
];
615 /* CPU Sync Barrier */
618 /* Reading those register should empty all FIFO on the PCI
619 bus, which are not emulated. The return value should be
620 a random value that should be ignored. */
625 case GT_ECC_ERRDATALO
:
626 case GT_ECC_ERRDATAHI
:
630 /* Emulated memory has no error, always return the initial
632 val
= s
->regs
[saddr
];
667 val
= s
->regs
[saddr
];
670 /* Read the IRQ number */
671 val
= pic_read_irq(isa_pic
);
674 /* SDRAM and Device Address Decode */
694 val
= s
->regs
[saddr
];
697 /* SDRAM Configuration */
699 case GT_SDRAM_OPMODE
:
701 case GT_SDRAM_ADDRDECODE
:
702 val
= s
->regs
[saddr
];
705 /* SDRAM Parameters */
710 /* We don't simulate electrical parameters of the SDRAM.
711 Just return the last written value. */
712 val
= s
->regs
[saddr
];
715 /* Device Parameters */
721 val
= s
->regs
[saddr
];
745 val
= s
->regs
[saddr
];
748 /* DMA Channel Control */
753 val
= s
->regs
[saddr
];
758 val
= s
->regs
[saddr
];
767 val
= s
->regs
[saddr
];
771 case GT_PCI0_CFGADDR
:
772 val
= s
->pci
.config_reg
;
774 case GT_PCI0_CFGDATA
:
775 if (!(s
->pci
.config_reg
& (1 << 31)))
778 val
= pci_data_read(s
->pci
.bus
, s
->pci
.config_reg
, 4);
779 if (!(s
->regs
[GT_PCI0_CMD
] & 1) && (s
->pci
.config_reg
& 0x00fff800))
785 case GT_PCI0_BS_SCS10
:
786 case GT_PCI0_BS_SCS32
:
787 case GT_PCI0_BS_CS20
:
788 case GT_PCI0_BS_CS3BT
:
791 case GT_PCI0_PREFMBR
:
792 case GT_PCI0_SCS10_BAR
:
793 case GT_PCI0_SCS32_BAR
:
794 case GT_PCI0_CS20_BAR
:
795 case GT_PCI0_CS3BT_BAR
:
796 case GT_PCI0_SSCS10_BAR
:
797 case GT_PCI0_SSCS32_BAR
:
798 case GT_PCI0_SCS3BT_BAR
:
801 case GT_PCI1_BS_SCS10
:
802 case GT_PCI1_BS_SCS32
:
803 case GT_PCI1_BS_CS20
:
804 case GT_PCI1_BS_CS3BT
:
806 case GT_PCI1_PREFMBR
:
807 case GT_PCI1_SCS10_BAR
:
808 case GT_PCI1_SCS32_BAR
:
809 case GT_PCI1_CS20_BAR
:
810 case GT_PCI1_CS3BT_BAR
:
811 case GT_PCI1_SSCS10_BAR
:
812 case GT_PCI1_SSCS32_BAR
:
813 case GT_PCI1_SCS3BT_BAR
:
814 case GT_PCI1_CFGADDR
:
815 case GT_PCI1_CFGDATA
:
816 val
= s
->regs
[saddr
];
821 val
= s
->regs
[saddr
];
822 DPRINTF("INTRCAUSE %x\n", val
);
825 val
= s
->regs
[saddr
];
826 DPRINTF("INTRMASK %x\n", val
);
829 val
= s
->regs
[saddr
];
830 DPRINTF("ICMASK %x\n", val
);
832 case GT_PCI0_SERR0MASK
:
833 val
= s
->regs
[saddr
];
834 DPRINTF("SERR0MASK %x\n", val
);
837 /* Reserved when only PCI_0 is configured. */
842 case GT_PCI0_HICMASK
:
843 case GT_PCI1_SERR1MASK
:
844 val
= s
->regs
[saddr
];
848 val
= s
->regs
[saddr
];
849 DPRINTF ("Bad register offset 0x%x\n", (int)addr
);
853 if (!(s
->regs
[GT_CPU
] & 0x00001000))
859 static const MemoryRegionOps isd_mem_ops
= {
860 .read
= gt64120_readl
,
861 .write
= gt64120_writel
,
862 .endianness
= DEVICE_NATIVE_ENDIAN
,
865 static int gt64120_pci_map_irq(PCIDevice
*pci_dev
, int irq_num
)
869 slot
= (pci_dev
->devfn
>> 3);
875 /* AMD 79C973 Ethernet */
878 /* Crystal 4281 Sound */
881 /* PCI slot 1 to 4 */
883 return ((slot
- 18) + irq_num
) & 0x03;
884 /* Unknown device, don't do any translation */
890 static int pci_irq_levels
[4];
892 static void gt64120_pci_set_irq(void *opaque
, int irq_num
, int level
)
894 int i
, pic_irq
, pic_level
;
895 qemu_irq
*pic
= opaque
;
897 pci_irq_levels
[irq_num
] = level
;
899 /* now we change the pic irq level according to the piix irq mappings */
901 pic_irq
= piix4_dev
->config
[0x60 + irq_num
];
903 /* The pic level is the logical OR of all the PCI irqs mapped
906 for (i
= 0; i
< 4; i
++) {
907 if (pic_irq
== piix4_dev
->config
[0x60 + i
])
908 pic_level
|= pci_irq_levels
[i
];
910 qemu_set_irq(pic
[pic_irq
], pic_level
);
915 static void gt64120_reset(void *opaque
)
917 GT64120State
*s
= opaque
;
919 /* FIXME: Malta specific hw assumptions ahead */
921 /* CPU Configuration */
922 #ifdef TARGET_WORDS_BIGENDIAN
923 s
->regs
[GT_CPU
] = 0x00000000;
925 s
->regs
[GT_CPU
] = 0x00001000;
927 s
->regs
[GT_MULTI
] = 0x00000003;
929 /* CPU Address decode */
930 s
->regs
[GT_SCS10LD
] = 0x00000000;
931 s
->regs
[GT_SCS10HD
] = 0x00000007;
932 s
->regs
[GT_SCS32LD
] = 0x00000008;
933 s
->regs
[GT_SCS32HD
] = 0x0000000f;
934 s
->regs
[GT_CS20LD
] = 0x000000e0;
935 s
->regs
[GT_CS20HD
] = 0x00000070;
936 s
->regs
[GT_CS3BOOTLD
] = 0x000000f8;
937 s
->regs
[GT_CS3BOOTHD
] = 0x0000007f;
939 s
->regs
[GT_PCI0IOLD
] = 0x00000080;
940 s
->regs
[GT_PCI0IOHD
] = 0x0000000f;
941 s
->regs
[GT_PCI0M0LD
] = 0x00000090;
942 s
->regs
[GT_PCI0M0HD
] = 0x0000001f;
943 s
->regs
[GT_ISD
] = 0x000000a0;
944 s
->regs
[GT_PCI0M1LD
] = 0x00000790;
945 s
->regs
[GT_PCI0M1HD
] = 0x0000001f;
946 s
->regs
[GT_PCI1IOLD
] = 0x00000100;
947 s
->regs
[GT_PCI1IOHD
] = 0x0000000f;
948 s
->regs
[GT_PCI1M0LD
] = 0x00000110;
949 s
->regs
[GT_PCI1M0HD
] = 0x0000001f;
950 s
->regs
[GT_PCI1M1LD
] = 0x00000120;
951 s
->regs
[GT_PCI1M1HD
] = 0x0000002f;
953 s
->regs
[GT_SCS10AR
] = 0x00000000;
954 s
->regs
[GT_SCS32AR
] = 0x00000008;
955 s
->regs
[GT_CS20R
] = 0x000000e0;
956 s
->regs
[GT_CS3BOOTR
] = 0x000000f8;
958 s
->regs
[GT_PCI0IOREMAP
] = 0x00000080;
959 s
->regs
[GT_PCI0M0REMAP
] = 0x00000090;
960 s
->regs
[GT_PCI0M1REMAP
] = 0x00000790;
961 s
->regs
[GT_PCI1IOREMAP
] = 0x00000100;
962 s
->regs
[GT_PCI1M0REMAP
] = 0x00000110;
963 s
->regs
[GT_PCI1M1REMAP
] = 0x00000120;
965 /* CPU Error Report */
966 s
->regs
[GT_CPUERR_ADDRLO
] = 0x00000000;
967 s
->regs
[GT_CPUERR_ADDRHI
] = 0x00000000;
968 s
->regs
[GT_CPUERR_DATALO
] = 0xffffffff;
969 s
->regs
[GT_CPUERR_DATAHI
] = 0xffffffff;
970 s
->regs
[GT_CPUERR_PARITY
] = 0x000000ff;
972 /* CPU Sync Barrier */
973 s
->regs
[GT_PCI0SYNC
] = 0x00000000;
974 s
->regs
[GT_PCI1SYNC
] = 0x00000000;
976 /* SDRAM and Device Address Decode */
977 s
->regs
[GT_SCS0LD
] = 0x00000000;
978 s
->regs
[GT_SCS0HD
] = 0x00000007;
979 s
->regs
[GT_SCS1LD
] = 0x00000008;
980 s
->regs
[GT_SCS1HD
] = 0x0000000f;
981 s
->regs
[GT_SCS2LD
] = 0x00000010;
982 s
->regs
[GT_SCS2HD
] = 0x00000017;
983 s
->regs
[GT_SCS3LD
] = 0x00000018;
984 s
->regs
[GT_SCS3HD
] = 0x0000001f;
985 s
->regs
[GT_CS0LD
] = 0x000000c0;
986 s
->regs
[GT_CS0HD
] = 0x000000c7;
987 s
->regs
[GT_CS1LD
] = 0x000000c8;
988 s
->regs
[GT_CS1HD
] = 0x000000cf;
989 s
->regs
[GT_CS2LD
] = 0x000000d0;
990 s
->regs
[GT_CS2HD
] = 0x000000df;
991 s
->regs
[GT_CS3LD
] = 0x000000f0;
992 s
->regs
[GT_CS3HD
] = 0x000000fb;
993 s
->regs
[GT_BOOTLD
] = 0x000000fc;
994 s
->regs
[GT_BOOTHD
] = 0x000000ff;
995 s
->regs
[GT_ADERR
] = 0xffffffff;
997 /* SDRAM Configuration */
998 s
->regs
[GT_SDRAM_CFG
] = 0x00000200;
999 s
->regs
[GT_SDRAM_OPMODE
] = 0x00000000;
1000 s
->regs
[GT_SDRAM_BM
] = 0x00000007;
1001 s
->regs
[GT_SDRAM_ADDRDECODE
] = 0x00000002;
1003 /* SDRAM Parameters */
1004 s
->regs
[GT_SDRAM_B0
] = 0x00000005;
1005 s
->regs
[GT_SDRAM_B1
] = 0x00000005;
1006 s
->regs
[GT_SDRAM_B2
] = 0x00000005;
1007 s
->regs
[GT_SDRAM_B3
] = 0x00000005;
1010 s
->regs
[GT_ECC_ERRDATALO
] = 0x00000000;
1011 s
->regs
[GT_ECC_ERRDATAHI
] = 0x00000000;
1012 s
->regs
[GT_ECC_MEM
] = 0x00000000;
1013 s
->regs
[GT_ECC_CALC
] = 0x00000000;
1014 s
->regs
[GT_ECC_ERRADDR
] = 0x00000000;
1016 /* Device Parameters */
1017 s
->regs
[GT_DEV_B0
] = 0x386fffff;
1018 s
->regs
[GT_DEV_B1
] = 0x386fffff;
1019 s
->regs
[GT_DEV_B2
] = 0x386fffff;
1020 s
->regs
[GT_DEV_B3
] = 0x386fffff;
1021 s
->regs
[GT_DEV_BOOT
] = 0x146fffff;
1023 /* DMA registers are all zeroed at reset */
1026 s
->regs
[GT_TC0
] = 0xffffffff;
1027 s
->regs
[GT_TC1
] = 0x00ffffff;
1028 s
->regs
[GT_TC2
] = 0x00ffffff;
1029 s
->regs
[GT_TC3
] = 0x00ffffff;
1030 s
->regs
[GT_TC_CONTROL
] = 0x00000000;
1033 #ifdef TARGET_WORDS_BIGENDIAN
1034 s
->regs
[GT_PCI0_CMD
] = 0x00000000;
1036 s
->regs
[GT_PCI0_CMD
] = 0x00010001;
1038 s
->regs
[GT_PCI0_TOR
] = 0x0000070f;
1039 s
->regs
[GT_PCI0_BS_SCS10
] = 0x00fff000;
1040 s
->regs
[GT_PCI0_BS_SCS32
] = 0x00fff000;
1041 s
->regs
[GT_PCI0_BS_CS20
] = 0x01fff000;
1042 s
->regs
[GT_PCI0_BS_CS3BT
] = 0x00fff000;
1043 s
->regs
[GT_PCI1_IACK
] = 0x00000000;
1044 s
->regs
[GT_PCI0_IACK
] = 0x00000000;
1045 s
->regs
[GT_PCI0_BARE
] = 0x0000000f;
1046 s
->regs
[GT_PCI0_PREFMBR
] = 0x00000040;
1047 s
->regs
[GT_PCI0_SCS10_BAR
] = 0x00000000;
1048 s
->regs
[GT_PCI0_SCS32_BAR
] = 0x01000000;
1049 s
->regs
[GT_PCI0_CS20_BAR
] = 0x1c000000;
1050 s
->regs
[GT_PCI0_CS3BT_BAR
] = 0x1f000000;
1051 s
->regs
[GT_PCI0_SSCS10_BAR
] = 0x00000000;
1052 s
->regs
[GT_PCI0_SSCS32_BAR
] = 0x01000000;
1053 s
->regs
[GT_PCI0_SCS3BT_BAR
] = 0x1f000000;
1054 #ifdef TARGET_WORDS_BIGENDIAN
1055 s
->regs
[GT_PCI1_CMD
] = 0x00000000;
1057 s
->regs
[GT_PCI1_CMD
] = 0x00010001;
1059 s
->regs
[GT_PCI1_TOR
] = 0x0000070f;
1060 s
->regs
[GT_PCI1_BS_SCS10
] = 0x00fff000;
1061 s
->regs
[GT_PCI1_BS_SCS32
] = 0x00fff000;
1062 s
->regs
[GT_PCI1_BS_CS20
] = 0x01fff000;
1063 s
->regs
[GT_PCI1_BS_CS3BT
] = 0x00fff000;
1064 s
->regs
[GT_PCI1_BARE
] = 0x0000000f;
1065 s
->regs
[GT_PCI1_PREFMBR
] = 0x00000040;
1066 s
->regs
[GT_PCI1_SCS10_BAR
] = 0x00000000;
1067 s
->regs
[GT_PCI1_SCS32_BAR
] = 0x01000000;
1068 s
->regs
[GT_PCI1_CS20_BAR
] = 0x1c000000;
1069 s
->regs
[GT_PCI1_CS3BT_BAR
] = 0x1f000000;
1070 s
->regs
[GT_PCI1_SSCS10_BAR
] = 0x00000000;
1071 s
->regs
[GT_PCI1_SSCS32_BAR
] = 0x01000000;
1072 s
->regs
[GT_PCI1_SCS3BT_BAR
] = 0x1f000000;
1073 s
->regs
[GT_PCI1_CFGADDR
] = 0x00000000;
1074 s
->regs
[GT_PCI1_CFGDATA
] = 0x00000000;
1075 s
->regs
[GT_PCI0_CFGADDR
] = 0x00000000;
1077 /* Interrupt registers are all zeroed at reset */
1079 gt64120_isd_mapping(s
);
1080 gt64120_pci_mapping(s
);
1083 PCIBus
*gt64120_register(qemu_irq
*pic
)
1089 dev
= qdev_create(NULL
, "gt64120");
1090 qdev_init_nofail(dev
);
1091 s
= sysbus_from_qdev(dev
);
1092 d
= FROM_SYSBUS(GT64120State
, s
);
1093 d
->pci
.bus
= pci_register_bus(&d
->busdev
.qdev
, "pci",
1094 gt64120_pci_set_irq
, gt64120_pci_map_irq
,
1096 get_system_memory(),
1098 PCI_DEVFN(18, 0), 4);
1099 memory_region_init_io(&d
->ISD_mem
, &isd_mem_ops
, d
, "isd-mem", 0x1000);
1101 pci_create_simple(d
->pci
.bus
, PCI_DEVFN(0, 0), "gt64120_pci");
1105 static int gt64120_init(SysBusDevice
*dev
)
1109 s
= FROM_SYSBUS(GT64120State
, dev
);
1111 /* FIXME: This value is computed from registers during reset, but some
1112 devices (e.g. VGA card) need to know it when they are registered.
1113 This also mean that changing the register to change the mapping
1114 does not fully work. */
1115 isa_mem_base
= 0x10000000;
1116 qemu_register_reset(gt64120_reset
, s
);
1120 static int gt64120_pci_init(PCIDevice
*d
)
1122 /* FIXME: Malta specific hw assumptions ahead */
1123 pci_set_word(d
->config
+ PCI_COMMAND
, 0);
1124 pci_set_word(d
->config
+ PCI_STATUS
,
1125 PCI_STATUS_FAST_BACK
| PCI_STATUS_DEVSEL_MEDIUM
);
1126 pci_config_set_prog_interface(d
->config
, 0);
1127 pci_set_long(d
->config
+ PCI_BASE_ADDRESS_0
, 0x00000008);
1128 pci_set_long(d
->config
+ PCI_BASE_ADDRESS_1
, 0x01000008);
1129 pci_set_long(d
->config
+ PCI_BASE_ADDRESS_2
, 0x1c000000);
1130 pci_set_long(d
->config
+ PCI_BASE_ADDRESS_3
, 0x1f000000);
1131 pci_set_long(d
->config
+ PCI_BASE_ADDRESS_4
, 0x14000000);
1132 pci_set_long(d
->config
+ PCI_BASE_ADDRESS_5
, 0x14000001);
1133 pci_set_byte(d
->config
+ 0x3d, 0x01);
1138 static PCIDeviceInfo gt64120_pci_info
= {
1139 .qdev
.name
= "gt64120_pci",
1140 .qdev
.size
= sizeof(PCIDevice
),
1141 .init
= gt64120_pci_init
,
1142 .vendor_id
= PCI_VENDOR_ID_MARVELL
,
1143 .device_id
= PCI_DEVICE_ID_MARVELL_GT6412X
,
1145 .class_id
= PCI_CLASS_BRIDGE_HOST
,
1148 static void gt64120_pci_register_devices(void)
1150 sysbus_register_dev("gt64120", sizeof(GT64120State
),
1152 pci_qdev_register(>64120_pci_info
);
1155 device_init(gt64120_pci_register_devices
)