4 * Copyright (c) 2003-2005 Fabrice Bellard
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
16 * You should have received a copy of the GNU Lesser General Public
17 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
28 #include "qemu-common.h"
31 //#define DEBUG_FEATURES
34 #define DPRINTF_MMU(fmt, ...) \
35 do { printf("MMU: " fmt , ## __VA_ARGS__); } while (0)
37 #define DPRINTF_MMU(fmt, ...) do {} while (0)
40 static int cpu_sparc_find_by_name(sparc_def_t
*cpu_def
, const char *cpu_model
);
42 /* Sparc MMU emulation */
44 #if defined(CONFIG_USER_ONLY)
46 int cpu_sparc_handle_mmu_fault(CPUState
*env1
, target_ulong address
, int rw
,
47 int mmu_idx
, int is_softmmu
)
50 env1
->exception_index
= TT_TFAULT
;
52 env1
->exception_index
= TT_DFAULT
;
58 #ifndef TARGET_SPARC64
60 * Sparc V8 Reference MMU (SRMMU)
62 static const int access_table
[8][8] = {
63 { 0, 0, 0, 0, 8, 0, 12, 12 },
64 { 0, 0, 0, 0, 8, 0, 0, 0 },
65 { 8, 8, 0, 0, 0, 8, 12, 12 },
66 { 8, 8, 0, 0, 0, 8, 0, 0 },
67 { 8, 0, 8, 0, 8, 8, 12, 12 },
68 { 8, 0, 8, 0, 8, 0, 8, 0 },
69 { 8, 8, 8, 0, 8, 8, 12, 12 },
70 { 8, 8, 8, 0, 8, 8, 8, 0 }
73 static const int perm_table
[2][8] = {
76 PAGE_READ
| PAGE_WRITE
,
77 PAGE_READ
| PAGE_EXEC
,
78 PAGE_READ
| PAGE_WRITE
| PAGE_EXEC
,
80 PAGE_READ
| PAGE_WRITE
,
81 PAGE_READ
| PAGE_EXEC
,
82 PAGE_READ
| PAGE_WRITE
| PAGE_EXEC
86 PAGE_READ
| PAGE_WRITE
,
87 PAGE_READ
| PAGE_EXEC
,
88 PAGE_READ
| PAGE_WRITE
| PAGE_EXEC
,
96 static int get_physical_address(CPUState
*env
, target_phys_addr_t
*physical
,
97 int *prot
, int *access_index
,
98 target_ulong address
, int rw
, int mmu_idx
,
99 target_ulong
*page_size
)
101 int access_perms
= 0;
102 target_phys_addr_t pde_ptr
;
104 int error_code
= 0, is_dirty
, is_user
;
105 unsigned long page_offset
;
107 is_user
= mmu_idx
== MMU_USER_IDX
;
109 if ((env
->mmuregs
[0] & MMU_E
) == 0) { /* MMU disabled */
110 *page_size
= TARGET_PAGE_SIZE
;
111 // Boot mode: instruction fetches are taken from PROM
112 if (rw
== 2 && (env
->mmuregs
[0] & env
->def
->mmu_bm
)) {
113 *physical
= env
->prom_addr
| (address
& 0x7ffffULL
);
114 *prot
= PAGE_READ
| PAGE_EXEC
;
118 *prot
= PAGE_READ
| PAGE_WRITE
| PAGE_EXEC
;
122 *access_index
= ((rw
& 1) << 2) | (rw
& 2) | (is_user
? 0 : 1);
123 *physical
= 0xffffffffffff0000ULL
;
125 /* SPARC reference MMU table walk: Context table->L1->L2->PTE */
126 /* Context base + context number */
127 pde_ptr
= (env
->mmuregs
[1] << 4) + (env
->mmuregs
[2] << 2);
128 pde
= ldl_phys(pde_ptr
);
131 switch (pde
& PTE_ENTRYTYPE_MASK
) {
133 case 0: /* Invalid */
135 case 2: /* L0 PTE, maybe should not happen? */
136 case 3: /* Reserved */
139 pde_ptr
= ((address
>> 22) & ~3) + ((pde
& ~3) << 4);
140 pde
= ldl_phys(pde_ptr
);
142 switch (pde
& PTE_ENTRYTYPE_MASK
) {
144 case 0: /* Invalid */
145 return (1 << 8) | (1 << 2);
146 case 3: /* Reserved */
147 return (1 << 8) | (4 << 2);
149 pde_ptr
= ((address
& 0xfc0000) >> 16) + ((pde
& ~3) << 4);
150 pde
= ldl_phys(pde_ptr
);
152 switch (pde
& PTE_ENTRYTYPE_MASK
) {
154 case 0: /* Invalid */
155 return (2 << 8) | (1 << 2);
156 case 3: /* Reserved */
157 return (2 << 8) | (4 << 2);
159 pde_ptr
= ((address
& 0x3f000) >> 10) + ((pde
& ~3) << 4);
160 pde
= ldl_phys(pde_ptr
);
162 switch (pde
& PTE_ENTRYTYPE_MASK
) {
164 case 0: /* Invalid */
165 return (3 << 8) | (1 << 2);
166 case 1: /* PDE, should not happen */
167 case 3: /* Reserved */
168 return (3 << 8) | (4 << 2);
170 page_offset
= (address
& TARGET_PAGE_MASK
) &
171 (TARGET_PAGE_SIZE
- 1);
173 *page_size
= TARGET_PAGE_SIZE
;
176 page_offset
= address
& 0x3ffff;
177 *page_size
= 0x40000;
181 page_offset
= address
& 0xffffff;
182 *page_size
= 0x1000000;
187 access_perms
= (pde
& PTE_ACCESS_MASK
) >> PTE_ACCESS_SHIFT
;
188 error_code
= access_table
[*access_index
][access_perms
];
189 if (error_code
&& !((env
->mmuregs
[0] & MMU_NF
) && is_user
))
192 /* update page modified and dirty bits */
193 is_dirty
= (rw
& 1) && !(pde
& PG_MODIFIED_MASK
);
194 if (!(pde
& PG_ACCESSED_MASK
) || is_dirty
) {
195 pde
|= PG_ACCESSED_MASK
;
197 pde
|= PG_MODIFIED_MASK
;
198 stl_phys_notdirty(pde_ptr
, pde
);
201 /* the page can be put in the TLB */
202 *prot
= perm_table
[is_user
][access_perms
];
203 if (!(pde
& PG_MODIFIED_MASK
)) {
204 /* only set write access if already dirty... otherwise wait
206 *prot
&= ~PAGE_WRITE
;
209 /* Even if large ptes, we map only one 4KB page in the cache to
210 avoid filling it too fast */
211 *physical
= ((target_phys_addr_t
)(pde
& PTE_ADDR_MASK
) << 4) + page_offset
;
215 /* Perform address translation */
216 int cpu_sparc_handle_mmu_fault (CPUState
*env
, target_ulong address
, int rw
,
217 int mmu_idx
, int is_softmmu
)
219 target_phys_addr_t paddr
;
221 target_ulong page_size
;
222 int error_code
= 0, prot
, access_index
;
224 error_code
= get_physical_address(env
, &paddr
, &prot
, &access_index
,
225 address
, rw
, mmu_idx
, &page_size
);
226 if (error_code
== 0) {
227 vaddr
= address
& TARGET_PAGE_MASK
;
228 paddr
&= TARGET_PAGE_MASK
;
230 printf("Translate at " TARGET_FMT_lx
" -> " TARGET_FMT_plx
", vaddr "
231 TARGET_FMT_lx
"\n", address
, paddr
, vaddr
);
233 tlb_set_page(env
, vaddr
, paddr
, prot
, mmu_idx
, page_size
);
237 if (env
->mmuregs
[3]) /* Fault status register */
238 env
->mmuregs
[3] = 1; /* overflow (not read before another fault) */
239 env
->mmuregs
[3] |= (access_index
<< 5) | error_code
| 2;
240 env
->mmuregs
[4] = address
; /* Fault address register */
242 if ((env
->mmuregs
[0] & MMU_NF
) || env
->psret
== 0) {
243 // No fault mode: if a mapping is available, just override
244 // permissions. If no mapping is available, redirect accesses to
245 // neverland. Fake/overridden mappings will be flushed when
246 // switching to normal mode.
247 vaddr
= address
& TARGET_PAGE_MASK
;
248 prot
= PAGE_READ
| PAGE_WRITE
| PAGE_EXEC
;
249 tlb_set_page(env
, vaddr
, paddr
, prot
, mmu_idx
, TARGET_PAGE_SIZE
);
253 env
->exception_index
= TT_TFAULT
;
255 env
->exception_index
= TT_DFAULT
;
260 target_ulong
mmu_probe(CPUState
*env
, target_ulong address
, int mmulev
)
262 target_phys_addr_t pde_ptr
;
265 /* Context base + context number */
266 pde_ptr
= (target_phys_addr_t
)(env
->mmuregs
[1] << 4) +
267 (env
->mmuregs
[2] << 2);
268 pde
= ldl_phys(pde_ptr
);
270 switch (pde
& PTE_ENTRYTYPE_MASK
) {
272 case 0: /* Invalid */
273 case 2: /* PTE, maybe should not happen? */
274 case 3: /* Reserved */
279 pde_ptr
= ((address
>> 22) & ~3) + ((pde
& ~3) << 4);
280 pde
= ldl_phys(pde_ptr
);
282 switch (pde
& PTE_ENTRYTYPE_MASK
) {
284 case 0: /* Invalid */
285 case 3: /* Reserved */
292 pde_ptr
= ((address
& 0xfc0000) >> 16) + ((pde
& ~3) << 4);
293 pde
= ldl_phys(pde_ptr
);
295 switch (pde
& PTE_ENTRYTYPE_MASK
) {
297 case 0: /* Invalid */
298 case 3: /* Reserved */
305 pde_ptr
= ((address
& 0x3f000) >> 10) + ((pde
& ~3) << 4);
306 pde
= ldl_phys(pde_ptr
);
308 switch (pde
& PTE_ENTRYTYPE_MASK
) {
310 case 0: /* Invalid */
311 case 1: /* PDE, should not happen */
312 case 3: /* Reserved */
323 void dump_mmu(FILE *f
, fprintf_function cpu_fprintf
, CPUState
*env
)
325 target_ulong va
, va1
, va2
;
326 unsigned int n
, m
, o
;
327 target_phys_addr_t pde_ptr
, pa
;
330 pde_ptr
= (env
->mmuregs
[1] << 4) + (env
->mmuregs
[2] << 2);
331 pde
= ldl_phys(pde_ptr
);
332 (*cpu_fprintf
)(f
, "Root ptr: " TARGET_FMT_plx
", ctx: %d\n",
333 (target_phys_addr_t
)env
->mmuregs
[1] << 4, env
->mmuregs
[2]);
334 for (n
= 0, va
= 0; n
< 256; n
++, va
+= 16 * 1024 * 1024) {
335 pde
= mmu_probe(env
, va
, 2);
337 pa
= cpu_get_phys_page_debug(env
, va
);
338 (*cpu_fprintf
)(f
, "VA: " TARGET_FMT_lx
", PA: " TARGET_FMT_plx
339 " PDE: " TARGET_FMT_lx
"\n", va
, pa
, pde
);
340 for (m
= 0, va1
= va
; m
< 64; m
++, va1
+= 256 * 1024) {
341 pde
= mmu_probe(env
, va1
, 1);
343 pa
= cpu_get_phys_page_debug(env
, va1
);
344 (*cpu_fprintf
)(f
, " VA: " TARGET_FMT_lx
", PA: "
345 TARGET_FMT_plx
" PDE: " TARGET_FMT_lx
"\n",
347 for (o
= 0, va2
= va1
; o
< 64; o
++, va2
+= 4 * 1024) {
348 pde
= mmu_probe(env
, va2
, 0);
350 pa
= cpu_get_phys_page_debug(env
, va2
);
351 (*cpu_fprintf
)(f
, " VA: " TARGET_FMT_lx
", PA: "
352 TARGET_FMT_plx
" PTE: "
363 #else /* !TARGET_SPARC64 */
365 // 41 bit physical address space
366 static inline target_phys_addr_t
ultrasparc_truncate_physical(uint64_t x
)
368 return x
& 0x1ffffffffffULL
;
372 * UltraSparc IIi I/DMMUs
375 // Returns true if TTE tag is valid and matches virtual address value in context
376 // requires virtual address mask value calculated from TTE entry size
377 static inline int ultrasparc_tag_match(SparcTLBEntry
*tlb
,
378 uint64_t address
, uint64_t context
,
379 target_phys_addr_t
*physical
)
383 switch ((tlb
->tte
>> 61) & 3) {
386 mask
= 0xffffffffffffe000ULL
;
389 mask
= 0xffffffffffff0000ULL
;
392 mask
= 0xfffffffffff80000ULL
;
395 mask
= 0xffffffffffc00000ULL
;
399 // valid, context match, virtual address match?
400 if (TTE_IS_VALID(tlb
->tte
) &&
401 (TTE_IS_GLOBAL(tlb
->tte
) || tlb_compare_context(tlb
, context
))
402 && compare_masked(address
, tlb
->tag
, mask
))
404 // decode physical address
405 *physical
= ((tlb
->tte
& mask
) | (address
& ~mask
)) & 0x1ffffffe000ULL
;
412 static int get_physical_address_data(CPUState
*env
,
413 target_phys_addr_t
*physical
, int *prot
,
414 target_ulong address
, int rw
, int mmu_idx
)
419 int is_user
= (mmu_idx
== MMU_USER_IDX
||
420 mmu_idx
== MMU_USER_SECONDARY_IDX
);
422 if ((env
->lsu
& DMMU_E
) == 0) { /* DMMU disabled */
423 *physical
= ultrasparc_truncate_physical(address
);
424 *prot
= PAGE_READ
| PAGE_WRITE
;
431 context
= env
->dmmu
.mmu_primary_context
& 0x1fff;
433 case MMU_USER_SECONDARY_IDX
:
434 case MMU_KERNEL_SECONDARY_IDX
:
435 context
= env
->dmmu
.mmu_secondary_context
& 0x1fff;
437 case MMU_NUCLEUS_IDX
:
443 for (i
= 0; i
< 64; i
++) {
444 // ctx match, vaddr match, valid?
445 if (ultrasparc_tag_match(&env
->dtlb
[i
], address
, context
, physical
)) {
447 uint8_t fault_type
= 0;
450 if ((env
->dtlb
[i
].tte
& 0x4) && is_user
) {
451 fault_type
|= 1; /* privilege violation */
452 env
->exception_index
= TT_DFAULT
;
454 DPRINTF_MMU("DFAULT at %" PRIx64
" context %" PRIx64
455 " mmu_idx=%d tl=%d\n",
456 address
, context
, mmu_idx
, env
->tl
);
457 } else if (!(env
->dtlb
[i
].tte
& 0x2) && (rw
== 1)) {
458 env
->exception_index
= TT_DPROT
;
460 DPRINTF_MMU("DPROT at %" PRIx64
" context %" PRIx64
461 " mmu_idx=%d tl=%d\n",
462 address
, context
, mmu_idx
, env
->tl
);
465 if (env
->dtlb
[i
].tte
& 0x2)
468 TTE_SET_USED(env
->dtlb
[i
].tte
);
473 if (env
->dmmu
.sfsr
& 1) /* Fault status register */
474 env
->dmmu
.sfsr
= 2; /* overflow (not read before
477 env
->dmmu
.sfsr
|= (is_user
<< 3) | ((rw
== 1) << 2) | 1;
479 env
->dmmu
.sfsr
|= (fault_type
<< 7);
481 env
->dmmu
.sfar
= address
; /* Fault address register */
483 env
->dmmu
.tag_access
= (address
& ~0x1fffULL
) | context
;
489 DPRINTF_MMU("DMISS at %" PRIx64
" context %" PRIx64
"\n",
492 env
->dmmu
.tag_access
= (address
& ~0x1fffULL
) | context
;
493 env
->exception_index
= TT_DMISS
;
497 static int get_physical_address_code(CPUState
*env
,
498 target_phys_addr_t
*physical
, int *prot
,
499 target_ulong address
, int mmu_idx
)
504 int is_user
= (mmu_idx
== MMU_USER_IDX
||
505 mmu_idx
== MMU_USER_SECONDARY_IDX
);
507 if ((env
->lsu
& IMMU_E
) == 0 || (env
->pstate
& PS_RED
) != 0) {
509 *physical
= ultrasparc_truncate_physical(address
);
515 /* PRIMARY context */
516 context
= env
->dmmu
.mmu_primary_context
& 0x1fff;
518 /* NUCLEUS context */
522 for (i
= 0; i
< 64; i
++) {
523 // ctx match, vaddr match, valid?
524 if (ultrasparc_tag_match(&env
->itlb
[i
],
525 address
, context
, physical
)) {
527 if ((env
->itlb
[i
].tte
& 0x4) && is_user
) {
528 if (env
->immu
.sfsr
) /* Fault status register */
529 env
->immu
.sfsr
= 2; /* overflow (not read before
531 env
->immu
.sfsr
|= (is_user
<< 3) | 1;
532 env
->exception_index
= TT_TFAULT
;
534 env
->immu
.tag_access
= (address
& ~0x1fffULL
) | context
;
536 DPRINTF_MMU("TFAULT at %" PRIx64
" context %" PRIx64
"\n",
542 TTE_SET_USED(env
->itlb
[i
].tte
);
547 DPRINTF_MMU("TMISS at %" PRIx64
" context %" PRIx64
"\n",
550 /* Context is stored in DMMU (dmmuregs[1]) also for IMMU */
551 env
->immu
.tag_access
= (address
& ~0x1fffULL
) | context
;
552 env
->exception_index
= TT_TMISS
;
556 static int get_physical_address(CPUState
*env
, target_phys_addr_t
*physical
,
557 int *prot
, int *access_index
,
558 target_ulong address
, int rw
, int mmu_idx
,
559 target_ulong
*page_size
)
561 /* ??? We treat everything as a small page, then explicitly flush
562 everything when an entry is evicted. */
563 *page_size
= TARGET_PAGE_SIZE
;
565 #if defined (DEBUG_MMU)
566 /* safety net to catch wrong softmmu index use from dynamic code */
567 if (env
->tl
> 0 && mmu_idx
!= MMU_NUCLEUS_IDX
) {
568 DPRINTF_MMU("get_physical_address %s tl=%d mmu_idx=%d"
569 " primary context=%" PRIx64
570 " secondary context=%" PRIx64
573 (rw
== 2 ? "CODE" : "DATA"),
575 env
->dmmu
.mmu_primary_context
,
576 env
->dmmu
.mmu_secondary_context
,
582 return get_physical_address_code(env
, physical
, prot
, address
,
585 return get_physical_address_data(env
, physical
, prot
, address
, rw
,
589 /* Perform address translation */
590 int cpu_sparc_handle_mmu_fault (CPUState
*env
, target_ulong address
, int rw
,
591 int mmu_idx
, int is_softmmu
)
593 target_ulong virt_addr
, vaddr
;
594 target_phys_addr_t paddr
;
595 target_ulong page_size
;
596 int error_code
= 0, prot
, access_index
;
598 error_code
= get_physical_address(env
, &paddr
, &prot
, &access_index
,
599 address
, rw
, mmu_idx
, &page_size
);
600 if (error_code
== 0) {
601 virt_addr
= address
& TARGET_PAGE_MASK
;
602 vaddr
= virt_addr
+ ((address
& TARGET_PAGE_MASK
) &
603 (TARGET_PAGE_SIZE
- 1));
605 DPRINTF_MMU("Translate at %" PRIx64
" -> %" PRIx64
","
609 " primary context=%" PRIx64
610 " secondary context=%" PRIx64
612 address
, paddr
, vaddr
, mmu_idx
, env
->tl
,
613 env
->dmmu
.mmu_primary_context
,
614 env
->dmmu
.mmu_secondary_context
);
616 tlb_set_page(env
, vaddr
, paddr
, prot
, mmu_idx
, page_size
);
623 void dump_mmu(FILE *f
, fprintf_function cpu_fprintf
, CPUState
*env
)
628 (*cpu_fprintf
)(f
, "MMU contexts: Primary: %" PRId64
", Secondary: %"
630 env
->dmmu
.mmu_primary_context
,
631 env
->dmmu
.mmu_secondary_context
);
632 if ((env
->lsu
& DMMU_E
) == 0) {
633 (*cpu_fprintf
)(f
, "DMMU disabled\n");
635 (*cpu_fprintf
)(f
, "DMMU dump\n");
636 for (i
= 0; i
< 64; i
++) {
637 switch ((env
->dtlb
[i
].tte
>> 61) & 3) {
652 if ((env
->dtlb
[i
].tte
& 0x8000000000000000ULL
) != 0) {
653 (*cpu_fprintf
)(f
, "[%02u] VA: %" PRIx64
", PA: %" PRIx64
654 ", %s, %s, %s, %s, ctx %" PRId64
" %s\n",
656 env
->dtlb
[i
].tag
& (uint64_t)~0x1fffULL
,
657 env
->dtlb
[i
].tte
& (uint64_t)0x1ffffffe000ULL
,
659 env
->dtlb
[i
].tte
& 0x4? "priv": "user",
660 env
->dtlb
[i
].tte
& 0x2? "RW": "RO",
661 env
->dtlb
[i
].tte
& 0x40? "locked": "unlocked",
662 env
->dtlb
[i
].tag
& (uint64_t)0x1fffULL
,
663 TTE_IS_GLOBAL(env
->dtlb
[i
].tte
)?
668 if ((env
->lsu
& IMMU_E
) == 0) {
669 (*cpu_fprintf
)(f
, "IMMU disabled\n");
671 (*cpu_fprintf
)(f
, "IMMU dump\n");
672 for (i
= 0; i
< 64; i
++) {
673 switch ((env
->itlb
[i
].tte
>> 61) & 3) {
688 if ((env
->itlb
[i
].tte
& 0x8000000000000000ULL
) != 0) {
689 (*cpu_fprintf
)(f
, "[%02u] VA: %" PRIx64
", PA: %" PRIx64
690 ", %s, %s, %s, ctx %" PRId64
" %s\n",
692 env
->itlb
[i
].tag
& (uint64_t)~0x1fffULL
,
693 env
->itlb
[i
].tte
& (uint64_t)0x1ffffffe000ULL
,
695 env
->itlb
[i
].tte
& 0x4? "priv": "user",
696 env
->itlb
[i
].tte
& 0x40? "locked": "unlocked",
697 env
->itlb
[i
].tag
& (uint64_t)0x1fffULL
,
698 TTE_IS_GLOBAL(env
->itlb
[i
].tte
)?
705 #endif /* TARGET_SPARC64 */
706 #endif /* !CONFIG_USER_ONLY */
709 #if !defined(CONFIG_USER_ONLY)
710 target_phys_addr_t
cpu_get_phys_page_nofault(CPUState
*env
, target_ulong addr
,
713 target_phys_addr_t phys_addr
;
714 target_ulong page_size
;
715 int prot
, access_index
;
717 if (get_physical_address(env
, &phys_addr
, &prot
, &access_index
, addr
, 2,
718 mmu_idx
, &page_size
) != 0)
719 if (get_physical_address(env
, &phys_addr
, &prot
, &access_index
, addr
,
720 0, mmu_idx
, &page_size
) != 0)
722 if (cpu_get_physical_page_desc(phys_addr
) == IO_MEM_UNASSIGNED
)
727 target_phys_addr_t
cpu_get_phys_page_debug(CPUState
*env
, target_ulong addr
)
729 return cpu_get_phys_page_nofault(env
, addr
, cpu_mmu_index(env
));
733 void cpu_reset(CPUSPARCState
*env
)
735 if (qemu_loglevel_mask(CPU_LOG_RESET
)) {
736 qemu_log("CPU Reset (CPU %d)\n", env
->cpu_index
);
737 log_cpu_state(env
, 0);
742 #ifndef TARGET_SPARC64
745 env
->regwptr
= env
->regbase
+ (env
->cwp
* 16);
747 #if defined(CONFIG_USER_ONLY)
748 #ifdef TARGET_SPARC64
749 env
->cleanwin
= env
->nwindows
- 2;
750 env
->cansave
= env
->nwindows
- 2;
751 env
->pstate
= PS_RMO
| PS_PEF
| PS_IE
;
752 env
->asi
= 0x82; // Primary no-fault
755 #if !defined(TARGET_SPARC64)
760 #ifdef TARGET_SPARC64
761 env
->pstate
= PS_PRIV
|PS_RED
|PS_PEF
|PS_AG
;
762 env
->hpstate
= cpu_has_hypervisor(env
) ? HS_PRIV
: 0;
763 env
->tl
= env
->maxtl
;
764 cpu_tsptr(env
)->tt
= TT_POWER_ON_RESET
;
767 env
->mmuregs
[0] &= ~(MMU_E
| MMU_NF
);
768 env
->mmuregs
[0] |= env
->def
->mmu_bm
;
771 env
->npc
= env
->pc
+ 4;
773 env
->cache_control
= 0;
776 static int cpu_sparc_register(CPUSPARCState
*env
, const char *cpu_model
)
778 sparc_def_t def1
, *def
= &def1
;
780 if (cpu_sparc_find_by_name(def
, cpu_model
) < 0)
783 env
->def
= qemu_mallocz(sizeof(*def
));
784 memcpy(env
->def
, def
, sizeof(*def
));
785 #if defined(CONFIG_USER_ONLY)
786 if ((env
->def
->features
& CPU_FEATURE_FLOAT
))
787 env
->def
->features
|= CPU_FEATURE_FLOAT128
;
789 env
->cpu_model_str
= cpu_model
;
790 env
->version
= def
->iu_version
;
791 env
->fsr
= def
->fpu_version
;
792 env
->nwindows
= def
->nwindows
;
793 #if !defined(TARGET_SPARC64)
794 env
->mmuregs
[0] |= def
->mmu_version
;
795 cpu_sparc_set_id(env
, 0);
796 env
->mxccregs
[7] |= def
->mxcc_version
;
798 env
->mmu_version
= def
->mmu_version
;
799 env
->maxtl
= def
->maxtl
;
800 env
->version
|= def
->maxtl
<< 8;
801 env
->version
|= def
->nwindows
- 1;
806 static void cpu_sparc_close(CPUSPARCState
*env
)
812 CPUSPARCState
*cpu_sparc_init(const char *cpu_model
)
816 env
= qemu_mallocz(sizeof(CPUSPARCState
));
819 gen_intermediate_code_init(env
);
821 if (cpu_sparc_register(env
, cpu_model
) < 0) {
822 cpu_sparc_close(env
);
830 void cpu_sparc_set_id(CPUSPARCState
*env
, unsigned int cpu
)
832 #if !defined(TARGET_SPARC64)
833 env
->mxccregs
[7] = ((cpu
+ 8) & 0xf) << 24;
837 static const sparc_def_t sparc_defs
[] = {
838 #ifdef TARGET_SPARC64
840 .name
= "Fujitsu Sparc64",
841 .iu_version
= ((0x04ULL
<< 48) | (0x02ULL
<< 32) | (0ULL << 24)),
842 .fpu_version
= 0x00000000,
843 .mmu_version
= mmu_us_12
,
846 .features
= CPU_DEFAULT_FEATURES
,
849 .name
= "Fujitsu Sparc64 III",
850 .iu_version
= ((0x04ULL
<< 48) | (0x03ULL
<< 32) | (0ULL << 24)),
851 .fpu_version
= 0x00000000,
852 .mmu_version
= mmu_us_12
,
855 .features
= CPU_DEFAULT_FEATURES
,
858 .name
= "Fujitsu Sparc64 IV",
859 .iu_version
= ((0x04ULL
<< 48) | (0x04ULL
<< 32) | (0ULL << 24)),
860 .fpu_version
= 0x00000000,
861 .mmu_version
= mmu_us_12
,
864 .features
= CPU_DEFAULT_FEATURES
,
867 .name
= "Fujitsu Sparc64 V",
868 .iu_version
= ((0x04ULL
<< 48) | (0x05ULL
<< 32) | (0x51ULL
<< 24)),
869 .fpu_version
= 0x00000000,
870 .mmu_version
= mmu_us_12
,
873 .features
= CPU_DEFAULT_FEATURES
,
876 .name
= "TI UltraSparc I",
877 .iu_version
= ((0x17ULL
<< 48) | (0x10ULL
<< 32) | (0x40ULL
<< 24)),
878 .fpu_version
= 0x00000000,
879 .mmu_version
= mmu_us_12
,
882 .features
= CPU_DEFAULT_FEATURES
,
885 .name
= "TI UltraSparc II",
886 .iu_version
= ((0x17ULL
<< 48) | (0x11ULL
<< 32) | (0x20ULL
<< 24)),
887 .fpu_version
= 0x00000000,
888 .mmu_version
= mmu_us_12
,
891 .features
= CPU_DEFAULT_FEATURES
,
894 .name
= "TI UltraSparc IIi",
895 .iu_version
= ((0x17ULL
<< 48) | (0x12ULL
<< 32) | (0x91ULL
<< 24)),
896 .fpu_version
= 0x00000000,
897 .mmu_version
= mmu_us_12
,
900 .features
= CPU_DEFAULT_FEATURES
,
903 .name
= "TI UltraSparc IIe",
904 .iu_version
= ((0x17ULL
<< 48) | (0x13ULL
<< 32) | (0x14ULL
<< 24)),
905 .fpu_version
= 0x00000000,
906 .mmu_version
= mmu_us_12
,
909 .features
= CPU_DEFAULT_FEATURES
,
912 .name
= "Sun UltraSparc III",
913 .iu_version
= ((0x3eULL
<< 48) | (0x14ULL
<< 32) | (0x34ULL
<< 24)),
914 .fpu_version
= 0x00000000,
915 .mmu_version
= mmu_us_12
,
918 .features
= CPU_DEFAULT_FEATURES
,
921 .name
= "Sun UltraSparc III Cu",
922 .iu_version
= ((0x3eULL
<< 48) | (0x15ULL
<< 32) | (0x41ULL
<< 24)),
923 .fpu_version
= 0x00000000,
924 .mmu_version
= mmu_us_3
,
927 .features
= CPU_DEFAULT_FEATURES
,
930 .name
= "Sun UltraSparc IIIi",
931 .iu_version
= ((0x3eULL
<< 48) | (0x16ULL
<< 32) | (0x34ULL
<< 24)),
932 .fpu_version
= 0x00000000,
933 .mmu_version
= mmu_us_12
,
936 .features
= CPU_DEFAULT_FEATURES
,
939 .name
= "Sun UltraSparc IV",
940 .iu_version
= ((0x3eULL
<< 48) | (0x18ULL
<< 32) | (0x31ULL
<< 24)),
941 .fpu_version
= 0x00000000,
942 .mmu_version
= mmu_us_4
,
945 .features
= CPU_DEFAULT_FEATURES
,
948 .name
= "Sun UltraSparc IV+",
949 .iu_version
= ((0x3eULL
<< 48) | (0x19ULL
<< 32) | (0x22ULL
<< 24)),
950 .fpu_version
= 0x00000000,
951 .mmu_version
= mmu_us_12
,
954 .features
= CPU_DEFAULT_FEATURES
| CPU_FEATURE_CMT
,
957 .name
= "Sun UltraSparc IIIi+",
958 .iu_version
= ((0x3eULL
<< 48) | (0x22ULL
<< 32) | (0ULL << 24)),
959 .fpu_version
= 0x00000000,
960 .mmu_version
= mmu_us_3
,
963 .features
= CPU_DEFAULT_FEATURES
,
966 .name
= "Sun UltraSparc T1",
967 // defined in sparc_ifu_fdp.v and ctu.h
968 .iu_version
= ((0x3eULL
<< 48) | (0x23ULL
<< 32) | (0x02ULL
<< 24)),
969 .fpu_version
= 0x00000000,
970 .mmu_version
= mmu_sun4v
,
973 .features
= CPU_DEFAULT_FEATURES
| CPU_FEATURE_HYPV
| CPU_FEATURE_CMT
977 .name
= "Sun UltraSparc T2",
978 // defined in tlu_asi_ctl.v and n2_revid_cust.v
979 .iu_version
= ((0x3eULL
<< 48) | (0x24ULL
<< 32) | (0x02ULL
<< 24)),
980 .fpu_version
= 0x00000000,
981 .mmu_version
= mmu_sun4v
,
984 .features
= CPU_DEFAULT_FEATURES
| CPU_FEATURE_HYPV
| CPU_FEATURE_CMT
988 .name
= "NEC UltraSparc I",
989 .iu_version
= ((0x22ULL
<< 48) | (0x10ULL
<< 32) | (0x40ULL
<< 24)),
990 .fpu_version
= 0x00000000,
991 .mmu_version
= mmu_us_12
,
994 .features
= CPU_DEFAULT_FEATURES
,
998 .name
= "Fujitsu MB86900",
999 .iu_version
= 0x00 << 24, /* Impl 0, ver 0 */
1000 .fpu_version
= 4 << 17, /* FPU version 4 (Meiko) */
1001 .mmu_version
= 0x00 << 24, /* Impl 0, ver 0 */
1002 .mmu_bm
= 0x00004000,
1003 .mmu_ctpr_mask
= 0x007ffff0,
1004 .mmu_cxr_mask
= 0x0000003f,
1005 .mmu_sfsr_mask
= 0xffffffff,
1006 .mmu_trcr_mask
= 0xffffffff,
1008 .features
= CPU_FEATURE_FLOAT
| CPU_FEATURE_FSMULD
,
1011 .name
= "Fujitsu MB86904",
1012 .iu_version
= 0x04 << 24, /* Impl 0, ver 4 */
1013 .fpu_version
= 4 << 17, /* FPU version 4 (Meiko) */
1014 .mmu_version
= 0x04 << 24, /* Impl 0, ver 4 */
1015 .mmu_bm
= 0x00004000,
1016 .mmu_ctpr_mask
= 0x00ffffc0,
1017 .mmu_cxr_mask
= 0x000000ff,
1018 .mmu_sfsr_mask
= 0x00016fff,
1019 .mmu_trcr_mask
= 0x00ffffff,
1021 .features
= CPU_DEFAULT_FEATURES
,
1024 .name
= "Fujitsu MB86907",
1025 .iu_version
= 0x05 << 24, /* Impl 0, ver 5 */
1026 .fpu_version
= 4 << 17, /* FPU version 4 (Meiko) */
1027 .mmu_version
= 0x05 << 24, /* Impl 0, ver 5 */
1028 .mmu_bm
= 0x00004000,
1029 .mmu_ctpr_mask
= 0xffffffc0,
1030 .mmu_cxr_mask
= 0x000000ff,
1031 .mmu_sfsr_mask
= 0x00016fff,
1032 .mmu_trcr_mask
= 0xffffffff,
1034 .features
= CPU_DEFAULT_FEATURES
,
1037 .name
= "LSI L64811",
1038 .iu_version
= 0x10 << 24, /* Impl 1, ver 0 */
1039 .fpu_version
= 1 << 17, /* FPU version 1 (LSI L64814) */
1040 .mmu_version
= 0x10 << 24,
1041 .mmu_bm
= 0x00004000,
1042 .mmu_ctpr_mask
= 0x007ffff0,
1043 .mmu_cxr_mask
= 0x0000003f,
1044 .mmu_sfsr_mask
= 0xffffffff,
1045 .mmu_trcr_mask
= 0xffffffff,
1047 .features
= CPU_FEATURE_FLOAT
| CPU_FEATURE_SWAP
| CPU_FEATURE_FSQRT
|
1051 .name
= "Cypress CY7C601",
1052 .iu_version
= 0x11 << 24, /* Impl 1, ver 1 */
1053 .fpu_version
= 3 << 17, /* FPU version 3 (Cypress CY7C602) */
1054 .mmu_version
= 0x10 << 24,
1055 .mmu_bm
= 0x00004000,
1056 .mmu_ctpr_mask
= 0x007ffff0,
1057 .mmu_cxr_mask
= 0x0000003f,
1058 .mmu_sfsr_mask
= 0xffffffff,
1059 .mmu_trcr_mask
= 0xffffffff,
1061 .features
= CPU_FEATURE_FLOAT
| CPU_FEATURE_SWAP
| CPU_FEATURE_FSQRT
|
1065 .name
= "Cypress CY7C611",
1066 .iu_version
= 0x13 << 24, /* Impl 1, ver 3 */
1067 .fpu_version
= 3 << 17, /* FPU version 3 (Cypress CY7C602) */
1068 .mmu_version
= 0x10 << 24,
1069 .mmu_bm
= 0x00004000,
1070 .mmu_ctpr_mask
= 0x007ffff0,
1071 .mmu_cxr_mask
= 0x0000003f,
1072 .mmu_sfsr_mask
= 0xffffffff,
1073 .mmu_trcr_mask
= 0xffffffff,
1075 .features
= CPU_FEATURE_FLOAT
| CPU_FEATURE_SWAP
| CPU_FEATURE_FSQRT
|
1079 .name
= "TI MicroSparc I",
1080 .iu_version
= 0x41000000,
1081 .fpu_version
= 4 << 17,
1082 .mmu_version
= 0x41000000,
1083 .mmu_bm
= 0x00004000,
1084 .mmu_ctpr_mask
= 0x007ffff0,
1085 .mmu_cxr_mask
= 0x0000003f,
1086 .mmu_sfsr_mask
= 0x00016fff,
1087 .mmu_trcr_mask
= 0x0000003f,
1089 .features
= CPU_FEATURE_FLOAT
| CPU_FEATURE_SWAP
| CPU_FEATURE_MUL
|
1090 CPU_FEATURE_DIV
| CPU_FEATURE_FLUSH
| CPU_FEATURE_FSQRT
|
1094 .name
= "TI MicroSparc II",
1095 .iu_version
= 0x42000000,
1096 .fpu_version
= 4 << 17,
1097 .mmu_version
= 0x02000000,
1098 .mmu_bm
= 0x00004000,
1099 .mmu_ctpr_mask
= 0x00ffffc0,
1100 .mmu_cxr_mask
= 0x000000ff,
1101 .mmu_sfsr_mask
= 0x00016fff,
1102 .mmu_trcr_mask
= 0x00ffffff,
1104 .features
= CPU_DEFAULT_FEATURES
,
1107 .name
= "TI MicroSparc IIep",
1108 .iu_version
= 0x42000000,
1109 .fpu_version
= 4 << 17,
1110 .mmu_version
= 0x04000000,
1111 .mmu_bm
= 0x00004000,
1112 .mmu_ctpr_mask
= 0x00ffffc0,
1113 .mmu_cxr_mask
= 0x000000ff,
1114 .mmu_sfsr_mask
= 0x00016bff,
1115 .mmu_trcr_mask
= 0x00ffffff,
1117 .features
= CPU_DEFAULT_FEATURES
,
1120 .name
= "TI SuperSparc 40", // STP1020NPGA
1121 .iu_version
= 0x41000000, // SuperSPARC 2.x
1122 .fpu_version
= 0 << 17,
1123 .mmu_version
= 0x00000800, // SuperSPARC 2.x, no MXCC
1124 .mmu_bm
= 0x00002000,
1125 .mmu_ctpr_mask
= 0xffffffc0,
1126 .mmu_cxr_mask
= 0x0000ffff,
1127 .mmu_sfsr_mask
= 0xffffffff,
1128 .mmu_trcr_mask
= 0xffffffff,
1130 .features
= CPU_DEFAULT_FEATURES
,
1133 .name
= "TI SuperSparc 50", // STP1020PGA
1134 .iu_version
= 0x40000000, // SuperSPARC 3.x
1135 .fpu_version
= 0 << 17,
1136 .mmu_version
= 0x01000800, // SuperSPARC 3.x, no MXCC
1137 .mmu_bm
= 0x00002000,
1138 .mmu_ctpr_mask
= 0xffffffc0,
1139 .mmu_cxr_mask
= 0x0000ffff,
1140 .mmu_sfsr_mask
= 0xffffffff,
1141 .mmu_trcr_mask
= 0xffffffff,
1143 .features
= CPU_DEFAULT_FEATURES
,
1146 .name
= "TI SuperSparc 51",
1147 .iu_version
= 0x40000000, // SuperSPARC 3.x
1148 .fpu_version
= 0 << 17,
1149 .mmu_version
= 0x01000000, // SuperSPARC 3.x, MXCC
1150 .mmu_bm
= 0x00002000,
1151 .mmu_ctpr_mask
= 0xffffffc0,
1152 .mmu_cxr_mask
= 0x0000ffff,
1153 .mmu_sfsr_mask
= 0xffffffff,
1154 .mmu_trcr_mask
= 0xffffffff,
1155 .mxcc_version
= 0x00000104,
1157 .features
= CPU_DEFAULT_FEATURES
,
1160 .name
= "TI SuperSparc 60", // STP1020APGA
1161 .iu_version
= 0x40000000, // SuperSPARC 3.x
1162 .fpu_version
= 0 << 17,
1163 .mmu_version
= 0x01000800, // SuperSPARC 3.x, no MXCC
1164 .mmu_bm
= 0x00002000,
1165 .mmu_ctpr_mask
= 0xffffffc0,
1166 .mmu_cxr_mask
= 0x0000ffff,
1167 .mmu_sfsr_mask
= 0xffffffff,
1168 .mmu_trcr_mask
= 0xffffffff,
1170 .features
= CPU_DEFAULT_FEATURES
,
1173 .name
= "TI SuperSparc 61",
1174 .iu_version
= 0x44000000, // SuperSPARC 3.x
1175 .fpu_version
= 0 << 17,
1176 .mmu_version
= 0x01000000, // SuperSPARC 3.x, MXCC
1177 .mmu_bm
= 0x00002000,
1178 .mmu_ctpr_mask
= 0xffffffc0,
1179 .mmu_cxr_mask
= 0x0000ffff,
1180 .mmu_sfsr_mask
= 0xffffffff,
1181 .mmu_trcr_mask
= 0xffffffff,
1182 .mxcc_version
= 0x00000104,
1184 .features
= CPU_DEFAULT_FEATURES
,
1187 .name
= "TI SuperSparc II",
1188 .iu_version
= 0x40000000, // SuperSPARC II 1.x
1189 .fpu_version
= 0 << 17,
1190 .mmu_version
= 0x08000000, // SuperSPARC II 1.x, MXCC
1191 .mmu_bm
= 0x00002000,
1192 .mmu_ctpr_mask
= 0xffffffc0,
1193 .mmu_cxr_mask
= 0x0000ffff,
1194 .mmu_sfsr_mask
= 0xffffffff,
1195 .mmu_trcr_mask
= 0xffffffff,
1196 .mxcc_version
= 0x00000104,
1198 .features
= CPU_DEFAULT_FEATURES
,
1201 .name
= "Ross RT625",
1202 .iu_version
= 0x1e000000,
1203 .fpu_version
= 1 << 17,
1204 .mmu_version
= 0x1e000000,
1205 .mmu_bm
= 0x00004000,
1206 .mmu_ctpr_mask
= 0x007ffff0,
1207 .mmu_cxr_mask
= 0x0000003f,
1208 .mmu_sfsr_mask
= 0xffffffff,
1209 .mmu_trcr_mask
= 0xffffffff,
1211 .features
= CPU_DEFAULT_FEATURES
,
1214 .name
= "Ross RT620",
1215 .iu_version
= 0x1f000000,
1216 .fpu_version
= 1 << 17,
1217 .mmu_version
= 0x1f000000,
1218 .mmu_bm
= 0x00004000,
1219 .mmu_ctpr_mask
= 0x007ffff0,
1220 .mmu_cxr_mask
= 0x0000003f,
1221 .mmu_sfsr_mask
= 0xffffffff,
1222 .mmu_trcr_mask
= 0xffffffff,
1224 .features
= CPU_DEFAULT_FEATURES
,
1227 .name
= "BIT B5010",
1228 .iu_version
= 0x20000000,
1229 .fpu_version
= 0 << 17, /* B5010/B5110/B5120/B5210 */
1230 .mmu_version
= 0x20000000,
1231 .mmu_bm
= 0x00004000,
1232 .mmu_ctpr_mask
= 0x007ffff0,
1233 .mmu_cxr_mask
= 0x0000003f,
1234 .mmu_sfsr_mask
= 0xffffffff,
1235 .mmu_trcr_mask
= 0xffffffff,
1237 .features
= CPU_FEATURE_FLOAT
| CPU_FEATURE_SWAP
| CPU_FEATURE_FSQRT
|
1241 .name
= "Matsushita MN10501",
1242 .iu_version
= 0x50000000,
1243 .fpu_version
= 0 << 17,
1244 .mmu_version
= 0x50000000,
1245 .mmu_bm
= 0x00004000,
1246 .mmu_ctpr_mask
= 0x007ffff0,
1247 .mmu_cxr_mask
= 0x0000003f,
1248 .mmu_sfsr_mask
= 0xffffffff,
1249 .mmu_trcr_mask
= 0xffffffff,
1251 .features
= CPU_FEATURE_FLOAT
| CPU_FEATURE_MUL
| CPU_FEATURE_FSQRT
|
1255 .name
= "Weitek W8601",
1256 .iu_version
= 0x90 << 24, /* Impl 9, ver 0 */
1257 .fpu_version
= 3 << 17, /* FPU version 3 (Weitek WTL3170/2) */
1258 .mmu_version
= 0x10 << 24,
1259 .mmu_bm
= 0x00004000,
1260 .mmu_ctpr_mask
= 0x007ffff0,
1261 .mmu_cxr_mask
= 0x0000003f,
1262 .mmu_sfsr_mask
= 0xffffffff,
1263 .mmu_trcr_mask
= 0xffffffff,
1265 .features
= CPU_DEFAULT_FEATURES
,
1269 .iu_version
= 0xf2000000,
1270 .fpu_version
= 4 << 17, /* FPU version 4 (Meiko) */
1271 .mmu_version
= 0xf2000000,
1272 .mmu_bm
= 0x00004000,
1273 .mmu_ctpr_mask
= 0x007ffff0,
1274 .mmu_cxr_mask
= 0x0000003f,
1275 .mmu_sfsr_mask
= 0xffffffff,
1276 .mmu_trcr_mask
= 0xffffffff,
1278 .features
= CPU_DEFAULT_FEATURES
| CPU_FEATURE_TA0_SHUTDOWN
,
1282 .iu_version
= 0xf3000000,
1283 .fpu_version
= 4 << 17, /* FPU version 4 (Meiko) */
1284 .mmu_version
= 0xf3000000,
1285 .mmu_bm
= 0x00000000,
1286 .mmu_ctpr_mask
= 0x007ffff0,
1287 .mmu_cxr_mask
= 0x0000003f,
1288 .mmu_sfsr_mask
= 0xffffffff,
1289 .mmu_trcr_mask
= 0xffffffff,
1291 .features
= CPU_DEFAULT_FEATURES
| CPU_FEATURE_TA0_SHUTDOWN
|
1292 CPU_FEATURE_ASR17
| CPU_FEATURE_CACHE_CTRL
,
1297 static const char * const feature_name
[] = {
1314 static void print_features(FILE *f
, fprintf_function cpu_fprintf
,
1315 uint32_t features
, const char *prefix
)
1319 for (i
= 0; i
< ARRAY_SIZE(feature_name
); i
++)
1320 if (feature_name
[i
] && (features
& (1 << i
))) {
1322 (*cpu_fprintf
)(f
, "%s", prefix
);
1323 (*cpu_fprintf
)(f
, "%s ", feature_name
[i
]);
1327 static void add_flagname_to_bitmaps(const char *flagname
, uint32_t *features
)
1331 for (i
= 0; i
< ARRAY_SIZE(feature_name
); i
++)
1332 if (feature_name
[i
] && !strcmp(flagname
, feature_name
[i
])) {
1333 *features
|= 1 << i
;
1336 fprintf(stderr
, "CPU feature %s not found\n", flagname
);
1339 static int cpu_sparc_find_by_name(sparc_def_t
*cpu_def
, const char *cpu_model
)
1342 const sparc_def_t
*def
= NULL
;
1343 char *s
= strdup(cpu_model
);
1344 char *featurestr
, *name
= strtok(s
, ",");
1345 uint32_t plus_features
= 0;
1346 uint32_t minus_features
= 0;
1347 uint64_t iu_version
;
1348 uint32_t fpu_version
, mmu_version
, nwindows
;
1350 for (i
= 0; i
< ARRAY_SIZE(sparc_defs
); i
++) {
1351 if (strcasecmp(name
, sparc_defs
[i
].name
) == 0) {
1352 def
= &sparc_defs
[i
];
1357 memcpy(cpu_def
, def
, sizeof(*def
));
1359 featurestr
= strtok(NULL
, ",");
1360 while (featurestr
) {
1363 if (featurestr
[0] == '+') {
1364 add_flagname_to_bitmaps(featurestr
+ 1, &plus_features
);
1365 } else if (featurestr
[0] == '-') {
1366 add_flagname_to_bitmaps(featurestr
+ 1, &minus_features
);
1367 } else if ((val
= strchr(featurestr
, '='))) {
1369 if (!strcmp(featurestr
, "iu_version")) {
1372 iu_version
= strtoll(val
, &err
, 0);
1373 if (!*val
|| *err
) {
1374 fprintf(stderr
, "bad numerical value %s\n", val
);
1377 cpu_def
->iu_version
= iu_version
;
1378 #ifdef DEBUG_FEATURES
1379 fprintf(stderr
, "iu_version %" PRIx64
"\n", iu_version
);
1381 } else if (!strcmp(featurestr
, "fpu_version")) {
1384 fpu_version
= strtol(val
, &err
, 0);
1385 if (!*val
|| *err
) {
1386 fprintf(stderr
, "bad numerical value %s\n", val
);
1389 cpu_def
->fpu_version
= fpu_version
;
1390 #ifdef DEBUG_FEATURES
1391 fprintf(stderr
, "fpu_version %x\n", fpu_version
);
1393 } else if (!strcmp(featurestr
, "mmu_version")) {
1396 mmu_version
= strtol(val
, &err
, 0);
1397 if (!*val
|| *err
) {
1398 fprintf(stderr
, "bad numerical value %s\n", val
);
1401 cpu_def
->mmu_version
= mmu_version
;
1402 #ifdef DEBUG_FEATURES
1403 fprintf(stderr
, "mmu_version %x\n", mmu_version
);
1405 } else if (!strcmp(featurestr
, "nwindows")) {
1408 nwindows
= strtol(val
, &err
, 0);
1409 if (!*val
|| *err
|| nwindows
> MAX_NWINDOWS
||
1410 nwindows
< MIN_NWINDOWS
) {
1411 fprintf(stderr
, "bad numerical value %s\n", val
);
1414 cpu_def
->nwindows
= nwindows
;
1415 #ifdef DEBUG_FEATURES
1416 fprintf(stderr
, "nwindows %d\n", nwindows
);
1419 fprintf(stderr
, "unrecognized feature %s\n", featurestr
);
1423 fprintf(stderr
, "feature string `%s' not in format "
1424 "(+feature|-feature|feature=xyz)\n", featurestr
);
1427 featurestr
= strtok(NULL
, ",");
1429 cpu_def
->features
|= plus_features
;
1430 cpu_def
->features
&= ~minus_features
;
1431 #ifdef DEBUG_FEATURES
1432 print_features(stderr
, fprintf
, cpu_def
->features
, NULL
);
1442 void sparc_cpu_list(FILE *f
, fprintf_function cpu_fprintf
)
1446 for (i
= 0; i
< ARRAY_SIZE(sparc_defs
); i
++) {
1447 (*cpu_fprintf
)(f
, "Sparc %16s IU " TARGET_FMT_lx
" FPU %08x MMU %08x NWINS %d ",
1449 sparc_defs
[i
].iu_version
,
1450 sparc_defs
[i
].fpu_version
,
1451 sparc_defs
[i
].mmu_version
,
1452 sparc_defs
[i
].nwindows
);
1453 print_features(f
, cpu_fprintf
, CPU_DEFAULT_FEATURES
&
1454 ~sparc_defs
[i
].features
, "-");
1455 print_features(f
, cpu_fprintf
, ~CPU_DEFAULT_FEATURES
&
1456 sparc_defs
[i
].features
, "+");
1457 (*cpu_fprintf
)(f
, "\n");
1459 (*cpu_fprintf
)(f
, "Default CPU feature flags (use '-' to remove): ");
1460 print_features(f
, cpu_fprintf
, CPU_DEFAULT_FEATURES
, NULL
);
1461 (*cpu_fprintf
)(f
, "\n");
1462 (*cpu_fprintf
)(f
, "Available CPU feature flags (use '+' to add): ");
1463 print_features(f
, cpu_fprintf
, ~CPU_DEFAULT_FEATURES
, NULL
);
1464 (*cpu_fprintf
)(f
, "\n");
1465 (*cpu_fprintf
)(f
, "Numerical features (use '=' to set): iu_version "
1466 "fpu_version mmu_version nwindows\n");
1469 static void cpu_print_cc(FILE *f
, fprintf_function cpu_fprintf
,
1472 cpu_fprintf(f
, "%c%c%c%c", cc
& PSR_NEG
? 'N' : '-',
1473 cc
& PSR_ZERO
? 'Z' : '-', cc
& PSR_OVF
? 'V' : '-',
1474 cc
& PSR_CARRY
? 'C' : '-');
1477 #ifdef TARGET_SPARC64
1478 #define REGS_PER_LINE 4
1480 #define REGS_PER_LINE 8
1483 void cpu_dump_state(CPUState
*env
, FILE *f
, fprintf_function cpu_fprintf
,
1488 cpu_fprintf(f
, "pc: " TARGET_FMT_lx
" npc: " TARGET_FMT_lx
"\n", env
->pc
,
1490 cpu_fprintf(f
, "General Registers:\n");
1492 for (i
= 0; i
< 8; i
++) {
1493 if (i
% REGS_PER_LINE
== 0) {
1494 cpu_fprintf(f
, "%%g%d-%d:", i
, i
+ REGS_PER_LINE
- 1);
1496 cpu_fprintf(f
, " " TARGET_FMT_lx
, env
->gregs
[i
]);
1497 if (i
% REGS_PER_LINE
== REGS_PER_LINE
- 1) {
1498 cpu_fprintf(f
, "\n");
1501 cpu_fprintf(f
, "\nCurrent Register Window:\n");
1502 for (x
= 0; x
< 3; x
++) {
1503 for (i
= 0; i
< 8; i
++) {
1504 if (i
% REGS_PER_LINE
== 0) {
1505 cpu_fprintf(f
, "%%%c%d-%d: ",
1506 x
== 0 ? 'o' : (x
== 1 ? 'l' : 'i'),
1507 i
, i
+ REGS_PER_LINE
- 1);
1509 cpu_fprintf(f
, TARGET_FMT_lx
" ", env
->regwptr
[i
+ x
* 8]);
1510 if (i
% REGS_PER_LINE
== REGS_PER_LINE
- 1) {
1511 cpu_fprintf(f
, "\n");
1515 cpu_fprintf(f
, "\nFloating Point Registers:\n");
1516 for (i
= 0; i
< TARGET_FPREGS
; i
++) {
1518 cpu_fprintf(f
, "%%f%02d:", i
);
1519 cpu_fprintf(f
, " %016f", *(float *)&env
->fpr
[i
]);
1521 cpu_fprintf(f
, "\n");
1523 #ifdef TARGET_SPARC64
1524 cpu_fprintf(f
, "pstate: %08x ccr: %02x (icc: ", env
->pstate
,
1525 (unsigned)cpu_get_ccr(env
));
1526 cpu_print_cc(f
, cpu_fprintf
, cpu_get_ccr(env
) << PSR_CARRY_SHIFT
);
1527 cpu_fprintf(f
, " xcc: ");
1528 cpu_print_cc(f
, cpu_fprintf
, cpu_get_ccr(env
) << (PSR_CARRY_SHIFT
- 4));
1529 cpu_fprintf(f
, ") asi: %02x tl: %d pil: %x\n", env
->asi
, env
->tl
,
1531 cpu_fprintf(f
, "cansave: %d canrestore: %d otherwin: %d wstate: %d "
1532 "cleanwin: %d cwp: %d\n",
1533 env
->cansave
, env
->canrestore
, env
->otherwin
, env
->wstate
,
1534 env
->cleanwin
, env
->nwindows
- 1 - env
->cwp
);
1535 cpu_fprintf(f
, "fsr: " TARGET_FMT_lx
" y: " TARGET_FMT_lx
" fprs: "
1536 TARGET_FMT_lx
"\n", env
->fsr
, env
->y
, env
->fprs
);
1538 cpu_fprintf(f
, "psr: %08x (icc: ", cpu_get_psr(env
));
1539 cpu_print_cc(f
, cpu_fprintf
, cpu_get_psr(env
));
1540 cpu_fprintf(f
, " SPE: %c%c%c) wim: %08x\n", env
->psrs
? 'S' : '-',
1541 env
->psrps
? 'P' : '-', env
->psret
? 'E' : '-',
1543 cpu_fprintf(f
, "fsr: " TARGET_FMT_lx
" y: " TARGET_FMT_lx
"\n",