linux-user: set ppc64/ppc64le default CPU to POWER8
[qemu.git] / target-arm / cpu.h
blob3cbda735781eb104c03b59dce5f83ad31925a3ff
1 /*
2 * ARM virtual CPU header
4 * Copyright (c) 2003 Fabrice Bellard
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
16 * You should have received a copy of the GNU Lesser General Public
17 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
19 #ifndef CPU_ARM_H
20 #define CPU_ARM_H
23 #include "kvm-consts.h"
25 #if defined(TARGET_AARCH64)
26 /* AArch64 definitions */
27 # define TARGET_LONG_BITS 64
28 #else
29 # define TARGET_LONG_BITS 32
30 #endif
32 #define TARGET_IS_BIENDIAN 1
34 #define CPUArchState struct CPUARMState
36 #include "qemu-common.h"
37 #include "exec/cpu-defs.h"
39 #include "fpu/softfloat.h"
41 #define EXCP_UDEF 1 /* undefined instruction */
42 #define EXCP_SWI 2 /* software interrupt */
43 #define EXCP_PREFETCH_ABORT 3
44 #define EXCP_DATA_ABORT 4
45 #define EXCP_IRQ 5
46 #define EXCP_FIQ 6
47 #define EXCP_BKPT 7
48 #define EXCP_EXCEPTION_EXIT 8 /* Return from v7M exception. */
49 #define EXCP_KERNEL_TRAP 9 /* Jumped to kernel code page. */
50 #define EXCP_STREX 10
51 #define EXCP_HVC 11 /* HyperVisor Call */
52 #define EXCP_HYP_TRAP 12
53 #define EXCP_SMC 13 /* Secure Monitor Call */
54 #define EXCP_VIRQ 14
55 #define EXCP_VFIQ 15
56 #define EXCP_SEMIHOST 16 /* semihosting call (A64 only) */
58 #define ARMV7M_EXCP_RESET 1
59 #define ARMV7M_EXCP_NMI 2
60 #define ARMV7M_EXCP_HARD 3
61 #define ARMV7M_EXCP_MEM 4
62 #define ARMV7M_EXCP_BUS 5
63 #define ARMV7M_EXCP_USAGE 6
64 #define ARMV7M_EXCP_SVC 11
65 #define ARMV7M_EXCP_DEBUG 12
66 #define ARMV7M_EXCP_PENDSV 14
67 #define ARMV7M_EXCP_SYSTICK 15
69 /* ARM-specific interrupt pending bits. */
70 #define CPU_INTERRUPT_FIQ CPU_INTERRUPT_TGT_EXT_1
71 #define CPU_INTERRUPT_VIRQ CPU_INTERRUPT_TGT_EXT_2
72 #define CPU_INTERRUPT_VFIQ CPU_INTERRUPT_TGT_EXT_3
74 /* The usual mapping for an AArch64 system register to its AArch32
75 * counterpart is for the 32 bit world to have access to the lower
76 * half only (with writes leaving the upper half untouched). It's
77 * therefore useful to be able to pass TCG the offset of the least
78 * significant half of a uint64_t struct member.
80 #ifdef HOST_WORDS_BIGENDIAN
81 #define offsetoflow32(S, M) (offsetof(S, M) + sizeof(uint32_t))
82 #define offsetofhigh32(S, M) offsetof(S, M)
83 #else
84 #define offsetoflow32(S, M) offsetof(S, M)
85 #define offsetofhigh32(S, M) (offsetof(S, M) + sizeof(uint32_t))
86 #endif
88 /* Meanings of the ARMCPU object's four inbound GPIO lines */
89 #define ARM_CPU_IRQ 0
90 #define ARM_CPU_FIQ 1
91 #define ARM_CPU_VIRQ 2
92 #define ARM_CPU_VFIQ 3
94 struct arm_boot_info;
96 #define NB_MMU_MODES 7
97 #define TARGET_INSN_START_EXTRA_WORDS 1
99 /* We currently assume float and double are IEEE single and double
100 precision respectively.
101 Doing runtime conversions is tricky because VFP registers may contain
102 integer values (eg. as the result of a FTOSI instruction).
103 s<2n> maps to the least significant half of d<n>
104 s<2n+1> maps to the most significant half of d<n>
107 /* CPU state for each instance of a generic timer (in cp15 c14) */
108 typedef struct ARMGenericTimer {
109 uint64_t cval; /* Timer CompareValue register */
110 uint64_t ctl; /* Timer Control register */
111 } ARMGenericTimer;
113 #define GTIMER_PHYS 0
114 #define GTIMER_VIRT 1
115 #define GTIMER_HYP 2
116 #define GTIMER_SEC 3
117 #define NUM_GTIMERS 4
119 typedef struct {
120 uint64_t raw_tcr;
121 uint32_t mask;
122 uint32_t base_mask;
123 } TCR;
125 typedef struct CPUARMState {
126 /* Regs for current mode. */
127 uint32_t regs[16];
129 /* 32/64 switch only happens when taking and returning from
130 * exceptions so the overlap semantics are taken care of then
131 * instead of having a complicated union.
133 /* Regs for A64 mode. */
134 uint64_t xregs[32];
135 uint64_t pc;
136 /* PSTATE isn't an architectural register for ARMv8. However, it is
137 * convenient for us to assemble the underlying state into a 32 bit format
138 * identical to the architectural format used for the SPSR. (This is also
139 * what the Linux kernel's 'pstate' field in signal handlers and KVM's
140 * 'pstate' register are.) Of the PSTATE bits:
141 * NZCV are kept in the split out env->CF/VF/NF/ZF, (which have the same
142 * semantics as for AArch32, as described in the comments on each field)
143 * nRW (also known as M[4]) is kept, inverted, in env->aarch64
144 * DAIF (exception masks) are kept in env->daif
145 * all other bits are stored in their correct places in env->pstate
147 uint32_t pstate;
148 uint32_t aarch64; /* 1 if CPU is in aarch64 state; inverse of PSTATE.nRW */
150 /* Frequently accessed CPSR bits are stored separately for efficiency.
151 This contains all the other bits. Use cpsr_{read,write} to access
152 the whole CPSR. */
153 uint32_t uncached_cpsr;
154 uint32_t spsr;
156 /* Banked registers. */
157 uint64_t banked_spsr[8];
158 uint32_t banked_r13[8];
159 uint32_t banked_r14[8];
161 /* These hold r8-r12. */
162 uint32_t usr_regs[5];
163 uint32_t fiq_regs[5];
165 /* cpsr flag cache for faster execution */
166 uint32_t CF; /* 0 or 1 */
167 uint32_t VF; /* V is the bit 31. All other bits are undefined */
168 uint32_t NF; /* N is bit 31. All other bits are undefined. */
169 uint32_t ZF; /* Z set if zero. */
170 uint32_t QF; /* 0 or 1 */
171 uint32_t GE; /* cpsr[19:16] */
172 uint32_t thumb; /* cpsr[5]. 0 = arm mode, 1 = thumb mode. */
173 uint32_t condexec_bits; /* IT bits. cpsr[15:10,26:25]. */
174 uint64_t daif; /* exception masks, in the bits they are in PSTATE */
176 uint64_t elr_el[4]; /* AArch64 exception link regs */
177 uint64_t sp_el[4]; /* AArch64 banked stack pointers */
179 /* System control coprocessor (cp15) */
180 struct {
181 uint32_t c0_cpuid;
182 union { /* Cache size selection */
183 struct {
184 uint64_t _unused_csselr0;
185 uint64_t csselr_ns;
186 uint64_t _unused_csselr1;
187 uint64_t csselr_s;
189 uint64_t csselr_el[4];
191 union { /* System control register. */
192 struct {
193 uint64_t _unused_sctlr;
194 uint64_t sctlr_ns;
195 uint64_t hsctlr;
196 uint64_t sctlr_s;
198 uint64_t sctlr_el[4];
200 uint64_t cpacr_el1; /* Architectural feature access control register */
201 uint64_t cptr_el[4]; /* ARMv8 feature trap registers */
202 uint32_t c1_xscaleauxcr; /* XScale auxiliary control register. */
203 uint64_t sder; /* Secure debug enable register. */
204 uint32_t nsacr; /* Non-secure access control register. */
205 union { /* MMU translation table base 0. */
206 struct {
207 uint64_t _unused_ttbr0_0;
208 uint64_t ttbr0_ns;
209 uint64_t _unused_ttbr0_1;
210 uint64_t ttbr0_s;
212 uint64_t ttbr0_el[4];
214 union { /* MMU translation table base 1. */
215 struct {
216 uint64_t _unused_ttbr1_0;
217 uint64_t ttbr1_ns;
218 uint64_t _unused_ttbr1_1;
219 uint64_t ttbr1_s;
221 uint64_t ttbr1_el[4];
223 uint64_t vttbr_el2; /* Virtualization Translation Table Base. */
224 /* MMU translation table base control. */
225 TCR tcr_el[4];
226 TCR vtcr_el2; /* Virtualization Translation Control. */
227 uint32_t c2_data; /* MPU data cacheable bits. */
228 uint32_t c2_insn; /* MPU instruction cacheable bits. */
229 union { /* MMU domain access control register
230 * MPU write buffer control.
232 struct {
233 uint64_t dacr_ns;
234 uint64_t dacr_s;
236 struct {
237 uint64_t dacr32_el2;
240 uint32_t pmsav5_data_ap; /* PMSAv5 MPU data access permissions */
241 uint32_t pmsav5_insn_ap; /* PMSAv5 MPU insn access permissions */
242 uint64_t hcr_el2; /* Hypervisor configuration register */
243 uint64_t scr_el3; /* Secure configuration register. */
244 union { /* Fault status registers. */
245 struct {
246 uint64_t ifsr_ns;
247 uint64_t ifsr_s;
249 struct {
250 uint64_t ifsr32_el2;
253 union {
254 struct {
255 uint64_t _unused_dfsr;
256 uint64_t dfsr_ns;
257 uint64_t hsr;
258 uint64_t dfsr_s;
260 uint64_t esr_el[4];
262 uint32_t c6_region[8]; /* MPU base/size registers. */
263 union { /* Fault address registers. */
264 struct {
265 uint64_t _unused_far0;
266 #ifdef HOST_WORDS_BIGENDIAN
267 uint32_t ifar_ns;
268 uint32_t dfar_ns;
269 uint32_t ifar_s;
270 uint32_t dfar_s;
271 #else
272 uint32_t dfar_ns;
273 uint32_t ifar_ns;
274 uint32_t dfar_s;
275 uint32_t ifar_s;
276 #endif
277 uint64_t _unused_far3;
279 uint64_t far_el[4];
281 uint64_t hpfar_el2;
282 union { /* Translation result. */
283 struct {
284 uint64_t _unused_par_0;
285 uint64_t par_ns;
286 uint64_t _unused_par_1;
287 uint64_t par_s;
289 uint64_t par_el[4];
292 uint32_t c6_rgnr;
294 uint32_t c9_insn; /* Cache lockdown registers. */
295 uint32_t c9_data;
296 uint64_t c9_pmcr; /* performance monitor control register */
297 uint64_t c9_pmcnten; /* perf monitor counter enables */
298 uint32_t c9_pmovsr; /* perf monitor overflow status */
299 uint32_t c9_pmxevtyper; /* perf monitor event type */
300 uint32_t c9_pmuserenr; /* perf monitor user enable */
301 uint32_t c9_pminten; /* perf monitor interrupt enables */
302 union { /* Memory attribute redirection */
303 struct {
304 #ifdef HOST_WORDS_BIGENDIAN
305 uint64_t _unused_mair_0;
306 uint32_t mair1_ns;
307 uint32_t mair0_ns;
308 uint64_t _unused_mair_1;
309 uint32_t mair1_s;
310 uint32_t mair0_s;
311 #else
312 uint64_t _unused_mair_0;
313 uint32_t mair0_ns;
314 uint32_t mair1_ns;
315 uint64_t _unused_mair_1;
316 uint32_t mair0_s;
317 uint32_t mair1_s;
318 #endif
320 uint64_t mair_el[4];
322 union { /* vector base address register */
323 struct {
324 uint64_t _unused_vbar;
325 uint64_t vbar_ns;
326 uint64_t hvbar;
327 uint64_t vbar_s;
329 uint64_t vbar_el[4];
331 uint32_t mvbar; /* (monitor) vector base address register */
332 struct { /* FCSE PID. */
333 uint32_t fcseidr_ns;
334 uint32_t fcseidr_s;
336 union { /* Context ID. */
337 struct {
338 uint64_t _unused_contextidr_0;
339 uint64_t contextidr_ns;
340 uint64_t _unused_contextidr_1;
341 uint64_t contextidr_s;
343 uint64_t contextidr_el[4];
345 union { /* User RW Thread register. */
346 struct {
347 uint64_t tpidrurw_ns;
348 uint64_t tpidrprw_ns;
349 uint64_t htpidr;
350 uint64_t _tpidr_el3;
352 uint64_t tpidr_el[4];
354 /* The secure banks of these registers don't map anywhere */
355 uint64_t tpidrurw_s;
356 uint64_t tpidrprw_s;
357 uint64_t tpidruro_s;
359 union { /* User RO Thread register. */
360 uint64_t tpidruro_ns;
361 uint64_t tpidrro_el[1];
363 uint64_t c14_cntfrq; /* Counter Frequency register */
364 uint64_t c14_cntkctl; /* Timer Control register */
365 uint32_t cnthctl_el2; /* Counter/Timer Hyp Control register */
366 uint64_t cntvoff_el2; /* Counter Virtual Offset register */
367 ARMGenericTimer c14_timer[NUM_GTIMERS];
368 uint32_t c15_cpar; /* XScale Coprocessor Access Register */
369 uint32_t c15_ticonfig; /* TI925T configuration byte. */
370 uint32_t c15_i_max; /* Maximum D-cache dirty line index. */
371 uint32_t c15_i_min; /* Minimum D-cache dirty line index. */
372 uint32_t c15_threadid; /* TI debugger thread-ID. */
373 uint32_t c15_config_base_address; /* SCU base address. */
374 uint32_t c15_diagnostic; /* diagnostic register */
375 uint32_t c15_power_diagnostic;
376 uint32_t c15_power_control; /* power control */
377 uint64_t dbgbvr[16]; /* breakpoint value registers */
378 uint64_t dbgbcr[16]; /* breakpoint control registers */
379 uint64_t dbgwvr[16]; /* watchpoint value registers */
380 uint64_t dbgwcr[16]; /* watchpoint control registers */
381 uint64_t mdscr_el1;
382 uint64_t oslsr_el1; /* OS Lock Status */
383 uint64_t mdcr_el2;
384 uint64_t mdcr_el3;
385 /* If the counter is enabled, this stores the last time the counter
386 * was reset. Otherwise it stores the counter value
388 uint64_t c15_ccnt;
389 uint64_t pmccfiltr_el0; /* Performance Monitor Filter Register */
390 uint64_t vpidr_el2; /* Virtualization Processor ID Register */
391 uint64_t vmpidr_el2; /* Virtualization Multiprocessor ID Register */
392 } cp15;
394 struct {
395 uint32_t other_sp;
396 uint32_t vecbase;
397 uint32_t basepri;
398 uint32_t control;
399 int current_sp;
400 int exception;
401 } v7m;
403 /* Information associated with an exception about to be taken:
404 * code which raises an exception must set cs->exception_index and
405 * the relevant parts of this structure; the cpu_do_interrupt function
406 * will then set the guest-visible registers as part of the exception
407 * entry process.
409 struct {
410 uint32_t syndrome; /* AArch64 format syndrome register */
411 uint32_t fsr; /* AArch32 format fault status register info */
412 uint64_t vaddress; /* virtual addr associated with exception, if any */
413 uint32_t target_el; /* EL the exception should be targeted for */
414 /* If we implement EL2 we will also need to store information
415 * about the intermediate physical address for stage 2 faults.
417 } exception;
419 /* Thumb-2 EE state. */
420 uint32_t teecr;
421 uint32_t teehbr;
423 /* VFP coprocessor state. */
424 struct {
425 /* VFP/Neon register state. Note that the mapping between S, D and Q
426 * views of the register bank differs between AArch64 and AArch32:
427 * In AArch32:
428 * Qn = regs[2n+1]:regs[2n]
429 * Dn = regs[n]
430 * Sn = regs[n/2] bits 31..0 for even n, and bits 63..32 for odd n
431 * (and regs[32] to regs[63] are inaccessible)
432 * In AArch64:
433 * Qn = regs[2n+1]:regs[2n]
434 * Dn = regs[2n]
435 * Sn = regs[2n] bits 31..0
436 * This corresponds to the architecturally defined mapping between
437 * the two execution states, and means we do not need to explicitly
438 * map these registers when changing states.
440 float64 regs[64];
442 uint32_t xregs[16];
443 /* We store these fpcsr fields separately for convenience. */
444 int vec_len;
445 int vec_stride;
447 /* scratch space when Tn are not sufficient. */
448 uint32_t scratch[8];
450 /* fp_status is the "normal" fp status. standard_fp_status retains
451 * values corresponding to the ARM "Standard FPSCR Value", ie
452 * default-NaN, flush-to-zero, round-to-nearest and is used by
453 * any operations (generally Neon) which the architecture defines
454 * as controlled by the standard FPSCR value rather than the FPSCR.
456 * To avoid having to transfer exception bits around, we simply
457 * say that the FPSCR cumulative exception flags are the logical
458 * OR of the flags in the two fp statuses. This relies on the
459 * only thing which needs to read the exception flags being
460 * an explicit FPSCR read.
462 float_status fp_status;
463 float_status standard_fp_status;
464 } vfp;
465 uint64_t exclusive_addr;
466 uint64_t exclusive_val;
467 uint64_t exclusive_high;
468 #if defined(CONFIG_USER_ONLY)
469 uint64_t exclusive_test;
470 uint32_t exclusive_info;
471 #endif
473 /* iwMMXt coprocessor state. */
474 struct {
475 uint64_t regs[16];
476 uint64_t val;
478 uint32_t cregs[16];
479 } iwmmxt;
481 /* For mixed endian mode. */
482 bool bswap_code;
484 #if defined(CONFIG_USER_ONLY)
485 /* For usermode syscall translation. */
486 int eabi;
487 #endif
489 struct CPUBreakpoint *cpu_breakpoint[16];
490 struct CPUWatchpoint *cpu_watchpoint[16];
492 CPU_COMMON
494 /* These fields after the common ones so they are preserved on reset. */
496 /* Internal CPU feature flags. */
497 uint64_t features;
499 /* PMSAv7 MPU */
500 struct {
501 uint32_t *drbar;
502 uint32_t *drsr;
503 uint32_t *dracr;
504 } pmsav7;
506 void *nvic;
507 const struct arm_boot_info *boot_info;
508 } CPUARMState;
510 #include "cpu-qom.h"
512 ARMCPU *cpu_arm_init(const char *cpu_model);
513 int cpu_arm_exec(CPUState *cpu);
514 target_ulong do_arm_semihosting(CPUARMState *env);
515 void aarch64_sync_32_to_64(CPUARMState *env);
516 void aarch64_sync_64_to_32(CPUARMState *env);
518 static inline bool is_a64(CPUARMState *env)
520 return env->aarch64;
523 /* you can call this signal handler from your SIGBUS and SIGSEGV
524 signal handlers to inform the virtual CPU of exceptions. non zero
525 is returned if the signal was handled by the virtual CPU. */
526 int cpu_arm_signal_handler(int host_signum, void *pinfo,
527 void *puc);
530 * pmccntr_sync
531 * @env: CPUARMState
533 * Synchronises the counter in the PMCCNTR. This must always be called twice,
534 * once before any action that might affect the timer and again afterwards.
535 * The function is used to swap the state of the register if required.
536 * This only happens when not in user mode (!CONFIG_USER_ONLY)
538 void pmccntr_sync(CPUARMState *env);
540 /* SCTLR bit meanings. Several bits have been reused in newer
541 * versions of the architecture; in that case we define constants
542 * for both old and new bit meanings. Code which tests against those
543 * bits should probably check or otherwise arrange that the CPU
544 * is the architectural version it expects.
546 #define SCTLR_M (1U << 0)
547 #define SCTLR_A (1U << 1)
548 #define SCTLR_C (1U << 2)
549 #define SCTLR_W (1U << 3) /* up to v6; RAO in v7 */
550 #define SCTLR_SA (1U << 3)
551 #define SCTLR_P (1U << 4) /* up to v5; RAO in v6 and v7 */
552 #define SCTLR_SA0 (1U << 4) /* v8 onward, AArch64 only */
553 #define SCTLR_D (1U << 5) /* up to v5; RAO in v6 */
554 #define SCTLR_CP15BEN (1U << 5) /* v7 onward */
555 #define SCTLR_L (1U << 6) /* up to v5; RAO in v6 and v7; RAZ in v8 */
556 #define SCTLR_B (1U << 7) /* up to v6; RAZ in v7 */
557 #define SCTLR_ITD (1U << 7) /* v8 onward */
558 #define SCTLR_S (1U << 8) /* up to v6; RAZ in v7 */
559 #define SCTLR_SED (1U << 8) /* v8 onward */
560 #define SCTLR_R (1U << 9) /* up to v6; RAZ in v7 */
561 #define SCTLR_UMA (1U << 9) /* v8 onward, AArch64 only */
562 #define SCTLR_F (1U << 10) /* up to v6 */
563 #define SCTLR_SW (1U << 10) /* v7 onward */
564 #define SCTLR_Z (1U << 11)
565 #define SCTLR_I (1U << 12)
566 #define SCTLR_V (1U << 13)
567 #define SCTLR_RR (1U << 14) /* up to v7 */
568 #define SCTLR_DZE (1U << 14) /* v8 onward, AArch64 only */
569 #define SCTLR_L4 (1U << 15) /* up to v6; RAZ in v7 */
570 #define SCTLR_UCT (1U << 15) /* v8 onward, AArch64 only */
571 #define SCTLR_DT (1U << 16) /* up to ??, RAO in v6 and v7 */
572 #define SCTLR_nTWI (1U << 16) /* v8 onward */
573 #define SCTLR_HA (1U << 17)
574 #define SCTLR_BR (1U << 17) /* PMSA only */
575 #define SCTLR_IT (1U << 18) /* up to ??, RAO in v6 and v7 */
576 #define SCTLR_nTWE (1U << 18) /* v8 onward */
577 #define SCTLR_WXN (1U << 19)
578 #define SCTLR_ST (1U << 20) /* up to ??, RAZ in v6 */
579 #define SCTLR_UWXN (1U << 20) /* v7 onward */
580 #define SCTLR_FI (1U << 21)
581 #define SCTLR_U (1U << 22)
582 #define SCTLR_XP (1U << 23) /* up to v6; v7 onward RAO */
583 #define SCTLR_VE (1U << 24) /* up to v7 */
584 #define SCTLR_E0E (1U << 24) /* v8 onward, AArch64 only */
585 #define SCTLR_EE (1U << 25)
586 #define SCTLR_L2 (1U << 26) /* up to v6, RAZ in v7 */
587 #define SCTLR_UCI (1U << 26) /* v8 onward, AArch64 only */
588 #define SCTLR_NMFI (1U << 27)
589 #define SCTLR_TRE (1U << 28)
590 #define SCTLR_AFE (1U << 29)
591 #define SCTLR_TE (1U << 30)
593 #define CPTR_TCPAC (1U << 31)
594 #define CPTR_TTA (1U << 20)
595 #define CPTR_TFP (1U << 10)
597 #define MDCR_EPMAD (1U << 21)
598 #define MDCR_EDAD (1U << 20)
599 #define MDCR_SPME (1U << 17)
600 #define MDCR_SDD (1U << 16)
601 #define MDCR_TDRA (1U << 11)
602 #define MDCR_TDOSA (1U << 10)
603 #define MDCR_TDA (1U << 9)
604 #define MDCR_TDE (1U << 8)
605 #define MDCR_HPME (1U << 7)
606 #define MDCR_TPM (1U << 6)
607 #define MDCR_TPMCR (1U << 5)
609 #define CPSR_M (0x1fU)
610 #define CPSR_T (1U << 5)
611 #define CPSR_F (1U << 6)
612 #define CPSR_I (1U << 7)
613 #define CPSR_A (1U << 8)
614 #define CPSR_E (1U << 9)
615 #define CPSR_IT_2_7 (0xfc00U)
616 #define CPSR_GE (0xfU << 16)
617 #define CPSR_IL (1U << 20)
618 /* Note that the RESERVED bits include bit 21, which is PSTATE_SS in
619 * an AArch64 SPSR but RES0 in AArch32 SPSR and CPSR. In QEMU we use
620 * env->uncached_cpsr bit 21 to store PSTATE.SS when executing in AArch32,
621 * where it is live state but not accessible to the AArch32 code.
623 #define CPSR_RESERVED (0x7U << 21)
624 #define CPSR_J (1U << 24)
625 #define CPSR_IT_0_1 (3U << 25)
626 #define CPSR_Q (1U << 27)
627 #define CPSR_V (1U << 28)
628 #define CPSR_C (1U << 29)
629 #define CPSR_Z (1U << 30)
630 #define CPSR_N (1U << 31)
631 #define CPSR_NZCV (CPSR_N | CPSR_Z | CPSR_C | CPSR_V)
632 #define CPSR_AIF (CPSR_A | CPSR_I | CPSR_F)
634 #define CPSR_IT (CPSR_IT_0_1 | CPSR_IT_2_7)
635 #define CACHED_CPSR_BITS (CPSR_T | CPSR_AIF | CPSR_GE | CPSR_IT | CPSR_Q \
636 | CPSR_NZCV)
637 /* Bits writable in user mode. */
638 #define CPSR_USER (CPSR_NZCV | CPSR_Q | CPSR_GE)
639 /* Execution state bits. MRS read as zero, MSR writes ignored. */
640 #define CPSR_EXEC (CPSR_T | CPSR_IT | CPSR_J | CPSR_IL)
641 /* Mask of bits which may be set by exception return copying them from SPSR */
642 #define CPSR_ERET_MASK (~CPSR_RESERVED)
644 #define TTBCR_N (7U << 0) /* TTBCR.EAE==0 */
645 #define TTBCR_T0SZ (7U << 0) /* TTBCR.EAE==1 */
646 #define TTBCR_PD0 (1U << 4)
647 #define TTBCR_PD1 (1U << 5)
648 #define TTBCR_EPD0 (1U << 7)
649 #define TTBCR_IRGN0 (3U << 8)
650 #define TTBCR_ORGN0 (3U << 10)
651 #define TTBCR_SH0 (3U << 12)
652 #define TTBCR_T1SZ (3U << 16)
653 #define TTBCR_A1 (1U << 22)
654 #define TTBCR_EPD1 (1U << 23)
655 #define TTBCR_IRGN1 (3U << 24)
656 #define TTBCR_ORGN1 (3U << 26)
657 #define TTBCR_SH1 (1U << 28)
658 #define TTBCR_EAE (1U << 31)
660 /* Bit definitions for ARMv8 SPSR (PSTATE) format.
661 * Only these are valid when in AArch64 mode; in
662 * AArch32 mode SPSRs are basically CPSR-format.
664 #define PSTATE_SP (1U)
665 #define PSTATE_M (0xFU)
666 #define PSTATE_nRW (1U << 4)
667 #define PSTATE_F (1U << 6)
668 #define PSTATE_I (1U << 7)
669 #define PSTATE_A (1U << 8)
670 #define PSTATE_D (1U << 9)
671 #define PSTATE_IL (1U << 20)
672 #define PSTATE_SS (1U << 21)
673 #define PSTATE_V (1U << 28)
674 #define PSTATE_C (1U << 29)
675 #define PSTATE_Z (1U << 30)
676 #define PSTATE_N (1U << 31)
677 #define PSTATE_NZCV (PSTATE_N | PSTATE_Z | PSTATE_C | PSTATE_V)
678 #define PSTATE_DAIF (PSTATE_D | PSTATE_A | PSTATE_I | PSTATE_F)
679 #define CACHED_PSTATE_BITS (PSTATE_NZCV | PSTATE_DAIF)
680 /* Mode values for AArch64 */
681 #define PSTATE_MODE_EL3h 13
682 #define PSTATE_MODE_EL3t 12
683 #define PSTATE_MODE_EL2h 9
684 #define PSTATE_MODE_EL2t 8
685 #define PSTATE_MODE_EL1h 5
686 #define PSTATE_MODE_EL1t 4
687 #define PSTATE_MODE_EL0t 0
689 /* Map EL and handler into a PSTATE_MODE. */
690 static inline unsigned int aarch64_pstate_mode(unsigned int el, bool handler)
692 return (el << 2) | handler;
695 /* Return the current PSTATE value. For the moment we don't support 32<->64 bit
696 * interprocessing, so we don't attempt to sync with the cpsr state used by
697 * the 32 bit decoder.
699 static inline uint32_t pstate_read(CPUARMState *env)
701 int ZF;
703 ZF = (env->ZF == 0);
704 return (env->NF & 0x80000000) | (ZF << 30)
705 | (env->CF << 29) | ((env->VF & 0x80000000) >> 3)
706 | env->pstate | env->daif;
709 static inline void pstate_write(CPUARMState *env, uint32_t val)
711 env->ZF = (~val) & PSTATE_Z;
712 env->NF = val;
713 env->CF = (val >> 29) & 1;
714 env->VF = (val << 3) & 0x80000000;
715 env->daif = val & PSTATE_DAIF;
716 env->pstate = val & ~CACHED_PSTATE_BITS;
719 /* Return the current CPSR value. */
720 uint32_t cpsr_read(CPUARMState *env);
721 /* Set the CPSR. Note that some bits of mask must be all-set or all-clear. */
722 void cpsr_write(CPUARMState *env, uint32_t val, uint32_t mask);
724 /* Return the current xPSR value. */
725 static inline uint32_t xpsr_read(CPUARMState *env)
727 int ZF;
728 ZF = (env->ZF == 0);
729 return (env->NF & 0x80000000) | (ZF << 30)
730 | (env->CF << 29) | ((env->VF & 0x80000000) >> 3) | (env->QF << 27)
731 | (env->thumb << 24) | ((env->condexec_bits & 3) << 25)
732 | ((env->condexec_bits & 0xfc) << 8)
733 | env->v7m.exception;
736 /* Set the xPSR. Note that some bits of mask must be all-set or all-clear. */
737 static inline void xpsr_write(CPUARMState *env, uint32_t val, uint32_t mask)
739 if (mask & CPSR_NZCV) {
740 env->ZF = (~val) & CPSR_Z;
741 env->NF = val;
742 env->CF = (val >> 29) & 1;
743 env->VF = (val << 3) & 0x80000000;
745 if (mask & CPSR_Q)
746 env->QF = ((val & CPSR_Q) != 0);
747 if (mask & (1 << 24))
748 env->thumb = ((val & (1 << 24)) != 0);
749 if (mask & CPSR_IT_0_1) {
750 env->condexec_bits &= ~3;
751 env->condexec_bits |= (val >> 25) & 3;
753 if (mask & CPSR_IT_2_7) {
754 env->condexec_bits &= 3;
755 env->condexec_bits |= (val >> 8) & 0xfc;
757 if (mask & 0x1ff) {
758 env->v7m.exception = val & 0x1ff;
762 #define HCR_VM (1ULL << 0)
763 #define HCR_SWIO (1ULL << 1)
764 #define HCR_PTW (1ULL << 2)
765 #define HCR_FMO (1ULL << 3)
766 #define HCR_IMO (1ULL << 4)
767 #define HCR_AMO (1ULL << 5)
768 #define HCR_VF (1ULL << 6)
769 #define HCR_VI (1ULL << 7)
770 #define HCR_VSE (1ULL << 8)
771 #define HCR_FB (1ULL << 9)
772 #define HCR_BSU_MASK (3ULL << 10)
773 #define HCR_DC (1ULL << 12)
774 #define HCR_TWI (1ULL << 13)
775 #define HCR_TWE (1ULL << 14)
776 #define HCR_TID0 (1ULL << 15)
777 #define HCR_TID1 (1ULL << 16)
778 #define HCR_TID2 (1ULL << 17)
779 #define HCR_TID3 (1ULL << 18)
780 #define HCR_TSC (1ULL << 19)
781 #define HCR_TIDCP (1ULL << 20)
782 #define HCR_TACR (1ULL << 21)
783 #define HCR_TSW (1ULL << 22)
784 #define HCR_TPC (1ULL << 23)
785 #define HCR_TPU (1ULL << 24)
786 #define HCR_TTLB (1ULL << 25)
787 #define HCR_TVM (1ULL << 26)
788 #define HCR_TGE (1ULL << 27)
789 #define HCR_TDZ (1ULL << 28)
790 #define HCR_HCD (1ULL << 29)
791 #define HCR_TRVM (1ULL << 30)
792 #define HCR_RW (1ULL << 31)
793 #define HCR_CD (1ULL << 32)
794 #define HCR_ID (1ULL << 33)
795 #define HCR_MASK ((1ULL << 34) - 1)
797 #define SCR_NS (1U << 0)
798 #define SCR_IRQ (1U << 1)
799 #define SCR_FIQ (1U << 2)
800 #define SCR_EA (1U << 3)
801 #define SCR_FW (1U << 4)
802 #define SCR_AW (1U << 5)
803 #define SCR_NET (1U << 6)
804 #define SCR_SMD (1U << 7)
805 #define SCR_HCE (1U << 8)
806 #define SCR_SIF (1U << 9)
807 #define SCR_RW (1U << 10)
808 #define SCR_ST (1U << 11)
809 #define SCR_TWI (1U << 12)
810 #define SCR_TWE (1U << 13)
811 #define SCR_AARCH32_MASK (0x3fff & ~(SCR_RW | SCR_ST))
812 #define SCR_AARCH64_MASK (0x3fff & ~SCR_NET)
814 /* Return the current FPSCR value. */
815 uint32_t vfp_get_fpscr(CPUARMState *env);
816 void vfp_set_fpscr(CPUARMState *env, uint32_t val);
818 /* For A64 the FPSCR is split into two logically distinct registers,
819 * FPCR and FPSR. However since they still use non-overlapping bits
820 * we store the underlying state in fpscr and just mask on read/write.
822 #define FPSR_MASK 0xf800009f
823 #define FPCR_MASK 0x07f79f00
824 static inline uint32_t vfp_get_fpsr(CPUARMState *env)
826 return vfp_get_fpscr(env) & FPSR_MASK;
829 static inline void vfp_set_fpsr(CPUARMState *env, uint32_t val)
831 uint32_t new_fpscr = (vfp_get_fpscr(env) & ~FPSR_MASK) | (val & FPSR_MASK);
832 vfp_set_fpscr(env, new_fpscr);
835 static inline uint32_t vfp_get_fpcr(CPUARMState *env)
837 return vfp_get_fpscr(env) & FPCR_MASK;
840 static inline void vfp_set_fpcr(CPUARMState *env, uint32_t val)
842 uint32_t new_fpscr = (vfp_get_fpscr(env) & ~FPCR_MASK) | (val & FPCR_MASK);
843 vfp_set_fpscr(env, new_fpscr);
846 enum arm_cpu_mode {
847 ARM_CPU_MODE_USR = 0x10,
848 ARM_CPU_MODE_FIQ = 0x11,
849 ARM_CPU_MODE_IRQ = 0x12,
850 ARM_CPU_MODE_SVC = 0x13,
851 ARM_CPU_MODE_MON = 0x16,
852 ARM_CPU_MODE_ABT = 0x17,
853 ARM_CPU_MODE_HYP = 0x1a,
854 ARM_CPU_MODE_UND = 0x1b,
855 ARM_CPU_MODE_SYS = 0x1f
858 /* VFP system registers. */
859 #define ARM_VFP_FPSID 0
860 #define ARM_VFP_FPSCR 1
861 #define ARM_VFP_MVFR2 5
862 #define ARM_VFP_MVFR1 6
863 #define ARM_VFP_MVFR0 7
864 #define ARM_VFP_FPEXC 8
865 #define ARM_VFP_FPINST 9
866 #define ARM_VFP_FPINST2 10
868 /* iwMMXt coprocessor control registers. */
869 #define ARM_IWMMXT_wCID 0
870 #define ARM_IWMMXT_wCon 1
871 #define ARM_IWMMXT_wCSSF 2
872 #define ARM_IWMMXT_wCASF 3
873 #define ARM_IWMMXT_wCGR0 8
874 #define ARM_IWMMXT_wCGR1 9
875 #define ARM_IWMMXT_wCGR2 10
876 #define ARM_IWMMXT_wCGR3 11
878 /* If adding a feature bit which corresponds to a Linux ELF
879 * HWCAP bit, remember to update the feature-bit-to-hwcap
880 * mapping in linux-user/elfload.c:get_elf_hwcap().
882 enum arm_features {
883 ARM_FEATURE_VFP,
884 ARM_FEATURE_AUXCR, /* ARM1026 Auxiliary control register. */
885 ARM_FEATURE_XSCALE, /* Intel XScale extensions. */
886 ARM_FEATURE_IWMMXT, /* Intel iwMMXt extension. */
887 ARM_FEATURE_V6,
888 ARM_FEATURE_V6K,
889 ARM_FEATURE_V7,
890 ARM_FEATURE_THUMB2,
891 ARM_FEATURE_MPU, /* Only has Memory Protection Unit, not full MMU. */
892 ARM_FEATURE_VFP3,
893 ARM_FEATURE_VFP_FP16,
894 ARM_FEATURE_NEON,
895 ARM_FEATURE_THUMB_DIV, /* divide supported in Thumb encoding */
896 ARM_FEATURE_M, /* Microcontroller profile. */
897 ARM_FEATURE_OMAPCP, /* OMAP specific CP15 ops handling. */
898 ARM_FEATURE_THUMB2EE,
899 ARM_FEATURE_V7MP, /* v7 Multiprocessing Extensions */
900 ARM_FEATURE_V4T,
901 ARM_FEATURE_V5,
902 ARM_FEATURE_STRONGARM,
903 ARM_FEATURE_VAPA, /* cp15 VA to PA lookups */
904 ARM_FEATURE_ARM_DIV, /* divide supported in ARM encoding */
905 ARM_FEATURE_VFP4, /* VFPv4 (implies that NEON is v2) */
906 ARM_FEATURE_GENERIC_TIMER,
907 ARM_FEATURE_MVFR, /* Media and VFP Feature Registers 0 and 1 */
908 ARM_FEATURE_DUMMY_C15_REGS, /* RAZ/WI all of cp15 crn=15 */
909 ARM_FEATURE_CACHE_TEST_CLEAN, /* 926/1026 style test-and-clean ops */
910 ARM_FEATURE_CACHE_DIRTY_REG, /* 1136/1176 cache dirty status register */
911 ARM_FEATURE_CACHE_BLOCK_OPS, /* v6 optional cache block operations */
912 ARM_FEATURE_MPIDR, /* has cp15 MPIDR */
913 ARM_FEATURE_PXN, /* has Privileged Execute Never bit */
914 ARM_FEATURE_LPAE, /* has Large Physical Address Extension */
915 ARM_FEATURE_V8,
916 ARM_FEATURE_AARCH64, /* supports 64 bit mode */
917 ARM_FEATURE_V8_AES, /* implements AES part of v8 Crypto Extensions */
918 ARM_FEATURE_CBAR, /* has cp15 CBAR */
919 ARM_FEATURE_CRC, /* ARMv8 CRC instructions */
920 ARM_FEATURE_CBAR_RO, /* has cp15 CBAR and it is read-only */
921 ARM_FEATURE_EL2, /* has EL2 Virtualization support */
922 ARM_FEATURE_EL3, /* has EL3 Secure monitor support */
923 ARM_FEATURE_V8_SHA1, /* implements SHA1 part of v8 Crypto Extensions */
924 ARM_FEATURE_V8_SHA256, /* implements SHA256 part of v8 Crypto Extensions */
925 ARM_FEATURE_V8_PMULL, /* implements PMULL part of v8 Crypto Extensions */
926 ARM_FEATURE_THUMB_DSP, /* DSP insns supported in the Thumb encodings */
929 static inline int arm_feature(CPUARMState *env, int feature)
931 return (env->features & (1ULL << feature)) != 0;
934 #if !defined(CONFIG_USER_ONLY)
935 /* Return true if exception levels below EL3 are in secure state,
936 * or would be following an exception return to that level.
937 * Unlike arm_is_secure() (which is always a question about the
938 * _current_ state of the CPU) this doesn't care about the current
939 * EL or mode.
941 static inline bool arm_is_secure_below_el3(CPUARMState *env)
943 if (arm_feature(env, ARM_FEATURE_EL3)) {
944 return !(env->cp15.scr_el3 & SCR_NS);
945 } else {
946 /* If EL3 is not supported then the secure state is implementation
947 * defined, in which case QEMU defaults to non-secure.
949 return false;
953 /* Return true if the processor is in secure state */
954 static inline bool arm_is_secure(CPUARMState *env)
956 if (arm_feature(env, ARM_FEATURE_EL3)) {
957 if (is_a64(env) && extract32(env->pstate, 2, 2) == 3) {
958 /* CPU currently in AArch64 state and EL3 */
959 return true;
960 } else if (!is_a64(env) &&
961 (env->uncached_cpsr & CPSR_M) == ARM_CPU_MODE_MON) {
962 /* CPU currently in AArch32 state and monitor mode */
963 return true;
966 return arm_is_secure_below_el3(env);
969 #else
970 static inline bool arm_is_secure_below_el3(CPUARMState *env)
972 return false;
975 static inline bool arm_is_secure(CPUARMState *env)
977 return false;
979 #endif
981 /* Return true if the specified exception level is running in AArch64 state. */
982 static inline bool arm_el_is_aa64(CPUARMState *env, int el)
984 /* This isn't valid for EL0 (if we're in EL0, is_a64() is what you want,
985 * and if we're not in EL0 then the state of EL0 isn't well defined.)
987 assert(el >= 1 && el <= 3);
988 bool aa64 = arm_feature(env, ARM_FEATURE_AARCH64);
990 /* The highest exception level is always at the maximum supported
991 * register width, and then lower levels have a register width controlled
992 * by bits in the SCR or HCR registers.
994 if (el == 3) {
995 return aa64;
998 if (arm_feature(env, ARM_FEATURE_EL3)) {
999 aa64 = aa64 && (env->cp15.scr_el3 & SCR_RW);
1002 if (el == 2) {
1003 return aa64;
1006 if (arm_feature(env, ARM_FEATURE_EL2) && !arm_is_secure_below_el3(env)) {
1007 aa64 = aa64 && (env->cp15.hcr_el2 & HCR_RW);
1010 return aa64;
1013 /* Function for determing whether guest cp register reads and writes should
1014 * access the secure or non-secure bank of a cp register. When EL3 is
1015 * operating in AArch32 state, the NS-bit determines whether the secure
1016 * instance of a cp register should be used. When EL3 is AArch64 (or if
1017 * it doesn't exist at all) then there is no register banking, and all
1018 * accesses are to the non-secure version.
1020 static inline bool access_secure_reg(CPUARMState *env)
1022 bool ret = (arm_feature(env, ARM_FEATURE_EL3) &&
1023 !arm_el_is_aa64(env, 3) &&
1024 !(env->cp15.scr_el3 & SCR_NS));
1026 return ret;
1029 /* Macros for accessing a specified CP register bank */
1030 #define A32_BANKED_REG_GET(_env, _regname, _secure) \
1031 ((_secure) ? (_env)->cp15._regname##_s : (_env)->cp15._regname##_ns)
1033 #define A32_BANKED_REG_SET(_env, _regname, _secure, _val) \
1034 do { \
1035 if (_secure) { \
1036 (_env)->cp15._regname##_s = (_val); \
1037 } else { \
1038 (_env)->cp15._regname##_ns = (_val); \
1040 } while (0)
1042 /* Macros for automatically accessing a specific CP register bank depending on
1043 * the current secure state of the system. These macros are not intended for
1044 * supporting instruction translation reads/writes as these are dependent
1045 * solely on the SCR.NS bit and not the mode.
1047 #define A32_BANKED_CURRENT_REG_GET(_env, _regname) \
1048 A32_BANKED_REG_GET((_env), _regname, \
1049 (arm_is_secure(_env) && !arm_el_is_aa64((_env), 3)))
1051 #define A32_BANKED_CURRENT_REG_SET(_env, _regname, _val) \
1052 A32_BANKED_REG_SET((_env), _regname, \
1053 (arm_is_secure(_env) && !arm_el_is_aa64((_env), 3)), \
1054 (_val))
1056 void arm_cpu_list(FILE *f, fprintf_function cpu_fprintf);
1057 uint32_t arm_phys_excp_target_el(CPUState *cs, uint32_t excp_idx,
1058 uint32_t cur_el, bool secure);
1060 /* Interface between CPU and Interrupt controller. */
1061 void armv7m_nvic_set_pending(void *opaque, int irq);
1062 int armv7m_nvic_acknowledge_irq(void *opaque);
1063 void armv7m_nvic_complete_irq(void *opaque, int irq);
1065 /* Interface for defining coprocessor registers.
1066 * Registers are defined in tables of arm_cp_reginfo structs
1067 * which are passed to define_arm_cp_regs().
1070 /* When looking up a coprocessor register we look for it
1071 * via an integer which encodes all of:
1072 * coprocessor number
1073 * Crn, Crm, opc1, opc2 fields
1074 * 32 or 64 bit register (ie is it accessed via MRC/MCR
1075 * or via MRRC/MCRR?)
1076 * non-secure/secure bank (AArch32 only)
1077 * We allow 4 bits for opc1 because MRRC/MCRR have a 4 bit field.
1078 * (In this case crn and opc2 should be zero.)
1079 * For AArch64, there is no 32/64 bit size distinction;
1080 * instead all registers have a 2 bit op0, 3 bit op1 and op2,
1081 * and 4 bit CRn and CRm. The encoding patterns are chosen
1082 * to be easy to convert to and from the KVM encodings, and also
1083 * so that the hashtable can contain both AArch32 and AArch64
1084 * registers (to allow for interprocessing where we might run
1085 * 32 bit code on a 64 bit core).
1087 /* This bit is private to our hashtable cpreg; in KVM register
1088 * IDs the AArch64/32 distinction is the KVM_REG_ARM/ARM64
1089 * in the upper bits of the 64 bit ID.
1091 #define CP_REG_AA64_SHIFT 28
1092 #define CP_REG_AA64_MASK (1 << CP_REG_AA64_SHIFT)
1094 /* To enable banking of coprocessor registers depending on ns-bit we
1095 * add a bit to distinguish between secure and non-secure cpregs in the
1096 * hashtable.
1098 #define CP_REG_NS_SHIFT 29
1099 #define CP_REG_NS_MASK (1 << CP_REG_NS_SHIFT)
1101 #define ENCODE_CP_REG(cp, is64, ns, crn, crm, opc1, opc2) \
1102 ((ns) << CP_REG_NS_SHIFT | ((cp) << 16) | ((is64) << 15) | \
1103 ((crn) << 11) | ((crm) << 7) | ((opc1) << 3) | (opc2))
1105 #define ENCODE_AA64_CP_REG(cp, crn, crm, op0, op1, op2) \
1106 (CP_REG_AA64_MASK | \
1107 ((cp) << CP_REG_ARM_COPROC_SHIFT) | \
1108 ((op0) << CP_REG_ARM64_SYSREG_OP0_SHIFT) | \
1109 ((op1) << CP_REG_ARM64_SYSREG_OP1_SHIFT) | \
1110 ((crn) << CP_REG_ARM64_SYSREG_CRN_SHIFT) | \
1111 ((crm) << CP_REG_ARM64_SYSREG_CRM_SHIFT) | \
1112 ((op2) << CP_REG_ARM64_SYSREG_OP2_SHIFT))
1114 /* Convert a full 64 bit KVM register ID to the truncated 32 bit
1115 * version used as a key for the coprocessor register hashtable
1117 static inline uint32_t kvm_to_cpreg_id(uint64_t kvmid)
1119 uint32_t cpregid = kvmid;
1120 if ((kvmid & CP_REG_ARCH_MASK) == CP_REG_ARM64) {
1121 cpregid |= CP_REG_AA64_MASK;
1122 } else {
1123 if ((kvmid & CP_REG_SIZE_MASK) == CP_REG_SIZE_U64) {
1124 cpregid |= (1 << 15);
1127 /* KVM is always non-secure so add the NS flag on AArch32 register
1128 * entries.
1130 cpregid |= 1 << CP_REG_NS_SHIFT;
1132 return cpregid;
1135 /* Convert a truncated 32 bit hashtable key into the full
1136 * 64 bit KVM register ID.
1138 static inline uint64_t cpreg_to_kvm_id(uint32_t cpregid)
1140 uint64_t kvmid;
1142 if (cpregid & CP_REG_AA64_MASK) {
1143 kvmid = cpregid & ~CP_REG_AA64_MASK;
1144 kvmid |= CP_REG_SIZE_U64 | CP_REG_ARM64;
1145 } else {
1146 kvmid = cpregid & ~(1 << 15);
1147 if (cpregid & (1 << 15)) {
1148 kvmid |= CP_REG_SIZE_U64 | CP_REG_ARM;
1149 } else {
1150 kvmid |= CP_REG_SIZE_U32 | CP_REG_ARM;
1153 return kvmid;
1156 /* ARMCPRegInfo type field bits. If the SPECIAL bit is set this is a
1157 * special-behaviour cp reg and bits [15..8] indicate what behaviour
1158 * it has. Otherwise it is a simple cp reg, where CONST indicates that
1159 * TCG can assume the value to be constant (ie load at translate time)
1160 * and 64BIT indicates a 64 bit wide coprocessor register. SUPPRESS_TB_END
1161 * indicates that the TB should not be ended after a write to this register
1162 * (the default is that the TB ends after cp writes). OVERRIDE permits
1163 * a register definition to override a previous definition for the
1164 * same (cp, is64, crn, crm, opc1, opc2) tuple: either the new or the
1165 * old must have the OVERRIDE bit set.
1166 * ALIAS indicates that this register is an alias view of some underlying
1167 * state which is also visible via another register, and that the other
1168 * register is handling migration and reset; registers marked ALIAS will not be
1169 * migrated but may have their state set by syncing of register state from KVM.
1170 * NO_RAW indicates that this register has no underlying state and does not
1171 * support raw access for state saving/loading; it will not be used for either
1172 * migration or KVM state synchronization. (Typically this is for "registers"
1173 * which are actually used as instructions for cache maintenance and so on.)
1174 * IO indicates that this register does I/O and therefore its accesses
1175 * need to be surrounded by gen_io_start()/gen_io_end(). In particular,
1176 * registers which implement clocks or timers require this.
1178 #define ARM_CP_SPECIAL 1
1179 #define ARM_CP_CONST 2
1180 #define ARM_CP_64BIT 4
1181 #define ARM_CP_SUPPRESS_TB_END 8
1182 #define ARM_CP_OVERRIDE 16
1183 #define ARM_CP_ALIAS 32
1184 #define ARM_CP_IO 64
1185 #define ARM_CP_NO_RAW 128
1186 #define ARM_CP_NOP (ARM_CP_SPECIAL | (1 << 8))
1187 #define ARM_CP_WFI (ARM_CP_SPECIAL | (2 << 8))
1188 #define ARM_CP_NZCV (ARM_CP_SPECIAL | (3 << 8))
1189 #define ARM_CP_CURRENTEL (ARM_CP_SPECIAL | (4 << 8))
1190 #define ARM_CP_DC_ZVA (ARM_CP_SPECIAL | (5 << 8))
1191 #define ARM_LAST_SPECIAL ARM_CP_DC_ZVA
1192 /* Used only as a terminator for ARMCPRegInfo lists */
1193 #define ARM_CP_SENTINEL 0xffff
1194 /* Mask of only the flag bits in a type field */
1195 #define ARM_CP_FLAG_MASK 0xff
1197 /* Valid values for ARMCPRegInfo state field, indicating which of
1198 * the AArch32 and AArch64 execution states this register is visible in.
1199 * If the reginfo doesn't explicitly specify then it is AArch32 only.
1200 * If the reginfo is declared to be visible in both states then a second
1201 * reginfo is synthesised for the AArch32 view of the AArch64 register,
1202 * such that the AArch32 view is the lower 32 bits of the AArch64 one.
1203 * Note that we rely on the values of these enums as we iterate through
1204 * the various states in some places.
1206 enum {
1207 ARM_CP_STATE_AA32 = 0,
1208 ARM_CP_STATE_AA64 = 1,
1209 ARM_CP_STATE_BOTH = 2,
1212 /* ARM CP register secure state flags. These flags identify security state
1213 * attributes for a given CP register entry.
1214 * The existence of both or neither secure and non-secure flags indicates that
1215 * the register has both a secure and non-secure hash entry. A single one of
1216 * these flags causes the register to only be hashed for the specified
1217 * security state.
1218 * Although definitions may have any combination of the S/NS bits, each
1219 * registered entry will only have one to identify whether the entry is secure
1220 * or non-secure.
1222 enum {
1223 ARM_CP_SECSTATE_S = (1 << 0), /* bit[0]: Secure state register */
1224 ARM_CP_SECSTATE_NS = (1 << 1), /* bit[1]: Non-secure state register */
1227 /* Return true if cptype is a valid type field. This is used to try to
1228 * catch errors where the sentinel has been accidentally left off the end
1229 * of a list of registers.
1231 static inline bool cptype_valid(int cptype)
1233 return ((cptype & ~ARM_CP_FLAG_MASK) == 0)
1234 || ((cptype & ARM_CP_SPECIAL) &&
1235 ((cptype & ~ARM_CP_FLAG_MASK) <= ARM_LAST_SPECIAL));
1238 /* Access rights:
1239 * We define bits for Read and Write access for what rev C of the v7-AR ARM ARM
1240 * defines as PL0 (user), PL1 (fiq/irq/svc/abt/und/sys, ie privileged), and
1241 * PL2 (hyp). The other level which has Read and Write bits is Secure PL1
1242 * (ie any of the privileged modes in Secure state, or Monitor mode).
1243 * If a register is accessible in one privilege level it's always accessible
1244 * in higher privilege levels too. Since "Secure PL1" also follows this rule
1245 * (ie anything visible in PL2 is visible in S-PL1, some things are only
1246 * visible in S-PL1) but "Secure PL1" is a bit of a mouthful, we bend the
1247 * terminology a little and call this PL3.
1248 * In AArch64 things are somewhat simpler as the PLx bits line up exactly
1249 * with the ELx exception levels.
1251 * If access permissions for a register are more complex than can be
1252 * described with these bits, then use a laxer set of restrictions, and
1253 * do the more restrictive/complex check inside a helper function.
1255 #define PL3_R 0x80
1256 #define PL3_W 0x40
1257 #define PL2_R (0x20 | PL3_R)
1258 #define PL2_W (0x10 | PL3_W)
1259 #define PL1_R (0x08 | PL2_R)
1260 #define PL1_W (0x04 | PL2_W)
1261 #define PL0_R (0x02 | PL1_R)
1262 #define PL0_W (0x01 | PL1_W)
1264 #define PL3_RW (PL3_R | PL3_W)
1265 #define PL2_RW (PL2_R | PL2_W)
1266 #define PL1_RW (PL1_R | PL1_W)
1267 #define PL0_RW (PL0_R | PL0_W)
1269 /* Return the highest implemented Exception Level */
1270 static inline int arm_highest_el(CPUARMState *env)
1272 if (arm_feature(env, ARM_FEATURE_EL3)) {
1273 return 3;
1275 if (arm_feature(env, ARM_FEATURE_EL2)) {
1276 return 2;
1278 return 1;
1281 /* Return the current Exception Level (as per ARMv8; note that this differs
1282 * from the ARMv7 Privilege Level).
1284 static inline int arm_current_el(CPUARMState *env)
1286 if (arm_feature(env, ARM_FEATURE_M)) {
1287 return !((env->v7m.exception == 0) && (env->v7m.control & 1));
1290 if (is_a64(env)) {
1291 return extract32(env->pstate, 2, 2);
1294 switch (env->uncached_cpsr & 0x1f) {
1295 case ARM_CPU_MODE_USR:
1296 return 0;
1297 case ARM_CPU_MODE_HYP:
1298 return 2;
1299 case ARM_CPU_MODE_MON:
1300 return 3;
1301 default:
1302 if (arm_is_secure(env) && !arm_el_is_aa64(env, 3)) {
1303 /* If EL3 is 32-bit then all secure privileged modes run in
1304 * EL3
1306 return 3;
1309 return 1;
1313 typedef struct ARMCPRegInfo ARMCPRegInfo;
1315 typedef enum CPAccessResult {
1316 /* Access is permitted */
1317 CP_ACCESS_OK = 0,
1318 /* Access fails due to a configurable trap or enable which would
1319 * result in a categorized exception syndrome giving information about
1320 * the failing instruction (ie syndrome category 0x3, 0x4, 0x5, 0x6,
1321 * 0xc or 0x18). The exception is taken to the usual target EL (EL1 or
1322 * PL1 if in EL0, otherwise to the current EL).
1324 CP_ACCESS_TRAP = 1,
1325 /* Access fails and results in an exception syndrome 0x0 ("uncategorized").
1326 * Note that this is not a catch-all case -- the set of cases which may
1327 * result in this failure is specifically defined by the architecture.
1329 CP_ACCESS_TRAP_UNCATEGORIZED = 2,
1330 /* As CP_ACCESS_TRAP, but for traps directly to EL2 or EL3 */
1331 CP_ACCESS_TRAP_EL2 = 3,
1332 CP_ACCESS_TRAP_EL3 = 4,
1333 /* As CP_ACCESS_UNCATEGORIZED, but for traps directly to EL2 or EL3 */
1334 CP_ACCESS_TRAP_UNCATEGORIZED_EL2 = 5,
1335 CP_ACCESS_TRAP_UNCATEGORIZED_EL3 = 6,
1336 /* Access fails and results in an exception syndrome for an FP access,
1337 * trapped directly to EL2 or EL3
1339 CP_ACCESS_TRAP_FP_EL2 = 7,
1340 CP_ACCESS_TRAP_FP_EL3 = 8,
1341 } CPAccessResult;
1343 /* Access functions for coprocessor registers. These cannot fail and
1344 * may not raise exceptions.
1346 typedef uint64_t CPReadFn(CPUARMState *env, const ARMCPRegInfo *opaque);
1347 typedef void CPWriteFn(CPUARMState *env, const ARMCPRegInfo *opaque,
1348 uint64_t value);
1349 /* Access permission check functions for coprocessor registers. */
1350 typedef CPAccessResult CPAccessFn(CPUARMState *env,
1351 const ARMCPRegInfo *opaque,
1352 bool isread);
1353 /* Hook function for register reset */
1354 typedef void CPResetFn(CPUARMState *env, const ARMCPRegInfo *opaque);
1356 #define CP_ANY 0xff
1358 /* Definition of an ARM coprocessor register */
1359 struct ARMCPRegInfo {
1360 /* Name of register (useful mainly for debugging, need not be unique) */
1361 const char *name;
1362 /* Location of register: coprocessor number and (crn,crm,opc1,opc2)
1363 * tuple. Any of crm, opc1 and opc2 may be CP_ANY to indicate a
1364 * 'wildcard' field -- any value of that field in the MRC/MCR insn
1365 * will be decoded to this register. The register read and write
1366 * callbacks will be passed an ARMCPRegInfo with the crn/crm/opc1/opc2
1367 * used by the program, so it is possible to register a wildcard and
1368 * then behave differently on read/write if necessary.
1369 * For 64 bit registers, only crm and opc1 are relevant; crn and opc2
1370 * must both be zero.
1371 * For AArch64-visible registers, opc0 is also used.
1372 * Since there are no "coprocessors" in AArch64, cp is purely used as a
1373 * way to distinguish (for KVM's benefit) guest-visible system registers
1374 * from demuxed ones provided to preserve the "no side effects on
1375 * KVM register read/write from QEMU" semantics. cp==0x13 is guest
1376 * visible (to match KVM's encoding); cp==0 will be converted to
1377 * cp==0x13 when the ARMCPRegInfo is registered, for convenience.
1379 uint8_t cp;
1380 uint8_t crn;
1381 uint8_t crm;
1382 uint8_t opc0;
1383 uint8_t opc1;
1384 uint8_t opc2;
1385 /* Execution state in which this register is visible: ARM_CP_STATE_* */
1386 int state;
1387 /* Register type: ARM_CP_* bits/values */
1388 int type;
1389 /* Access rights: PL*_[RW] */
1390 int access;
1391 /* Security state: ARM_CP_SECSTATE_* bits/values */
1392 int secure;
1393 /* The opaque pointer passed to define_arm_cp_regs_with_opaque() when
1394 * this register was defined: can be used to hand data through to the
1395 * register read/write functions, since they are passed the ARMCPRegInfo*.
1397 void *opaque;
1398 /* Value of this register, if it is ARM_CP_CONST. Otherwise, if
1399 * fieldoffset is non-zero, the reset value of the register.
1401 uint64_t resetvalue;
1402 /* Offset of the field in CPUARMState for this register.
1404 * This is not needed if either:
1405 * 1. type is ARM_CP_CONST or one of the ARM_CP_SPECIALs
1406 * 2. both readfn and writefn are specified
1408 ptrdiff_t fieldoffset; /* offsetof(CPUARMState, field) */
1410 /* Offsets of the secure and non-secure fields in CPUARMState for the
1411 * register if it is banked. These fields are only used during the static
1412 * registration of a register. During hashing the bank associated
1413 * with a given security state is copied to fieldoffset which is used from
1414 * there on out.
1416 * It is expected that register definitions use either fieldoffset or
1417 * bank_fieldoffsets in the definition but not both. It is also expected
1418 * that both bank offsets are set when defining a banked register. This
1419 * use indicates that a register is banked.
1421 ptrdiff_t bank_fieldoffsets[2];
1423 /* Function for making any access checks for this register in addition to
1424 * those specified by the 'access' permissions bits. If NULL, no extra
1425 * checks required. The access check is performed at runtime, not at
1426 * translate time.
1428 CPAccessFn *accessfn;
1429 /* Function for handling reads of this register. If NULL, then reads
1430 * will be done by loading from the offset into CPUARMState specified
1431 * by fieldoffset.
1433 CPReadFn *readfn;
1434 /* Function for handling writes of this register. If NULL, then writes
1435 * will be done by writing to the offset into CPUARMState specified
1436 * by fieldoffset.
1438 CPWriteFn *writefn;
1439 /* Function for doing a "raw" read; used when we need to copy
1440 * coprocessor state to the kernel for KVM or out for
1441 * migration. This only needs to be provided if there is also a
1442 * readfn and it has side effects (for instance clear-on-read bits).
1444 CPReadFn *raw_readfn;
1445 /* Function for doing a "raw" write; used when we need to copy KVM
1446 * kernel coprocessor state into userspace, or for inbound
1447 * migration. This only needs to be provided if there is also a
1448 * writefn and it masks out "unwritable" bits or has write-one-to-clear
1449 * or similar behaviour.
1451 CPWriteFn *raw_writefn;
1452 /* Function for resetting the register. If NULL, then reset will be done
1453 * by writing resetvalue to the field specified in fieldoffset. If
1454 * fieldoffset is 0 then no reset will be done.
1456 CPResetFn *resetfn;
1459 /* Macros which are lvalues for the field in CPUARMState for the
1460 * ARMCPRegInfo *ri.
1462 #define CPREG_FIELD32(env, ri) \
1463 (*(uint32_t *)((char *)(env) + (ri)->fieldoffset))
1464 #define CPREG_FIELD64(env, ri) \
1465 (*(uint64_t *)((char *)(env) + (ri)->fieldoffset))
1467 #define REGINFO_SENTINEL { .type = ARM_CP_SENTINEL }
1469 void define_arm_cp_regs_with_opaque(ARMCPU *cpu,
1470 const ARMCPRegInfo *regs, void *opaque);
1471 void define_one_arm_cp_reg_with_opaque(ARMCPU *cpu,
1472 const ARMCPRegInfo *regs, void *opaque);
1473 static inline void define_arm_cp_regs(ARMCPU *cpu, const ARMCPRegInfo *regs)
1475 define_arm_cp_regs_with_opaque(cpu, regs, 0);
1477 static inline void define_one_arm_cp_reg(ARMCPU *cpu, const ARMCPRegInfo *regs)
1479 define_one_arm_cp_reg_with_opaque(cpu, regs, 0);
1481 const ARMCPRegInfo *get_arm_cp_reginfo(GHashTable *cpregs, uint32_t encoded_cp);
1483 /* CPWriteFn that can be used to implement writes-ignored behaviour */
1484 void arm_cp_write_ignore(CPUARMState *env, const ARMCPRegInfo *ri,
1485 uint64_t value);
1486 /* CPReadFn that can be used for read-as-zero behaviour */
1487 uint64_t arm_cp_read_zero(CPUARMState *env, const ARMCPRegInfo *ri);
1489 /* CPResetFn that does nothing, for use if no reset is required even
1490 * if fieldoffset is non zero.
1492 void arm_cp_reset_ignore(CPUARMState *env, const ARMCPRegInfo *opaque);
1494 /* Return true if this reginfo struct's field in the cpu state struct
1495 * is 64 bits wide.
1497 static inline bool cpreg_field_is_64bit(const ARMCPRegInfo *ri)
1499 return (ri->state == ARM_CP_STATE_AA64) || (ri->type & ARM_CP_64BIT);
1502 static inline bool cp_access_ok(int current_el,
1503 const ARMCPRegInfo *ri, int isread)
1505 return (ri->access >> ((current_el * 2) + isread)) & 1;
1508 /* Raw read of a coprocessor register (as needed for migration, etc) */
1509 uint64_t read_raw_cp_reg(CPUARMState *env, const ARMCPRegInfo *ri);
1512 * write_list_to_cpustate
1513 * @cpu: ARMCPU
1515 * For each register listed in the ARMCPU cpreg_indexes list, write
1516 * its value from the cpreg_values list into the ARMCPUState structure.
1517 * This updates TCG's working data structures from KVM data or
1518 * from incoming migration state.
1520 * Returns: true if all register values were updated correctly,
1521 * false if some register was unknown or could not be written.
1522 * Note that we do not stop early on failure -- we will attempt
1523 * writing all registers in the list.
1525 bool write_list_to_cpustate(ARMCPU *cpu);
1528 * write_cpustate_to_list:
1529 * @cpu: ARMCPU
1531 * For each register listed in the ARMCPU cpreg_indexes list, write
1532 * its value from the ARMCPUState structure into the cpreg_values list.
1533 * This is used to copy info from TCG's working data structures into
1534 * KVM or for outbound migration.
1536 * Returns: true if all register values were read correctly,
1537 * false if some register was unknown or could not be read.
1538 * Note that we do not stop early on failure -- we will attempt
1539 * reading all registers in the list.
1541 bool write_cpustate_to_list(ARMCPU *cpu);
1543 /* Does the core conform to the "MicroController" profile. e.g. Cortex-M3.
1544 Note the M in older cores (eg. ARM7TDMI) stands for Multiply. These are
1545 conventional cores (ie. Application or Realtime profile). */
1547 #define IS_M(env) arm_feature(env, ARM_FEATURE_M)
1549 #define ARM_CPUID_TI915T 0x54029152
1550 #define ARM_CPUID_TI925T 0x54029252
1552 #if defined(CONFIG_USER_ONLY)
1553 #define TARGET_PAGE_BITS 12
1554 #else
1555 /* The ARM MMU allows 1k pages. */
1556 /* ??? Linux doesn't actually use these, and they're deprecated in recent
1557 architecture revisions. Maybe a configure option to disable them. */
1558 #define TARGET_PAGE_BITS 10
1559 #endif
1561 #if defined(TARGET_AARCH64)
1562 # define TARGET_PHYS_ADDR_SPACE_BITS 48
1563 # define TARGET_VIRT_ADDR_SPACE_BITS 64
1564 #else
1565 # define TARGET_PHYS_ADDR_SPACE_BITS 40
1566 # define TARGET_VIRT_ADDR_SPACE_BITS 32
1567 #endif
1569 static inline bool arm_excp_unmasked(CPUState *cs, unsigned int excp_idx,
1570 unsigned int target_el)
1572 CPUARMState *env = cs->env_ptr;
1573 unsigned int cur_el = arm_current_el(env);
1574 bool secure = arm_is_secure(env);
1575 bool pstate_unmasked;
1576 int8_t unmasked = 0;
1578 /* Don't take exceptions if they target a lower EL.
1579 * This check should catch any exceptions that would not be taken but left
1580 * pending.
1582 if (cur_el > target_el) {
1583 return false;
1586 switch (excp_idx) {
1587 case EXCP_FIQ:
1588 pstate_unmasked = !(env->daif & PSTATE_F);
1589 break;
1591 case EXCP_IRQ:
1592 pstate_unmasked = !(env->daif & PSTATE_I);
1593 break;
1595 case EXCP_VFIQ:
1596 if (secure || !(env->cp15.hcr_el2 & HCR_FMO)) {
1597 /* VFIQs are only taken when hypervized and non-secure. */
1598 return false;
1600 return !(env->daif & PSTATE_F);
1601 case EXCP_VIRQ:
1602 if (secure || !(env->cp15.hcr_el2 & HCR_IMO)) {
1603 /* VIRQs are only taken when hypervized and non-secure. */
1604 return false;
1606 return !(env->daif & PSTATE_I);
1607 default:
1608 g_assert_not_reached();
1611 /* Use the target EL, current execution state and SCR/HCR settings to
1612 * determine whether the corresponding CPSR bit is used to mask the
1613 * interrupt.
1615 if ((target_el > cur_el) && (target_el != 1)) {
1616 /* Exceptions targeting a higher EL may not be maskable */
1617 if (arm_feature(env, ARM_FEATURE_AARCH64)) {
1618 /* 64-bit masking rules are simple: exceptions to EL3
1619 * can't be masked, and exceptions to EL2 can only be
1620 * masked from Secure state. The HCR and SCR settings
1621 * don't affect the masking logic, only the interrupt routing.
1623 if (target_el == 3 || !secure) {
1624 unmasked = 1;
1626 } else {
1627 /* The old 32-bit-only environment has a more complicated
1628 * masking setup. HCR and SCR bits not only affect interrupt
1629 * routing but also change the behaviour of masking.
1631 bool hcr, scr;
1633 switch (excp_idx) {
1634 case EXCP_FIQ:
1635 /* If FIQs are routed to EL3 or EL2 then there are cases where
1636 * we override the CPSR.F in determining if the exception is
1637 * masked or not. If neither of these are set then we fall back
1638 * to the CPSR.F setting otherwise we further assess the state
1639 * below.
1641 hcr = (env->cp15.hcr_el2 & HCR_FMO);
1642 scr = (env->cp15.scr_el3 & SCR_FIQ);
1644 /* When EL3 is 32-bit, the SCR.FW bit controls whether the
1645 * CPSR.F bit masks FIQ interrupts when taken in non-secure
1646 * state. If SCR.FW is set then FIQs can be masked by CPSR.F
1647 * when non-secure but only when FIQs are only routed to EL3.
1649 scr = scr && !((env->cp15.scr_el3 & SCR_FW) && !hcr);
1650 break;
1651 case EXCP_IRQ:
1652 /* When EL3 execution state is 32-bit, if HCR.IMO is set then
1653 * we may override the CPSR.I masking when in non-secure state.
1654 * The SCR.IRQ setting has already been taken into consideration
1655 * when setting the target EL, so it does not have a further
1656 * affect here.
1658 hcr = (env->cp15.hcr_el2 & HCR_IMO);
1659 scr = false;
1660 break;
1661 default:
1662 g_assert_not_reached();
1665 if ((scr || hcr) && !secure) {
1666 unmasked = 1;
1671 /* The PSTATE bits only mask the interrupt if we have not overriden the
1672 * ability above.
1674 return unmasked || pstate_unmasked;
1677 #define cpu_init(cpu_model) CPU(cpu_arm_init(cpu_model))
1679 #define cpu_exec cpu_arm_exec
1680 #define cpu_signal_handler cpu_arm_signal_handler
1681 #define cpu_list arm_cpu_list
1683 /* ARM has the following "translation regimes" (as the ARM ARM calls them):
1685 * If EL3 is 64-bit:
1686 * + NonSecure EL1 & 0 stage 1
1687 * + NonSecure EL1 & 0 stage 2
1688 * + NonSecure EL2
1689 * + Secure EL1 & EL0
1690 * + Secure EL3
1691 * If EL3 is 32-bit:
1692 * + NonSecure PL1 & 0 stage 1
1693 * + NonSecure PL1 & 0 stage 2
1694 * + NonSecure PL2
1695 * + Secure PL0 & PL1
1696 * (reminder: for 32 bit EL3, Secure PL1 is *EL3*, not EL1.)
1698 * For QEMU, an mmu_idx is not quite the same as a translation regime because:
1699 * 1. we need to split the "EL1 & 0" regimes into two mmu_idxes, because they
1700 * may differ in access permissions even if the VA->PA map is the same
1701 * 2. we want to cache in our TLB the full VA->IPA->PA lookup for a stage 1+2
1702 * translation, which means that we have one mmu_idx that deals with two
1703 * concatenated translation regimes [this sort of combined s1+2 TLB is
1704 * architecturally permitted]
1705 * 3. we don't need to allocate an mmu_idx to translations that we won't be
1706 * handling via the TLB. The only way to do a stage 1 translation without
1707 * the immediate stage 2 translation is via the ATS or AT system insns,
1708 * which can be slow-pathed and always do a page table walk.
1709 * 4. we can also safely fold together the "32 bit EL3" and "64 bit EL3"
1710 * translation regimes, because they map reasonably well to each other
1711 * and they can't both be active at the same time.
1712 * This gives us the following list of mmu_idx values:
1714 * NS EL0 (aka NS PL0) stage 1+2
1715 * NS EL1 (aka NS PL1) stage 1+2
1716 * NS EL2 (aka NS PL2)
1717 * S EL3 (aka S PL1)
1718 * S EL0 (aka S PL0)
1719 * S EL1 (not used if EL3 is 32 bit)
1720 * NS EL0+1 stage 2
1722 * (The last of these is an mmu_idx because we want to be able to use the TLB
1723 * for the accesses done as part of a stage 1 page table walk, rather than
1724 * having to walk the stage 2 page table over and over.)
1726 * Our enumeration includes at the end some entries which are not "true"
1727 * mmu_idx values in that they don't have corresponding TLBs and are only
1728 * valid for doing slow path page table walks.
1730 * The constant names here are patterned after the general style of the names
1731 * of the AT/ATS operations.
1732 * The values used are carefully arranged to make mmu_idx => EL lookup easy.
1734 typedef enum ARMMMUIdx {
1735 ARMMMUIdx_S12NSE0 = 0,
1736 ARMMMUIdx_S12NSE1 = 1,
1737 ARMMMUIdx_S1E2 = 2,
1738 ARMMMUIdx_S1E3 = 3,
1739 ARMMMUIdx_S1SE0 = 4,
1740 ARMMMUIdx_S1SE1 = 5,
1741 ARMMMUIdx_S2NS = 6,
1742 /* Indexes below here don't have TLBs and are used only for AT system
1743 * instructions or for the first stage of an S12 page table walk.
1745 ARMMMUIdx_S1NSE0 = 7,
1746 ARMMMUIdx_S1NSE1 = 8,
1747 } ARMMMUIdx;
1749 #define MMU_USER_IDX 0
1751 /* Return the exception level we're running at if this is our mmu_idx */
1752 static inline int arm_mmu_idx_to_el(ARMMMUIdx mmu_idx)
1754 assert(mmu_idx < ARMMMUIdx_S2NS);
1755 return mmu_idx & 3;
1758 /* Determine the current mmu_idx to use for normal loads/stores */
1759 static inline int cpu_mmu_index(CPUARMState *env, bool ifetch)
1761 int el = arm_current_el(env);
1763 if (el < 2 && arm_is_secure_below_el3(env)) {
1764 return ARMMMUIdx_S1SE0 + el;
1766 return el;
1769 /* Indexes used when registering address spaces with cpu_address_space_init */
1770 typedef enum ARMASIdx {
1771 ARMASIdx_NS = 0,
1772 ARMASIdx_S = 1,
1773 } ARMASIdx;
1775 /* Return the Exception Level targeted by debug exceptions. */
1776 static inline int arm_debug_target_el(CPUARMState *env)
1778 bool secure = arm_is_secure(env);
1779 bool route_to_el2 = false;
1781 if (arm_feature(env, ARM_FEATURE_EL2) && !secure) {
1782 route_to_el2 = env->cp15.hcr_el2 & HCR_TGE ||
1783 env->cp15.mdcr_el2 & (1 << 8);
1786 if (route_to_el2) {
1787 return 2;
1788 } else if (arm_feature(env, ARM_FEATURE_EL3) &&
1789 !arm_el_is_aa64(env, 3) && secure) {
1790 return 3;
1791 } else {
1792 return 1;
1796 static inline bool aa64_generate_debug_exceptions(CPUARMState *env)
1798 if (arm_is_secure(env)) {
1799 /* MDCR_EL3.SDD disables debug events from Secure state */
1800 if (extract32(env->cp15.mdcr_el3, 16, 1) != 0
1801 || arm_current_el(env) == 3) {
1802 return false;
1806 if (arm_current_el(env) == arm_debug_target_el(env)) {
1807 if ((extract32(env->cp15.mdscr_el1, 13, 1) == 0)
1808 || (env->daif & PSTATE_D)) {
1809 return false;
1812 return true;
1815 static inline bool aa32_generate_debug_exceptions(CPUARMState *env)
1817 int el = arm_current_el(env);
1819 if (el == 0 && arm_el_is_aa64(env, 1)) {
1820 return aa64_generate_debug_exceptions(env);
1823 if (arm_is_secure(env)) {
1824 int spd;
1826 if (el == 0 && (env->cp15.sder & 1)) {
1827 /* SDER.SUIDEN means debug exceptions from Secure EL0
1828 * are always enabled. Otherwise they are controlled by
1829 * SDCR.SPD like those from other Secure ELs.
1831 return true;
1834 spd = extract32(env->cp15.mdcr_el3, 14, 2);
1835 switch (spd) {
1836 case 1:
1837 /* SPD == 0b01 is reserved, but behaves as 0b00. */
1838 case 0:
1839 /* For 0b00 we return true if external secure invasive debug
1840 * is enabled. On real hardware this is controlled by external
1841 * signals to the core. QEMU always permits debug, and behaves
1842 * as if DBGEN, SPIDEN, NIDEN and SPNIDEN are all tied high.
1844 return true;
1845 case 2:
1846 return false;
1847 case 3:
1848 return true;
1852 return el != 2;
1855 /* Return true if debugging exceptions are currently enabled.
1856 * This corresponds to what in ARM ARM pseudocode would be
1857 * if UsingAArch32() then
1858 * return AArch32.GenerateDebugExceptions()
1859 * else
1860 * return AArch64.GenerateDebugExceptions()
1861 * We choose to push the if() down into this function for clarity,
1862 * since the pseudocode has it at all callsites except for the one in
1863 * CheckSoftwareStep(), where it is elided because both branches would
1864 * always return the same value.
1866 * Parts of the pseudocode relating to EL2 and EL3 are omitted because we
1867 * don't yet implement those exception levels or their associated trap bits.
1869 static inline bool arm_generate_debug_exceptions(CPUARMState *env)
1871 if (env->aarch64) {
1872 return aa64_generate_debug_exceptions(env);
1873 } else {
1874 return aa32_generate_debug_exceptions(env);
1878 /* Is single-stepping active? (Note that the "is EL_D AArch64?" check
1879 * implicitly means this always returns false in pre-v8 CPUs.)
1881 static inline bool arm_singlestep_active(CPUARMState *env)
1883 return extract32(env->cp15.mdscr_el1, 0, 1)
1884 && arm_el_is_aa64(env, arm_debug_target_el(env))
1885 && arm_generate_debug_exceptions(env);
1888 #include "exec/cpu-all.h"
1890 /* Bit usage in the TB flags field: bit 31 indicates whether we are
1891 * in 32 or 64 bit mode. The meaning of the other bits depends on that.
1892 * We put flags which are shared between 32 and 64 bit mode at the top
1893 * of the word, and flags which apply to only one mode at the bottom.
1895 #define ARM_TBFLAG_AARCH64_STATE_SHIFT 31
1896 #define ARM_TBFLAG_AARCH64_STATE_MASK (1U << ARM_TBFLAG_AARCH64_STATE_SHIFT)
1897 #define ARM_TBFLAG_MMUIDX_SHIFT 28
1898 #define ARM_TBFLAG_MMUIDX_MASK (0x7 << ARM_TBFLAG_MMUIDX_SHIFT)
1899 #define ARM_TBFLAG_SS_ACTIVE_SHIFT 27
1900 #define ARM_TBFLAG_SS_ACTIVE_MASK (1 << ARM_TBFLAG_SS_ACTIVE_SHIFT)
1901 #define ARM_TBFLAG_PSTATE_SS_SHIFT 26
1902 #define ARM_TBFLAG_PSTATE_SS_MASK (1 << ARM_TBFLAG_PSTATE_SS_SHIFT)
1903 /* Target EL if we take a floating-point-disabled exception */
1904 #define ARM_TBFLAG_FPEXC_EL_SHIFT 24
1905 #define ARM_TBFLAG_FPEXC_EL_MASK (0x3 << ARM_TBFLAG_FPEXC_EL_SHIFT)
1907 /* Bit usage when in AArch32 state: */
1908 #define ARM_TBFLAG_THUMB_SHIFT 0
1909 #define ARM_TBFLAG_THUMB_MASK (1 << ARM_TBFLAG_THUMB_SHIFT)
1910 #define ARM_TBFLAG_VECLEN_SHIFT 1
1911 #define ARM_TBFLAG_VECLEN_MASK (0x7 << ARM_TBFLAG_VECLEN_SHIFT)
1912 #define ARM_TBFLAG_VECSTRIDE_SHIFT 4
1913 #define ARM_TBFLAG_VECSTRIDE_MASK (0x3 << ARM_TBFLAG_VECSTRIDE_SHIFT)
1914 #define ARM_TBFLAG_VFPEN_SHIFT 7
1915 #define ARM_TBFLAG_VFPEN_MASK (1 << ARM_TBFLAG_VFPEN_SHIFT)
1916 #define ARM_TBFLAG_CONDEXEC_SHIFT 8
1917 #define ARM_TBFLAG_CONDEXEC_MASK (0xff << ARM_TBFLAG_CONDEXEC_SHIFT)
1918 #define ARM_TBFLAG_BSWAP_CODE_SHIFT 16
1919 #define ARM_TBFLAG_BSWAP_CODE_MASK (1 << ARM_TBFLAG_BSWAP_CODE_SHIFT)
1920 /* We store the bottom two bits of the CPAR as TB flags and handle
1921 * checks on the other bits at runtime
1923 #define ARM_TBFLAG_XSCALE_CPAR_SHIFT 17
1924 #define ARM_TBFLAG_XSCALE_CPAR_MASK (3 << ARM_TBFLAG_XSCALE_CPAR_SHIFT)
1925 /* Indicates whether cp register reads and writes by guest code should access
1926 * the secure or nonsecure bank of banked registers; note that this is not
1927 * the same thing as the current security state of the processor!
1929 #define ARM_TBFLAG_NS_SHIFT 19
1930 #define ARM_TBFLAG_NS_MASK (1 << ARM_TBFLAG_NS_SHIFT)
1932 /* Bit usage when in AArch64 state: currently we have no A64 specific bits */
1934 /* some convenience accessor macros */
1935 #define ARM_TBFLAG_AARCH64_STATE(F) \
1936 (((F) & ARM_TBFLAG_AARCH64_STATE_MASK) >> ARM_TBFLAG_AARCH64_STATE_SHIFT)
1937 #define ARM_TBFLAG_MMUIDX(F) \
1938 (((F) & ARM_TBFLAG_MMUIDX_MASK) >> ARM_TBFLAG_MMUIDX_SHIFT)
1939 #define ARM_TBFLAG_SS_ACTIVE(F) \
1940 (((F) & ARM_TBFLAG_SS_ACTIVE_MASK) >> ARM_TBFLAG_SS_ACTIVE_SHIFT)
1941 #define ARM_TBFLAG_PSTATE_SS(F) \
1942 (((F) & ARM_TBFLAG_PSTATE_SS_MASK) >> ARM_TBFLAG_PSTATE_SS_SHIFT)
1943 #define ARM_TBFLAG_FPEXC_EL(F) \
1944 (((F) & ARM_TBFLAG_FPEXC_EL_MASK) >> ARM_TBFLAG_FPEXC_EL_SHIFT)
1945 #define ARM_TBFLAG_THUMB(F) \
1946 (((F) & ARM_TBFLAG_THUMB_MASK) >> ARM_TBFLAG_THUMB_SHIFT)
1947 #define ARM_TBFLAG_VECLEN(F) \
1948 (((F) & ARM_TBFLAG_VECLEN_MASK) >> ARM_TBFLAG_VECLEN_SHIFT)
1949 #define ARM_TBFLAG_VECSTRIDE(F) \
1950 (((F) & ARM_TBFLAG_VECSTRIDE_MASK) >> ARM_TBFLAG_VECSTRIDE_SHIFT)
1951 #define ARM_TBFLAG_VFPEN(F) \
1952 (((F) & ARM_TBFLAG_VFPEN_MASK) >> ARM_TBFLAG_VFPEN_SHIFT)
1953 #define ARM_TBFLAG_CONDEXEC(F) \
1954 (((F) & ARM_TBFLAG_CONDEXEC_MASK) >> ARM_TBFLAG_CONDEXEC_SHIFT)
1955 #define ARM_TBFLAG_BSWAP_CODE(F) \
1956 (((F) & ARM_TBFLAG_BSWAP_CODE_MASK) >> ARM_TBFLAG_BSWAP_CODE_SHIFT)
1957 #define ARM_TBFLAG_XSCALE_CPAR(F) \
1958 (((F) & ARM_TBFLAG_XSCALE_CPAR_MASK) >> ARM_TBFLAG_XSCALE_CPAR_SHIFT)
1959 #define ARM_TBFLAG_NS(F) \
1960 (((F) & ARM_TBFLAG_NS_MASK) >> ARM_TBFLAG_NS_SHIFT)
1962 /* Return the exception level to which FP-disabled exceptions should
1963 * be taken, or 0 if FP is enabled.
1965 static inline int fp_exception_el(CPUARMState *env)
1967 int fpen;
1968 int cur_el = arm_current_el(env);
1970 /* CPACR and the CPTR registers don't exist before v6, so FP is
1971 * always accessible
1973 if (!arm_feature(env, ARM_FEATURE_V6)) {
1974 return 0;
1977 /* The CPACR controls traps to EL1, or PL1 if we're 32 bit:
1978 * 0, 2 : trap EL0 and EL1/PL1 accesses
1979 * 1 : trap only EL0 accesses
1980 * 3 : trap no accesses
1982 fpen = extract32(env->cp15.cpacr_el1, 20, 2);
1983 switch (fpen) {
1984 case 0:
1985 case 2:
1986 if (cur_el == 0 || cur_el == 1) {
1987 /* Trap to PL1, which might be EL1 or EL3 */
1988 if (arm_is_secure(env) && !arm_el_is_aa64(env, 3)) {
1989 return 3;
1991 return 1;
1993 if (cur_el == 3 && !is_a64(env)) {
1994 /* Secure PL1 running at EL3 */
1995 return 3;
1997 break;
1998 case 1:
1999 if (cur_el == 0) {
2000 return 1;
2002 break;
2003 case 3:
2004 break;
2007 /* For the CPTR registers we don't need to guard with an ARM_FEATURE
2008 * check because zero bits in the registers mean "don't trap".
2011 /* CPTR_EL2 : present in v7VE or v8 */
2012 if (cur_el <= 2 && extract32(env->cp15.cptr_el[2], 10, 1)
2013 && !arm_is_secure_below_el3(env)) {
2014 /* Trap FP ops at EL2, NS-EL1 or NS-EL0 to EL2 */
2015 return 2;
2018 /* CPTR_EL3 : present in v8 */
2019 if (extract32(env->cp15.cptr_el[3], 10, 1)) {
2020 /* Trap all FP ops to EL3 */
2021 return 3;
2024 return 0;
2027 static inline void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc,
2028 target_ulong *cs_base, int *flags)
2030 if (is_a64(env)) {
2031 *pc = env->pc;
2032 *flags = ARM_TBFLAG_AARCH64_STATE_MASK;
2033 } else {
2034 *pc = env->regs[15];
2035 *flags = (env->thumb << ARM_TBFLAG_THUMB_SHIFT)
2036 | (env->vfp.vec_len << ARM_TBFLAG_VECLEN_SHIFT)
2037 | (env->vfp.vec_stride << ARM_TBFLAG_VECSTRIDE_SHIFT)
2038 | (env->condexec_bits << ARM_TBFLAG_CONDEXEC_SHIFT)
2039 | (env->bswap_code << ARM_TBFLAG_BSWAP_CODE_SHIFT);
2040 if (!(access_secure_reg(env))) {
2041 *flags |= ARM_TBFLAG_NS_MASK;
2043 if (env->vfp.xregs[ARM_VFP_FPEXC] & (1 << 30)
2044 || arm_el_is_aa64(env, 1)) {
2045 *flags |= ARM_TBFLAG_VFPEN_MASK;
2047 *flags |= (extract32(env->cp15.c15_cpar, 0, 2)
2048 << ARM_TBFLAG_XSCALE_CPAR_SHIFT);
2051 *flags |= (cpu_mmu_index(env, false) << ARM_TBFLAG_MMUIDX_SHIFT);
2052 /* The SS_ACTIVE and PSTATE_SS bits correspond to the state machine
2053 * states defined in the ARM ARM for software singlestep:
2054 * SS_ACTIVE PSTATE.SS State
2055 * 0 x Inactive (the TB flag for SS is always 0)
2056 * 1 0 Active-pending
2057 * 1 1 Active-not-pending
2059 if (arm_singlestep_active(env)) {
2060 *flags |= ARM_TBFLAG_SS_ACTIVE_MASK;
2061 if (is_a64(env)) {
2062 if (env->pstate & PSTATE_SS) {
2063 *flags |= ARM_TBFLAG_PSTATE_SS_MASK;
2065 } else {
2066 if (env->uncached_cpsr & PSTATE_SS) {
2067 *flags |= ARM_TBFLAG_PSTATE_SS_MASK;
2071 *flags |= fp_exception_el(env) << ARM_TBFLAG_FPEXC_EL_SHIFT;
2073 *cs_base = 0;
2076 #include "exec/exec-all.h"
2078 enum {
2079 QEMU_PSCI_CONDUIT_DISABLED = 0,
2080 QEMU_PSCI_CONDUIT_SMC = 1,
2081 QEMU_PSCI_CONDUIT_HVC = 2,
2084 #ifndef CONFIG_USER_ONLY
2085 /* Return the address space index to use for a memory access */
2086 static inline int arm_asidx_from_attrs(CPUState *cs, MemTxAttrs attrs)
2088 return attrs.secure ? ARMASIdx_S : ARMASIdx_NS;
2091 /* Return the AddressSpace to use for a memory access
2092 * (which depends on whether the access is S or NS, and whether
2093 * the board gave us a separate AddressSpace for S accesses).
2095 static inline AddressSpace *arm_addressspace(CPUState *cs, MemTxAttrs attrs)
2097 return cpu_get_address_space(cs, arm_asidx_from_attrs(cs, attrs));
2099 #endif
2101 #endif