2 * PXA270-based Intel Mainstone platforms.
5 * Copyright (c) 2007 by Armin Kuster <akuster@kama-aina.net> or
8 * This code is licensed under the GNU GPL v2.
10 * Contributions after 2012-01-13 are licensed under the terms of the
11 * GNU GPL, version 2 or (at your option) any later version.
16 /* Mainstone FPGA for extern irqs */
17 #define FPGA_GPIO_PIN 0
18 #define MST_NUM_IRQS 16
19 #define MST_LEDDAT1 0x10
20 #define MST_LEDDAT2 0x14
21 #define MST_LEDCTRL 0x40
22 #define MST_GPSWR 0x60
23 #define MST_MSCWR1 0x80
24 #define MST_MSCWR2 0x84
25 #define MST_MSCWR3 0x88
26 #define MST_MSCRD 0x90
27 #define MST_INTMSKENA 0xc0
28 #define MST_INTSETCLR 0xd0
29 #define MST_PCMCIA0 0xe0
30 #define MST_PCMCIA1 0xe4
32 #define MST_PCMCIAx_READY (1 << 10)
33 #define MST_PCMCIAx_nCD (1 << 5)
35 #define MST_PCMCIA_CD0_IRQ 9
36 #define MST_PCMCIA_CD1_IRQ 13
38 typedef struct mst_irq_state
{
60 mst_fpga_set_irq(void *opaque
, int irq
, int level
)
62 mst_irq_state
*s
= (mst_irq_state
*)opaque
;
63 uint32_t oldint
= s
->intsetclr
& s
->intmskena
;
66 s
->prev_level
|= 1u << irq
;
68 s
->prev_level
&= ~(1u << irq
);
71 case MST_PCMCIA_CD0_IRQ
:
73 s
->pcmcia0
&= ~MST_PCMCIAx_nCD
;
75 s
->pcmcia0
|= MST_PCMCIAx_nCD
;
77 case MST_PCMCIA_CD1_IRQ
:
79 s
->pcmcia1
&= ~MST_PCMCIAx_nCD
;
81 s
->pcmcia1
|= MST_PCMCIAx_nCD
;
85 if ((s
->intmskena
& (1u << irq
)) && level
)
86 s
->intsetclr
|= 1u << irq
;
88 if (oldint
!= (s
->intsetclr
& s
->intmskena
))
89 qemu_set_irq(s
->parent
, s
->intsetclr
& s
->intmskena
);
94 mst_fpga_readb(void *opaque
, hwaddr addr
, unsigned size
)
96 mst_irq_state
*s
= (mst_irq_state
*) opaque
;
124 printf("Mainstone - mst_fpga_readb: Bad register offset "
125 "0x" TARGET_FMT_plx
"\n", addr
);
131 mst_fpga_writeb(void *opaque
, hwaddr addr
, uint64_t value
,
134 mst_irq_state
*s
= (mst_irq_state
*) opaque
;
162 case MST_INTMSKENA
: /* Mask interrupt */
163 s
->intmskena
= (value
& 0xFEEFF);
164 qemu_set_irq(s
->parent
, s
->intsetclr
& s
->intmskena
);
166 case MST_INTSETCLR
: /* clear or set interrupt */
167 s
->intsetclr
= (value
& 0xFEEFF);
168 qemu_set_irq(s
->parent
, s
->intsetclr
& s
->intmskena
);
170 /* For PCMCIAx allow the to change only power and reset */
172 s
->pcmcia0
= (value
& 0x1f) | (s
->pcmcia0
& ~0x1f);
175 s
->pcmcia1
= (value
& 0x1f) | (s
->pcmcia1
& ~0x1f);
178 printf("Mainstone - mst_fpga_writeb: Bad register offset "
179 "0x" TARGET_FMT_plx
"\n", addr
);
183 static const MemoryRegionOps mst_fpga_ops
= {
184 .read
= mst_fpga_readb
,
185 .write
= mst_fpga_writeb
,
186 .endianness
= DEVICE_NATIVE_ENDIAN
,
189 static int mst_fpga_post_load(void *opaque
, int version_id
)
191 mst_irq_state
*s
= (mst_irq_state
*) opaque
;
193 qemu_set_irq(s
->parent
, s
->intsetclr
& s
->intmskena
);
197 static int mst_fpga_init(SysBusDevice
*dev
)
201 s
= FROM_SYSBUS(mst_irq_state
, dev
);
203 s
->pcmcia0
= MST_PCMCIAx_READY
| MST_PCMCIAx_nCD
;
204 s
->pcmcia1
= MST_PCMCIAx_READY
| MST_PCMCIAx_nCD
;
206 sysbus_init_irq(dev
, &s
->parent
);
208 /* alloc the external 16 irqs */
209 qdev_init_gpio_in(&dev
->qdev
, mst_fpga_set_irq
, MST_NUM_IRQS
);
211 memory_region_init_io(&s
->iomem
, &mst_fpga_ops
, s
,
213 sysbus_init_mmio(dev
, &s
->iomem
);
217 static VMStateDescription vmstate_mst_fpga_regs
= {
218 .name
= "mainstone_fpga",
220 .minimum_version_id
= 0,
221 .minimum_version_id_old
= 0,
222 .post_load
= mst_fpga_post_load
,
223 .fields
= (VMStateField
[]) {
224 VMSTATE_UINT32(prev_level
, mst_irq_state
),
225 VMSTATE_UINT32(leddat1
, mst_irq_state
),
226 VMSTATE_UINT32(leddat2
, mst_irq_state
),
227 VMSTATE_UINT32(ledctrl
, mst_irq_state
),
228 VMSTATE_UINT32(gpswr
, mst_irq_state
),
229 VMSTATE_UINT32(mscwr1
, mst_irq_state
),
230 VMSTATE_UINT32(mscwr2
, mst_irq_state
),
231 VMSTATE_UINT32(mscwr3
, mst_irq_state
),
232 VMSTATE_UINT32(mscrd
, mst_irq_state
),
233 VMSTATE_UINT32(intmskena
, mst_irq_state
),
234 VMSTATE_UINT32(intsetclr
, mst_irq_state
),
235 VMSTATE_UINT32(pcmcia0
, mst_irq_state
),
236 VMSTATE_UINT32(pcmcia1
, mst_irq_state
),
237 VMSTATE_END_OF_LIST(),
241 static void mst_fpga_class_init(ObjectClass
*klass
, void *data
)
243 DeviceClass
*dc
= DEVICE_CLASS(klass
);
244 SysBusDeviceClass
*k
= SYS_BUS_DEVICE_CLASS(klass
);
246 k
->init
= mst_fpga_init
;
247 dc
->desc
= "Mainstone II FPGA";
248 dc
->vmsd
= &vmstate_mst_fpga_regs
;
251 static TypeInfo mst_fpga_info
= {
252 .name
= "mainstone-fpga",
253 .parent
= TYPE_SYS_BUS_DEVICE
,
254 .instance_size
= sizeof(mst_irq_state
),
255 .class_init
= mst_fpga_class_init
,
258 static void mst_fpga_register_types(void)
260 type_register_static(&mst_fpga_info
);
263 type_init(mst_fpga_register_types
)