5 #include "qemu-common.h"
8 #if !defined(TARGET_SPARC64)
9 #define TARGET_LONG_BITS 32
10 #define TARGET_DPREGS 16
11 #define TARGET_PAGE_BITS 12 /* 4k */
12 #define TARGET_PHYS_ADDR_SPACE_BITS 36
13 #define TARGET_VIRT_ADDR_SPACE_BITS 32
15 #define TARGET_LONG_BITS 64
16 #define TARGET_DPREGS 32
17 #define TARGET_PAGE_BITS 13 /* 8k */
18 #define TARGET_PHYS_ADDR_SPACE_BITS 41
20 # define TARGET_VIRT_ADDR_SPACE_BITS 32
22 # define TARGET_VIRT_ADDR_SPACE_BITS 44
26 #define CPUState struct CPUSPARCState
30 #include "softfloat.h"
32 #define TARGET_HAS_ICE 1
34 #if !defined(TARGET_SPARC64)
35 #define ELF_MACHINE EM_SPARC
37 #define ELF_MACHINE EM_SPARCV9
40 /*#define EXCP_INTERRUPT 0x100*/
42 /* trap definitions */
43 #ifndef TARGET_SPARC64
44 #define TT_TFAULT 0x01
45 #define TT_ILL_INSN 0x02
46 #define TT_PRIV_INSN 0x03
47 #define TT_NFPU_INSN 0x04
48 #define TT_WIN_OVF 0x05
49 #define TT_WIN_UNF 0x06
50 #define TT_UNALIGNED 0x07
51 #define TT_FP_EXCP 0x08
52 #define TT_DFAULT 0x09
54 #define TT_EXTINT 0x10
55 #define TT_CODE_ACCESS 0x21
56 #define TT_UNIMP_FLUSH 0x25
57 #define TT_DATA_ACCESS 0x29
58 #define TT_DIV_ZERO 0x2a
59 #define TT_NCP_INSN 0x24
62 #define TT_POWER_ON_RESET 0x01
63 #define TT_TFAULT 0x08
64 #define TT_CODE_ACCESS 0x0a
65 #define TT_ILL_INSN 0x10
66 #define TT_UNIMP_FLUSH TT_ILL_INSN
67 #define TT_PRIV_INSN 0x11
68 #define TT_NFPU_INSN 0x20
69 #define TT_FP_EXCP 0x21
71 #define TT_CLRWIN 0x24
72 #define TT_DIV_ZERO 0x28
73 #define TT_DFAULT 0x30
74 #define TT_DATA_ACCESS 0x32
75 #define TT_UNALIGNED 0x34
76 #define TT_PRIV_ACT 0x37
77 #define TT_EXTINT 0x40
84 #define TT_WOTHER (1 << 5)
88 #define PSR_NEG_SHIFT 23
89 #define PSR_NEG (1 << PSR_NEG_SHIFT)
90 #define PSR_ZERO_SHIFT 22
91 #define PSR_ZERO (1 << PSR_ZERO_SHIFT)
92 #define PSR_OVF_SHIFT 21
93 #define PSR_OVF (1 << PSR_OVF_SHIFT)
94 #define PSR_CARRY_SHIFT 20
95 #define PSR_CARRY (1 << PSR_CARRY_SHIFT)
96 #define PSR_ICC (PSR_NEG|PSR_ZERO|PSR_OVF|PSR_CARRY)
97 #if !defined(TARGET_SPARC64)
98 #define PSR_EF (1<<12)
101 #define PSR_PS (1<<6)
102 #define PSR_ET (1<<5)
106 #define CC_SRC (env->cc_src)
107 #define CC_SRC2 (env->cc_src2)
108 #define CC_DST (env->cc_dst)
109 #define CC_OP (env->cc_op)
112 CC_OP_DYNAMIC
, /* must use dynamic code to get cc_op */
113 CC_OP_FLAGS
, /* all cc are back in status register */
114 CC_OP_DIV
, /* modify N, Z and V, C = 0*/
115 CC_OP_ADD
, /* modify all flags, CC_DST = res, CC_SRC = src1 */
116 CC_OP_ADDX
, /* modify all flags, CC_DST = res, CC_SRC = src1 */
117 CC_OP_TADD
, /* modify all flags, CC_DST = res, CC_SRC = src1 */
118 CC_OP_TADDTV
, /* modify all flags except V, CC_DST = res, CC_SRC = src1 */
119 CC_OP_SUB
, /* modify all flags, CC_DST = res, CC_SRC = src1 */
120 CC_OP_SUBX
, /* modify all flags, CC_DST = res, CC_SRC = src1 */
121 CC_OP_TSUB
, /* modify all flags, CC_DST = res, CC_SRC = src1 */
122 CC_OP_TSUBTV
, /* modify all flags except V, CC_DST = res, CC_SRC = src1 */
123 CC_OP_LOGIC
, /* modify N and Z, C = V = 0, CC_DST = res */
127 /* Trap base register */
128 #define TBR_BASE_MASK 0xfffff000
130 #if defined(TARGET_SPARC64)
131 #define PS_TCT (1<<12) /* UA2007, impl.dep. trap on control transfer */
132 #define PS_IG (1<<11) /* v9, zero on UA2007 */
133 #define PS_MG (1<<10) /* v9, zero on UA2007 */
134 #define PS_CLE (1<<9) /* UA2007 */
135 #define PS_TLE (1<<8) /* UA2007 */
136 #define PS_RMO (1<<7)
137 #define PS_RED (1<<5) /* v9, zero on UA2007 */
138 #define PS_PEF (1<<4) /* enable fpu */
139 #define PS_AM (1<<3) /* address mask */
140 #define PS_PRIV (1<<2)
142 #define PS_AG (1<<0) /* v9, zero on UA2007 */
144 #define FPRS_FEF (1<<2)
146 #define HS_PRIV (1<<2)
150 #define FSR_RD1 (1ULL << 31)
151 #define FSR_RD0 (1ULL << 30)
152 #define FSR_RD_MASK (FSR_RD1 | FSR_RD0)
153 #define FSR_RD_NEAREST 0
154 #define FSR_RD_ZERO FSR_RD0
155 #define FSR_RD_POS FSR_RD1
156 #define FSR_RD_NEG (FSR_RD1 | FSR_RD0)
158 #define FSR_NVM (1ULL << 27)
159 #define FSR_OFM (1ULL << 26)
160 #define FSR_UFM (1ULL << 25)
161 #define FSR_DZM (1ULL << 24)
162 #define FSR_NXM (1ULL << 23)
163 #define FSR_TEM_MASK (FSR_NVM | FSR_OFM | FSR_UFM | FSR_DZM | FSR_NXM)
165 #define FSR_NVA (1ULL << 9)
166 #define FSR_OFA (1ULL << 8)
167 #define FSR_UFA (1ULL << 7)
168 #define FSR_DZA (1ULL << 6)
169 #define FSR_NXA (1ULL << 5)
170 #define FSR_AEXC_MASK (FSR_NVA | FSR_OFA | FSR_UFA | FSR_DZA | FSR_NXA)
172 #define FSR_NVC (1ULL << 4)
173 #define FSR_OFC (1ULL << 3)
174 #define FSR_UFC (1ULL << 2)
175 #define FSR_DZC (1ULL << 1)
176 #define FSR_NXC (1ULL << 0)
177 #define FSR_CEXC_MASK (FSR_NVC | FSR_OFC | FSR_UFC | FSR_DZC | FSR_NXC)
179 #define FSR_FTT2 (1ULL << 16)
180 #define FSR_FTT1 (1ULL << 15)
181 #define FSR_FTT0 (1ULL << 14)
182 //gcc warns about constant overflow for ~FSR_FTT_MASK
183 //#define FSR_FTT_MASK (FSR_FTT2 | FSR_FTT1 | FSR_FTT0)
184 #ifdef TARGET_SPARC64
185 #define FSR_FTT_NMASK 0xfffffffffffe3fffULL
186 #define FSR_FTT_CEXC_NMASK 0xfffffffffffe3fe0ULL
187 #define FSR_LDFSR_OLDMASK 0x0000003f000fc000ULL
188 #define FSR_LDXFSR_MASK 0x0000003fcfc00fffULL
189 #define FSR_LDXFSR_OLDMASK 0x00000000000fc000ULL
191 #define FSR_FTT_NMASK 0xfffe3fffULL
192 #define FSR_FTT_CEXC_NMASK 0xfffe3fe0ULL
193 #define FSR_LDFSR_OLDMASK 0x000fc000ULL
195 #define FSR_LDFSR_MASK 0xcfc00fffULL
196 #define FSR_FTT_IEEE_EXCP (1ULL << 14)
197 #define FSR_FTT_UNIMPFPOP (3ULL << 14)
198 #define FSR_FTT_SEQ_ERROR (4ULL << 14)
199 #define FSR_FTT_INVAL_FPR (6ULL << 14)
201 #define FSR_FCC1_SHIFT 11
202 #define FSR_FCC1 (1ULL << FSR_FCC1_SHIFT)
203 #define FSR_FCC0_SHIFT 10
204 #define FSR_FCC0 (1ULL << FSR_FCC0_SHIFT)
208 #define MMU_NF (1<<1)
210 #define PTE_ENTRYTYPE_MASK 3
211 #define PTE_ACCESS_MASK 0x1c
212 #define PTE_ACCESS_SHIFT 2
213 #define PTE_PPN_SHIFT 7
214 #define PTE_ADDR_MASK 0xffffff00
216 #define PG_ACCESSED_BIT 5
217 #define PG_MODIFIED_BIT 6
218 #define PG_CACHE_BIT 7
220 #define PG_ACCESSED_MASK (1 << PG_ACCESSED_BIT)
221 #define PG_MODIFIED_MASK (1 << PG_MODIFIED_BIT)
222 #define PG_CACHE_MASK (1 << PG_CACHE_BIT)
224 /* 3 <= NWINDOWS <= 32. */
225 #define MIN_NWINDOWS 3
226 #define MAX_NWINDOWS 32
228 #if !defined(TARGET_SPARC64)
229 #define NB_MMU_MODES 2
231 #define NB_MMU_MODES 6
232 typedef struct trap_state
{
240 typedef struct sparc_def_t
{
242 target_ulong iu_version
;
243 uint32_t fpu_version
;
244 uint32_t mmu_version
;
246 uint32_t mmu_ctpr_mask
;
247 uint32_t mmu_cxr_mask
;
248 uint32_t mmu_sfsr_mask
;
249 uint32_t mmu_trcr_mask
;
250 uint32_t mxcc_version
;
256 #define CPU_FEATURE_FLOAT (1 << 0)
257 #define CPU_FEATURE_FLOAT128 (1 << 1)
258 #define CPU_FEATURE_SWAP (1 << 2)
259 #define CPU_FEATURE_MUL (1 << 3)
260 #define CPU_FEATURE_DIV (1 << 4)
261 #define CPU_FEATURE_FLUSH (1 << 5)
262 #define CPU_FEATURE_FSQRT (1 << 6)
263 #define CPU_FEATURE_FMUL (1 << 7)
264 #define CPU_FEATURE_VIS1 (1 << 8)
265 #define CPU_FEATURE_VIS2 (1 << 9)
266 #define CPU_FEATURE_FSMULD (1 << 10)
267 #define CPU_FEATURE_HYPV (1 << 11)
268 #define CPU_FEATURE_CMT (1 << 12)
269 #define CPU_FEATURE_GL (1 << 13)
270 #define CPU_FEATURE_TA0_SHUTDOWN (1 << 14) /* Shutdown on "ta 0x0" */
271 #define CPU_FEATURE_ASR17 (1 << 15)
272 #define CPU_FEATURE_CACHE_CTRL (1 << 16)
274 #ifndef TARGET_SPARC64
275 #define CPU_DEFAULT_FEATURES (CPU_FEATURE_FLOAT | CPU_FEATURE_SWAP | \
276 CPU_FEATURE_MUL | CPU_FEATURE_DIV | \
277 CPU_FEATURE_FLUSH | CPU_FEATURE_FSQRT | \
278 CPU_FEATURE_FMUL | CPU_FEATURE_FSMULD)
280 #define CPU_DEFAULT_FEATURES (CPU_FEATURE_FLOAT | CPU_FEATURE_SWAP | \
281 CPU_FEATURE_MUL | CPU_FEATURE_DIV | \
282 CPU_FEATURE_FLUSH | CPU_FEATURE_FSQRT | \
283 CPU_FEATURE_FMUL | CPU_FEATURE_VIS1 | \
284 CPU_FEATURE_VIS2 | CPU_FEATURE_FSMULD)
286 mmu_us_12
, // Ultrasparc < III (64 entry TLB)
287 mmu_us_3
, // Ultrasparc III (512 entry TLB)
288 mmu_us_4
, // Ultrasparc IV (several TLBs, 32 and 256MB pages)
293 #define TTE_VALID_BIT (1ULL << 63)
294 #define TTE_NFO_BIT (1ULL << 60)
295 #define TTE_USED_BIT (1ULL << 41)
296 #define TTE_LOCKED_BIT (1ULL << 6)
297 #define TTE_SIDEEFFECT_BIT (1ULL << 3)
298 #define TTE_PRIV_BIT (1ULL << 2)
299 #define TTE_W_OK_BIT (1ULL << 1)
300 #define TTE_GLOBAL_BIT (1ULL << 0)
302 #define TTE_IS_VALID(tte) ((tte) & TTE_VALID_BIT)
303 #define TTE_IS_NFO(tte) ((tte) & TTE_NFO_BIT)
304 #define TTE_IS_USED(tte) ((tte) & TTE_USED_BIT)
305 #define TTE_IS_LOCKED(tte) ((tte) & TTE_LOCKED_BIT)
306 #define TTE_IS_SIDEEFFECT(tte) ((tte) & TTE_SIDEEFFECT_BIT)
307 #define TTE_IS_PRIV(tte) ((tte) & TTE_PRIV_BIT)
308 #define TTE_IS_W_OK(tte) ((tte) & TTE_W_OK_BIT)
309 #define TTE_IS_GLOBAL(tte) ((tte) & TTE_GLOBAL_BIT)
311 #define TTE_SET_USED(tte) ((tte) |= TTE_USED_BIT)
312 #define TTE_SET_UNUSED(tte) ((tte) &= ~TTE_USED_BIT)
314 #define TTE_PGSIZE(tte) (((tte) >> 61) & 3ULL)
315 #define TTE_PA(tte) ((tte) & 0x1ffffffe000ULL)
317 #define SFSR_NF_BIT (1ULL << 24) /* JPS1 NoFault */
318 #define SFSR_TM_BIT (1ULL << 15) /* JPS1 TLB Miss */
319 #define SFSR_FT_VA_IMMU_BIT (1ULL << 13) /* USIIi VA out of range (IMMU) */
320 #define SFSR_FT_VA_DMMU_BIT (1ULL << 12) /* USIIi VA out of range (DMMU) */
321 #define SFSR_FT_NFO_BIT (1ULL << 11) /* NFO page access */
322 #define SFSR_FT_ILL_BIT (1ULL << 10) /* illegal LDA/STA ASI */
323 #define SFSR_FT_ATOMIC_BIT (1ULL << 9) /* atomic op on noncacheable area */
324 #define SFSR_FT_NF_E_BIT (1ULL << 8) /* NF access on side effect area */
325 #define SFSR_FT_PRIV_BIT (1ULL << 7) /* privilege violation */
326 #define SFSR_PR_BIT (1ULL << 3) /* privilege mode */
327 #define SFSR_WRITE_BIT (1ULL << 2) /* write access mode */
328 #define SFSR_OW_BIT (1ULL << 1) /* status overwritten */
329 #define SFSR_VALID_BIT (1ULL << 0) /* status valid */
331 #define SFSR_ASI_SHIFT 16 /* 23:16 ASI value */
332 #define SFSR_ASI_MASK (0xffULL << SFSR_ASI_SHIFT)
333 #define SFSR_CT_PRIMARY (0ULL << 4) /* 5:4 context type */
334 #define SFSR_CT_SECONDARY (1ULL << 4)
335 #define SFSR_CT_NUCLEUS (2ULL << 4)
336 #define SFSR_CT_NOTRANS (3ULL << 4)
337 #define SFSR_CT_MASK (3ULL << 4)
339 /* Leon3 cache control */
341 /* Cache control: emulate the behavior of cache control registers but without
342 any effect on the emulated */
344 #define CACHE_STATE_MASK 0x3
345 #define CACHE_DISABLED 0x0
346 #define CACHE_FROZEN 0x1
347 #define CACHE_ENABLED 0x3
349 /* Cache Control register fields */
351 #define CACHE_CTRL_IF (1 << 4) /* Instruction Cache Freeze on Interrupt */
352 #define CACHE_CTRL_DF (1 << 5) /* Data Cache Freeze on Interrupt */
353 #define CACHE_CTRL_DP (1 << 14) /* Data cache flush pending */
354 #define CACHE_CTRL_IP (1 << 15) /* Instruction cache flush pending */
355 #define CACHE_CTRL_IB (1 << 16) /* Instruction burst fetch */
356 #define CACHE_CTRL_FI (1 << 21) /* Flush Instruction cache (Write only) */
357 #define CACHE_CTRL_FD (1 << 22) /* Flush Data cache (Write only) */
358 #define CACHE_CTRL_DS (1 << 23) /* Data cache snoop enable */
360 typedef struct SparcTLBEntry
{
370 uint64_t disabled_mask
;
371 int64_t clock_offset
;
372 struct QEMUTimer
*qtimer
;
375 typedef struct CPUTimer CPUTimer
;
378 void cpu_put_timer(struct QEMUFile
*f
, CPUTimer
*s
);
379 void cpu_get_timer(struct QEMUFile
*f
, CPUTimer
*s
);
381 typedef struct CPUSPARCState
{
382 target_ulong gregs
[8]; /* general registers */
383 target_ulong
*regwptr
; /* pointer to current register window */
384 target_ulong pc
; /* program counter */
385 target_ulong npc
; /* next program counter */
386 target_ulong y
; /* multiply/divide register */
388 /* emulator internal flags handling */
389 target_ulong cc_src
, cc_src2
;
393 target_ulong t0
, t1
; /* temporaries live across basic blocks */
394 target_ulong cond
; /* conditional branch result (XXX: save it in a
395 temporary register when possible) */
397 uint32_t psr
; /* processor state register */
398 target_ulong fsr
; /* FPU state register */
399 CPU_DoubleU fpr
[TARGET_DPREGS
]; /* floating point registers */
400 uint32_t cwp
; /* index of current register window (extracted
402 #if !defined(TARGET_SPARC64) || defined(TARGET_ABI32)
403 uint32_t wim
; /* window invalid mask */
405 target_ulong tbr
; /* trap base register */
406 #if !defined(TARGET_SPARC64)
407 int psrs
; /* supervisor mode (extracted from PSR) */
408 int psrps
; /* previous supervisor mode */
409 int psret
; /* enable traps */
411 uint32_t psrpil
; /* interrupt blocking level */
412 uint32_t pil_in
; /* incoming interrupt level bitmap */
413 #if !defined(TARGET_SPARC64)
414 int psref
; /* enable fpu */
416 target_ulong version
;
419 /* NOTE: we allow 8 more registers to handle wrapping */
420 target_ulong regbase
[MAX_NWINDOWS
* 16 + 8];
425 #if defined(TARGET_SPARC64)
429 //typedef struct SparcMMU
431 uint64_t immuregs
[16];
433 uint64_t tsb_tag_target
;
434 uint64_t unused_mmu_primary_context
; // use DMMU
435 uint64_t unused_mmu_secondary_context
; // use DMMU
443 uint64_t dmmuregs
[16];
445 uint64_t tsb_tag_target
;
446 uint64_t mmu_primary_context
;
447 uint64_t mmu_secondary_context
;
454 SparcTLBEntry itlb
[64];
455 SparcTLBEntry dtlb
[64];
456 uint32_t mmu_version
;
458 uint32_t mmuregs
[32];
459 uint64_t mxccdata
[4];
460 uint64_t mxccregs
[8];
461 uint32_t mmubpctrv
, mmubpctrc
, mmubpctrs
;
462 uint64_t mmubpaction
;
463 uint64_t mmubpregs
[4];
466 /* temporary float registers */
468 float_status fp_status
;
469 #if defined(TARGET_SPARC64)
471 #define MAXTL_MASK (MAXTL_MAX - 1)
472 trap_state ts
[MAXTL_MAX
];
473 uint32_t xcc
; /* Extended integer condition codes */
478 uint32_t cansave
, canrestore
, otherwin
, wstate
, cleanwin
;
479 uint64_t agregs
[8]; /* alternate general registers */
480 uint64_t bgregs
[8]; /* backup for normal global registers */
481 uint64_t igregs
[8]; /* interrupt general registers */
482 uint64_t mgregs
[8]; /* mmu general registers */
484 uint64_t tick_cmpr
, stick_cmpr
;
485 CPUTimer
*tick
, *stick
;
486 #define TICK_NPT_MASK 0x8000000000000000ULL
487 #define TICK_INT_DIS 0x8000000000000000ULL
489 uint32_t gl
; // UA2005
490 /* UA 2005 hyperprivileged registers */
491 uint64_t hpstate
, htstate
[MAXTL_MAX
], hintp
, htba
, hver
, hstick_cmpr
, ssr
;
492 CPUTimer
*hstick
; // UA 2005
494 #define SOFTINT_TIMER 1
495 #define SOFTINT_STIMER (1 << 16)
496 #define SOFTINT_INTRMASK (0xFFFE)
497 #define SOFTINT_REG_MASK (SOFTINT_STIMER|SOFTINT_INTRMASK|SOFTINT_TIMER)
502 void (*qemu_irq_ack
)(CPUState
*env
, void *irq_manager
, int intno
);
504 /* Leon3 cache control */
505 uint32_t cache_control
;
508 #ifndef NO_CPU_IO_DEFS
510 CPUSPARCState
*cpu_sparc_init(const char *cpu_model
);
511 void cpu_sparc_set_id(CPUSPARCState
*env
, unsigned int cpu
);
512 void sparc_cpu_list(FILE *f
, fprintf_function cpu_fprintf
);
514 int cpu_sparc_handle_mmu_fault(CPUSPARCState
*env1
, target_ulong address
, int rw
,
516 #define cpu_handle_mmu_fault cpu_sparc_handle_mmu_fault
517 target_ulong
mmu_probe(CPUSPARCState
*env
, target_ulong address
, int mmulev
);
518 void dump_mmu(FILE *f
, fprintf_function cpu_fprintf
, CPUState
*env
);
520 #if !defined(TARGET_SPARC64) && !defined(CONFIG_USER_ONLY)
521 int target_memory_rw_debug(CPUState
*env
, target_ulong addr
,
522 uint8_t *buf
, int len
, int is_write
);
523 #define TARGET_CPU_MEMORY_RW_DEBUG
528 void gen_intermediate_code_init(CPUSPARCState
*env
);
531 int cpu_sparc_exec(CPUSPARCState
*s
);
534 target_ulong
cpu_get_psr(CPUState
*env1
);
535 void cpu_put_psr(CPUState
*env1
, target_ulong val
);
536 #ifdef TARGET_SPARC64
537 target_ulong
cpu_get_ccr(CPUState
*env1
);
538 void cpu_put_ccr(CPUState
*env1
, target_ulong val
);
539 target_ulong
cpu_get_cwp64(CPUState
*env1
);
540 void cpu_put_cwp64(CPUState
*env1
, int cwp
);
541 void cpu_change_pstate(CPUState
*env1
, uint32_t new_pstate
);
543 int cpu_cwp_inc(CPUState
*env1
, int cwp
);
544 int cpu_cwp_dec(CPUState
*env1
, int cwp
);
545 void cpu_set_cwp(CPUState
*env1
, int new_cwp
);
548 void do_interrupt(CPUState
*env
);
549 void leon3_irq_manager(CPUState
*env
, void *irq_manager
, int intno
);
551 /* sun4m.c, sun4u.c */
552 void cpu_check_irqs(CPUSPARCState
*env
);
555 void leon3_irq_ack(void *irq_manager
, int intno
);
557 #if defined (TARGET_SPARC64)
559 static inline int compare_masked(uint64_t x
, uint64_t y
, uint64_t mask
)
561 return (x
& mask
) == (y
& mask
);
564 #define MMU_CONTEXT_BITS 13
565 #define MMU_CONTEXT_MASK ((1 << MMU_CONTEXT_BITS) - 1)
567 static inline int tlb_compare_context(const SparcTLBEntry
*tlb
,
570 return compare_masked(context
, tlb
->tag
, MMU_CONTEXT_MASK
);
577 #if !defined(CONFIG_USER_ONLY)
578 void cpu_unassigned_access(CPUState
*env1
, target_phys_addr_t addr
,
579 int is_write
, int is_exec
, int is_asi
, int size
);
580 #if defined(TARGET_SPARC64)
581 target_phys_addr_t
cpu_get_phys_page_nofault(CPUState
*env
, target_ulong addr
,
586 int cpu_sparc_signal_handler(int host_signum
, void *pinfo
, void *puc
);
588 #define cpu_init cpu_sparc_init
589 #define cpu_exec cpu_sparc_exec
590 #define cpu_gen_code cpu_sparc_gen_code
591 #define cpu_signal_handler cpu_sparc_signal_handler
592 #define cpu_list sparc_cpu_list
594 #define CPU_SAVE_VERSION 7
596 /* MMU modes definitions */
597 #if defined (TARGET_SPARC64)
598 #define MMU_USER_IDX 0
599 #define MMU_MODE0_SUFFIX _user
600 #define MMU_USER_SECONDARY_IDX 1
601 #define MMU_MODE1_SUFFIX _user_secondary
602 #define MMU_KERNEL_IDX 2
603 #define MMU_MODE2_SUFFIX _kernel
604 #define MMU_KERNEL_SECONDARY_IDX 3
605 #define MMU_MODE3_SUFFIX _kernel_secondary
606 #define MMU_NUCLEUS_IDX 4
607 #define MMU_MODE4_SUFFIX _nucleus
608 #define MMU_HYPV_IDX 5
609 #define MMU_MODE5_SUFFIX _hypv
611 #define MMU_USER_IDX 0
612 #define MMU_MODE0_SUFFIX _user
613 #define MMU_KERNEL_IDX 1
614 #define MMU_MODE1_SUFFIX _kernel
617 #if defined (TARGET_SPARC64)
618 static inline int cpu_has_hypervisor(CPUState
*env1
)
620 return env1
->def
->features
& CPU_FEATURE_HYPV
;
623 static inline int cpu_hypervisor_mode(CPUState
*env1
)
625 return cpu_has_hypervisor(env1
) && (env1
->hpstate
& HS_PRIV
);
628 static inline int cpu_supervisor_mode(CPUState
*env1
)
630 return env1
->pstate
& PS_PRIV
;
634 static inline int cpu_mmu_index(CPUState
*env1
)
636 #if defined(CONFIG_USER_ONLY)
638 #elif !defined(TARGET_SPARC64)
642 return MMU_NUCLEUS_IDX
;
643 } else if (cpu_hypervisor_mode(env1
)) {
645 } else if (cpu_supervisor_mode(env1
)) {
646 return MMU_KERNEL_IDX
;
653 static inline int cpu_interrupts_enabled(CPUState
*env1
)
655 #if !defined (TARGET_SPARC64)
656 if (env1
->psret
!= 0)
659 if (env1
->pstate
& PS_IE
)
666 static inline int cpu_pil_allowed(CPUState
*env1
, int pil
)
668 #if !defined(TARGET_SPARC64)
669 /* level 15 is non-maskable on sparc v8 */
670 return pil
== 15 || pil
> env1
->psrpil
;
672 return pil
> env1
->psrpil
;
676 #if defined(CONFIG_USER_ONLY)
677 static inline void cpu_clone_regs(CPUState
*env
, target_ulong newsp
)
680 env
->regwptr
[22] = newsp
;
682 /* FIXME: Do we also need to clear CF? */
684 printf ("HELPME: %s:%d\n", __FILE__
, __LINE__
);
690 #ifdef TARGET_SPARC64
692 void cpu_tick_set_count(CPUTimer
*timer
, uint64_t count
);
693 uint64_t cpu_tick_get_count(CPUTimer
*timer
);
694 void cpu_tick_set_limit(CPUTimer
*timer
, uint64_t limit
);
695 trap_state
* cpu_tsptr(CPUState
* env
);
698 #define TB_FLAG_FPU_ENABLED (1 << 4)
699 #define TB_FLAG_AM_ENABLED (1 << 5)
701 static inline void cpu_get_tb_cpu_state(CPUState
*env
, target_ulong
*pc
,
702 target_ulong
*cs_base
, int *flags
)
706 #ifdef TARGET_SPARC64
707 // AM . Combined FPU enable bits . PRIV . DMMU enabled . IMMU enabled
708 *flags
= (env
->pstate
& PS_PRIV
) /* 2 */
709 | ((env
->lsu
& (DMMU_E
| IMMU_E
)) >> 2) /* 1, 0 */
710 | ((env
->tl
& 0xff) << 8)
711 | (env
->dmmu
.mmu_primary_context
<< 16); /* 16... */
712 if (env
->pstate
& PS_AM
) {
713 *flags
|= TB_FLAG_AM_ENABLED
;
715 if ((env
->def
->features
& CPU_FEATURE_FLOAT
) && (env
->pstate
& PS_PEF
)
716 && (env
->fprs
& FPRS_FEF
)) {
717 *flags
|= TB_FLAG_FPU_ENABLED
;
720 // FPU enable . Supervisor
722 if ((env
->def
->features
& CPU_FEATURE_FLOAT
) && env
->psref
) {
723 *flags
|= TB_FLAG_FPU_ENABLED
;
728 static inline bool tb_fpu_enabled(int tb_flags
)
730 #if defined(CONFIG_USER_ONLY)
733 return tb_flags
& TB_FLAG_FPU_ENABLED
;
737 static inline bool tb_am_enabled(int tb_flags
)
739 #ifndef TARGET_SPARC64
742 return tb_flags
& TB_FLAG_AM_ENABLED
;
746 static inline bool cpu_has_work(CPUState
*env1
)
748 return (env1
->interrupt_request
& CPU_INTERRUPT_HARD
) &&
749 cpu_interrupts_enabled(env1
);
752 #include "exec-all.h"
754 static inline void cpu_pc_from_tb(CPUState
*env
, TranslationBlock
*tb
)
757 env
->npc
= tb
->cs_base
;