3 * QEMU OldWorld PowerMac (currently ~G3 Beige) hardware System Emulator
5 * Copyright (c) 2004-2007 Fabrice Bellard
6 * Copyright (c) 2007 Jocelyn Mayer
8 * Permission is hereby granted, free of charge, to any person obtaining a copy
9 * of this software and associated documentation files (the "Software"), to deal
10 * in the Software without restriction, including without limitation the rights
11 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
12 * copies of the Software, and to permit persons to whom the Software is
13 * furnished to do so, subject to the following conditions:
15 * The above copyright notice and this permission notice shall be included in
16 * all copies or substantial portions of the Software.
18 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
19 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
20 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
21 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
22 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
23 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
30 #include "mac_dbdma.h"
46 #include "exec-memory.h"
49 #define CFG_ADDR 0xf0000510
51 static int fw_cfg_boot_set(void *opaque
, const char *boot_device
)
53 fw_cfg_add_i16(opaque
, FW_CFG_BOOT_DEVICE
, boot_device
[0]);
58 static uint64_t translate_kernel_address(void *opaque
, uint64_t addr
)
60 return (addr
& 0x0fffffff) + KERNEL_LOAD_ADDR
;
63 static target_phys_addr_t
round_page(target_phys_addr_t addr
)
65 return (addr
+ TARGET_PAGE_SIZE
- 1) & TARGET_PAGE_MASK
;
68 static void ppc_heathrow_reset(void *opaque
)
70 CPUPPCState
*env
= opaque
;
75 static void ppc_heathrow_init (ram_addr_t ram_size
,
76 const char *boot_device
,
77 const char *kernel_filename
,
78 const char *kernel_cmdline
,
79 const char *initrd_filename
,
80 const char *cpu_model
)
82 MemoryRegion
*sysmem
= get_system_memory();
83 CPUPPCState
*env
= NULL
;
85 qemu_irq
*pic
, **heathrow_irqs
;
87 MemoryRegion
*ram
= g_new(MemoryRegion
, 1);
88 MemoryRegion
*bios
= g_new(MemoryRegion
, 1);
89 uint32_t kernel_base
, initrd_base
, cmdline_base
= 0;
90 int32_t kernel_size
, initrd_size
;
94 MemoryRegion
*pic_mem
, *dbdma_mem
, *cuda_mem
;
95 MemoryRegion
*escc_mem
, *escc_bar
= g_new(MemoryRegion
, 1), *ide_mem
[2];
96 uint16_t ppc_boot_device
;
97 DriveInfo
*hd
[MAX_IDE_BUS
* MAX_IDE_DEVS
];
101 linux_boot
= (kernel_filename
!= NULL
);
104 if (cpu_model
== NULL
)
106 for (i
= 0; i
< smp_cpus
; i
++) {
107 env
= cpu_init(cpu_model
);
109 fprintf(stderr
, "Unable to find PowerPC CPU definition\n");
112 /* Set time-base frequency to 16.6 Mhz */
113 cpu_ppc_tb_init(env
, 16600000UL);
114 qemu_register_reset(ppc_heathrow_reset
, env
);
118 if (ram_size
> (2047 << 20)) {
120 "qemu: Too much memory for this machine: %d MB, maximum 2047 MB\n",
121 ((unsigned int)ram_size
/ (1 << 20)));
125 memory_region_init_ram(ram
, "ppc_heathrow.ram", ram_size
);
126 vmstate_register_ram_global(ram
);
127 memory_region_add_subregion(sysmem
, 0, ram
);
129 /* allocate and load BIOS */
130 memory_region_init_ram(bios
, "ppc_heathrow.bios", BIOS_SIZE
);
131 vmstate_register_ram_global(bios
);
132 if (bios_name
== NULL
)
133 bios_name
= PROM_FILENAME
;
134 filename
= qemu_find_file(QEMU_FILE_TYPE_BIOS
, bios_name
);
135 memory_region_set_readonly(bios
, true);
136 memory_region_add_subregion(sysmem
, PROM_ADDR
, bios
);
138 /* Load OpenBIOS (ELF) */
140 bios_size
= load_elf(filename
, 0, NULL
, NULL
, NULL
, NULL
,
146 if (bios_size
< 0 || bios_size
> BIOS_SIZE
) {
147 hw_error("qemu: could not load PowerPC bios '%s'\n", bios_name
);
152 uint64_t lowaddr
= 0;
160 kernel_base
= KERNEL_LOAD_ADDR
;
161 kernel_size
= load_elf(kernel_filename
, translate_kernel_address
, NULL
,
162 NULL
, &lowaddr
, NULL
, 1, ELF_MACHINE
, 0);
164 kernel_size
= load_aout(kernel_filename
, kernel_base
,
165 ram_size
- kernel_base
, bswap_needed
,
168 kernel_size
= load_image_targphys(kernel_filename
,
170 ram_size
- kernel_base
);
171 if (kernel_size
< 0) {
172 hw_error("qemu: could not load kernel '%s'\n",
177 if (initrd_filename
) {
178 initrd_base
= round_page(kernel_base
+ kernel_size
+ KERNEL_GAP
);
179 initrd_size
= load_image_targphys(initrd_filename
, initrd_base
,
180 ram_size
- initrd_base
);
181 if (initrd_size
< 0) {
182 hw_error("qemu: could not load initial ram disk '%s'\n",
186 cmdline_base
= round_page(initrd_base
+ initrd_size
);
190 cmdline_base
= round_page(kernel_base
+ kernel_size
+ KERNEL_GAP
);
192 ppc_boot_device
= 'm';
198 ppc_boot_device
= '\0';
199 for (i
= 0; boot_device
[i
] != '\0'; i
++) {
200 /* TOFIX: for now, the second IDE channel is not properly
201 * used by OHW. The Mac floppy disk are not emulated.
202 * For now, OHW cannot boot from the network.
205 if (boot_device
[i
] >= 'a' && boot_device
[i
] <= 'f') {
206 ppc_boot_device
= boot_device
[i
];
210 if (boot_device
[i
] >= 'c' && boot_device
[i
] <= 'd') {
211 ppc_boot_device
= boot_device
[i
];
216 if (ppc_boot_device
== '\0') {
217 fprintf(stderr
, "No valid boot device for G3 Beige machine\n");
222 /* Register 2 MB of ISA IO space */
223 isa_mmio_init(0xfe000000, 0x00200000);
225 /* XXX: we register only 1 output pin for heathrow PIC */
226 heathrow_irqs
= g_malloc0(smp_cpus
* sizeof(qemu_irq
*));
228 g_malloc0(smp_cpus
* sizeof(qemu_irq
) * 1);
229 /* Connect the heathrow PIC outputs to the 6xx bus */
230 for (i
= 0; i
< smp_cpus
; i
++) {
231 switch (PPC_INPUT(env
)) {
232 case PPC_FLAGS_INPUT_6xx
:
233 heathrow_irqs
[i
] = heathrow_irqs
[0] + (i
* 1);
234 heathrow_irqs
[i
][0] =
235 ((qemu_irq
*)env
->irq_inputs
)[PPC6xx_INPUT_INT
];
238 hw_error("Bus model not supported on OldWorld Mac machine\n");
242 /* init basic PC hardware */
243 if (PPC_INPUT(env
) != PPC_FLAGS_INPUT_6xx
) {
244 hw_error("Only 6xx bus is supported on heathrow machine\n");
246 pic
= heathrow_pic_init(&pic_mem
, 1, heathrow_irqs
);
247 pci_bus
= pci_grackle_init(0xfec00000, pic
,
250 pci_vga_init(pci_bus
);
252 escc_mem
= escc_init(0, pic
[0x0f], pic
[0x10], serial_hds
[0],
253 serial_hds
[1], ESCC_CLOCK
, 4);
254 memory_region_init_alias(escc_bar
, "escc-bar",
255 escc_mem
, 0, memory_region_size(escc_mem
));
257 for(i
= 0; i
< nb_nics
; i
++)
258 pci_nic_init_nofail(&nd_table
[i
], "ne2k_pci", NULL
);
261 ide_drive_get(hd
, MAX_IDE_BUS
);
263 /* First IDE channel is a MAC IDE on the MacIO bus */
264 dbdma
= DBDMA_init(&dbdma_mem
);
266 ide_mem
[1] = pmac_ide_init(hd
, pic
[0x0D], dbdma
, 0x16, pic
[0x02]);
268 /* Second IDE channel is a CMD646 on the PCI bus */
269 hd
[0] = hd
[MAX_IDE_DEVS
];
270 hd
[1] = hd
[MAX_IDE_DEVS
+ 1];
271 hd
[3] = hd
[2] = NULL
;
272 pci_cmd646_ide_init(pci_bus
, hd
, 0);
274 /* cuda also initialize ADB */
275 cuda_init(&cuda_mem
, pic
[0x12]);
277 adb_kbd_init(&adb_bus
);
278 adb_mouse_init(&adb_bus
);
280 nvr
= macio_nvram_init(0x2000, 4);
281 pmac_format_nvram_partition(nvr
, 0x2000);
283 macio_init(pci_bus
, PCI_DEVICE_ID_APPLE_343S1201
, 1, pic_mem
,
284 dbdma_mem
, cuda_mem
, nvr
, 2, ide_mem
, escc_bar
);
287 pci_create_simple(pci_bus
, -1, "pci-ohci");
290 if (graphic_depth
!= 15 && graphic_depth
!= 32 && graphic_depth
!= 8)
293 /* No PCI init: the BIOS will do it */
295 fw_cfg
= fw_cfg_init(0, 0, CFG_ADDR
, CFG_ADDR
+ 2);
296 fw_cfg_add_i32(fw_cfg
, FW_CFG_ID
, 1);
297 fw_cfg_add_i64(fw_cfg
, FW_CFG_RAM_SIZE
, (uint64_t)ram_size
);
298 fw_cfg_add_i16(fw_cfg
, FW_CFG_MACHINE_ID
, ARCH_HEATHROW
);
299 fw_cfg_add_i32(fw_cfg
, FW_CFG_KERNEL_ADDR
, kernel_base
);
300 fw_cfg_add_i32(fw_cfg
, FW_CFG_KERNEL_SIZE
, kernel_size
);
301 if (kernel_cmdline
) {
302 fw_cfg_add_i32(fw_cfg
, FW_CFG_KERNEL_CMDLINE
, cmdline_base
);
303 pstrcpy_targphys("cmdline", cmdline_base
, TARGET_PAGE_SIZE
, kernel_cmdline
);
305 fw_cfg_add_i32(fw_cfg
, FW_CFG_KERNEL_CMDLINE
, 0);
307 fw_cfg_add_i32(fw_cfg
, FW_CFG_INITRD_ADDR
, initrd_base
);
308 fw_cfg_add_i32(fw_cfg
, FW_CFG_INITRD_SIZE
, initrd_size
);
309 fw_cfg_add_i16(fw_cfg
, FW_CFG_BOOT_DEVICE
, ppc_boot_device
);
311 fw_cfg_add_i16(fw_cfg
, FW_CFG_PPC_WIDTH
, graphic_width
);
312 fw_cfg_add_i16(fw_cfg
, FW_CFG_PPC_HEIGHT
, graphic_height
);
313 fw_cfg_add_i16(fw_cfg
, FW_CFG_PPC_DEPTH
, graphic_depth
);
315 fw_cfg_add_i32(fw_cfg
, FW_CFG_PPC_IS_KVM
, kvm_enabled());
320 fw_cfg_add_i32(fw_cfg
, FW_CFG_PPC_TBFREQ
, kvmppc_get_tbfreq());
321 hypercall
= g_malloc(16);
322 kvmppc_get_hypercall(env
, hypercall
, 16);
323 fw_cfg_add_bytes(fw_cfg
, FW_CFG_PPC_KVM_HC
, hypercall
, 16);
324 fw_cfg_add_i32(fw_cfg
, FW_CFG_PPC_KVM_PID
, getpid());
327 fw_cfg_add_i32(fw_cfg
, FW_CFG_PPC_TBFREQ
, get_ticks_per_sec());
330 qemu_register_boot_set(fw_cfg_boot_set
, fw_cfg
);
333 static QEMUMachine heathrow_machine
= {
335 .desc
= "Heathrow based PowerMAC",
336 .init
= ppc_heathrow_init
,
337 .max_cpus
= MAX_CPUS
,
343 static void heathrow_machine_init(void)
345 qemu_register_machine(&heathrow_machine
);
348 machine_init(heathrow_machine_init
);