2 * QEMU model of Xilinx AXI-Ethernet.
4 * Copyright (c) 2011 Edgar E. Iglesias.
6 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 * of this software and associated documentation files (the "Software"), to deal
8 * in the Software without restriction, including without limitation the rights
9 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 * copies of the Software, and to permit persons to whom the Software is
11 * furnished to do so, subject to the following conditions:
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
25 #include "qemu/osdep.h"
27 #include "hw/sysbus.h"
28 #include "qapi/error.h"
30 #include "qemu/module.h"
32 #include "net/checksum.h"
36 #include "hw/qdev-properties.h"
37 #include "hw/stream.h"
38 #include "qom/object.h"
42 #define TYPE_XILINX_AXI_ENET "xlnx.axi-ethernet"
43 #define TYPE_XILINX_AXI_ENET_DATA_STREAM "xilinx-axienet-data-stream"
44 #define TYPE_XILINX_AXI_ENET_CONTROL_STREAM "xilinx-axienet-control-stream"
46 OBJECT_DECLARE_SIMPLE_TYPE(XilinxAXIEnet
, XILINX_AXI_ENET
)
48 typedef struct XilinxAXIEnetStreamSink XilinxAXIEnetStreamSink
;
49 DECLARE_INSTANCE_CHECKER(XilinxAXIEnetStreamSink
, XILINX_AXI_ENET_DATA_STREAM
,
50 TYPE_XILINX_AXI_ENET_DATA_STREAM
)
52 DECLARE_INSTANCE_CHECKER(XilinxAXIEnetStreamSink
, XILINX_AXI_ENET_CONTROL_STREAM
,
53 TYPE_XILINX_AXI_ENET_CONTROL_STREAM
)
55 /* Advertisement control register. */
56 #define ADVERTISE_10FULL 0x0040 /* Try for 10mbps full-duplex */
57 #define ADVERTISE_100HALF 0x0080 /* Try for 100mbps half-duplex */
58 #define ADVERTISE_100FULL 0x0100 /* Try for 100mbps full-duplex */
60 #define CONTROL_PAYLOAD_WORDS 5
61 #define CONTROL_PAYLOAD_SIZE (CONTROL_PAYLOAD_WORDS * (sizeof(uint32_t)))
68 unsigned int (*read
)(struct PHY
*phy
, unsigned int req
);
69 void (*write
)(struct PHY
*phy
, unsigned int req
,
73 static unsigned int tdk_read(struct PHY
*phy
, unsigned int req
)
86 /* Speeds and modes. */
87 r
|= (1 << 13) | (1 << 14);
88 r
|= (1 << 11) | (1 << 12);
89 r
|= (1 << 5); /* Autoneg complete. */
90 r
|= (1 << 3); /* Autoneg able. */
91 r
|= (1 << 2); /* link. */
92 r
|= (1 << 1); /* link. */
95 /* Link partner ability.
96 We are kind; always agree with whatever best mode
97 the guest advertises. */
98 r
= 1 << 14; /* Success. */
99 /* Copy advertised modes. */
100 r
|= phy
->regs
[4] & (15 << 5);
101 /* Autoneg support. */
105 /* Marvell PHY on many xilinx boards. */
106 r
= 0x8000; /* 1000Mb */
110 /* Diagnostics reg. */
118 /* Are we advertising 100 half or 100 duplex ? */
119 speed_100
= !!(phy
->regs
[4] & ADVERTISE_100HALF
);
120 speed_100
|= !!(phy
->regs
[4] & ADVERTISE_100FULL
);
122 /* Are we advertising 10 duplex or 100 duplex ? */
123 duplex
= !!(phy
->regs
[4] & ADVERTISE_100FULL
);
124 duplex
|= !!(phy
->regs
[4] & ADVERTISE_10FULL
);
125 r
= (speed_100
<< 10) | (duplex
<< 11);
130 r
= phy
->regs
[regnum
];
133 DPHY(qemu_log("\n%s %x = reg[%d]\n", __func__
, r
, regnum
));
138 tdk_write(struct PHY
*phy
, unsigned int req
, unsigned int data
)
143 DPHY(qemu_log("%s reg[%d] = %x\n", __func__
, regnum
, data
));
146 phy
->regs
[regnum
] = data
;
150 /* Unconditionally clear regs[BMCR][BMCR_RESET] and auto-neg */
151 phy
->regs
[0] &= ~0x8200;
155 tdk_init(struct PHY
*phy
)
157 phy
->regs
[0] = 0x3100;
159 phy
->regs
[2] = 0x0300;
160 phy
->regs
[3] = 0xe400;
161 /* Autonegotiation advertisement reg. */
162 phy
->regs
[4] = 0x01E1;
165 phy
->read
= tdk_read
;
166 phy
->write
= tdk_write
;
170 struct PHY
*devs
[32];
174 mdio_attach(struct MDIOBus
*bus
, struct PHY
*phy
, unsigned int addr
)
176 bus
->devs
[addr
& 0x1f] = phy
;
179 #ifdef USE_THIS_DEAD_CODE
181 mdio_detach(struct MDIOBus
*bus
, struct PHY
*phy
, unsigned int addr
)
183 bus
->devs
[addr
& 0x1f] = NULL
;
187 static uint16_t mdio_read_req(struct MDIOBus
*bus
, unsigned int addr
,
193 phy
= bus
->devs
[addr
];
194 if (phy
&& phy
->read
) {
195 data
= phy
->read(phy
, reg
);
199 DPHY(qemu_log("%s addr=%d reg=%d data=%x\n", __func__
, addr
, reg
, data
));
203 static void mdio_write_req(struct MDIOBus
*bus
, unsigned int addr
,
204 unsigned int reg
, uint16_t data
)
208 DPHY(qemu_log("%s addr=%d reg=%d data=%x\n", __func__
, addr
, reg
, data
));
209 phy
= bus
->devs
[addr
];
210 if (phy
&& phy
->write
) {
211 phy
->write(phy
, reg
, data
);
217 #define R_RAF (0x000 / 4)
219 RAF_MCAST_REJ
= (1 << 1),
220 RAF_BCAST_REJ
= (1 << 2),
221 RAF_EMCF_EN
= (1 << 12),
222 RAF_NEWFUNC_EN
= (1 << 11)
225 #define R_IS (0x00C / 4)
227 IS_HARD_ACCESS_COMPLETE
= 1,
228 IS_AUTONEG
= (1 << 1),
229 IS_RX_COMPLETE
= (1 << 2),
230 IS_RX_REJECT
= (1 << 3),
231 IS_TX_COMPLETE
= (1 << 5),
232 IS_RX_DCM_LOCK
= (1 << 6),
233 IS_MGM_RDY
= (1 << 7),
234 IS_PHY_RST_DONE
= (1 << 8),
237 #define R_IP (0x010 / 4)
238 #define R_IE (0x014 / 4)
239 #define R_UAWL (0x020 / 4)
240 #define R_UAWU (0x024 / 4)
241 #define R_PPST (0x030 / 4)
243 PPST_LINKSTATUS
= (1 << 0),
244 PPST_PHY_LINKSTATUS
= (1 << 7),
247 #define R_STATS_RX_BYTESL (0x200 / 4)
248 #define R_STATS_RX_BYTESH (0x204 / 4)
249 #define R_STATS_TX_BYTESL (0x208 / 4)
250 #define R_STATS_TX_BYTESH (0x20C / 4)
251 #define R_STATS_RXL (0x290 / 4)
252 #define R_STATS_RXH (0x294 / 4)
253 #define R_STATS_RX_BCASTL (0x2a0 / 4)
254 #define R_STATS_RX_BCASTH (0x2a4 / 4)
255 #define R_STATS_RX_MCASTL (0x2a8 / 4)
256 #define R_STATS_RX_MCASTH (0x2ac / 4)
258 #define R_RCW0 (0x400 / 4)
259 #define R_RCW1 (0x404 / 4)
261 RCW1_VLAN
= (1 << 27),
263 RCW1_FCS
= (1 << 29),
264 RCW1_JUM
= (1 << 30),
265 RCW1_RST
= (1 << 31),
268 #define R_TC (0x408 / 4)
277 #define R_EMMC (0x410 / 4)
279 EMMC_LINKSPEED_10MB
= (0 << 30),
280 EMMC_LINKSPEED_100MB
= (1 << 30),
281 EMMC_LINKSPEED_1000MB
= (2 << 30),
284 #define R_PHYC (0x414 / 4)
286 #define R_MC (0x500 / 4)
287 #define MC_EN (1 << 6)
289 #define R_MCR (0x504 / 4)
290 #define R_MWD (0x508 / 4)
291 #define R_MRD (0x50c / 4)
292 #define R_MIS (0x600 / 4)
293 #define R_MIP (0x620 / 4)
294 #define R_MIE (0x640 / 4)
295 #define R_MIC (0x640 / 4)
297 #define R_UAW0 (0x700 / 4)
298 #define R_UAW1 (0x704 / 4)
299 #define R_FMI (0x708 / 4)
300 #define R_AF0 (0x710 / 4)
301 #define R_AF1 (0x714 / 4)
302 #define R_MAX (0x34 / 4)
304 /* Indirect registers. */
306 struct MDIOBus mdio_bus
;
313 struct XilinxAXIEnetStreamSink
{
316 struct XilinxAXIEnet
*enet
;
319 struct XilinxAXIEnet
{
323 StreamSink
*tx_data_dev
;
324 StreamSink
*tx_control_dev
;
325 XilinxAXIEnetStreamSink rx_data_dev
;
326 XilinxAXIEnetStreamSink rx_control_dev
;
357 /* Receive configuration words. */
359 /* Transmit config. */
364 /* Unicast Address Word. */
366 /* Unicast address filter used with extended mcast. */
370 uint32_t regs
[R_MAX
];
372 /* Multicast filter addrs. */
373 uint32_t maddr
[4][2];
374 /* 32K x 1 lookup filter. */
375 uint32_t ext_mtable
[1024];
377 uint32_t hdr
[CONTROL_PAYLOAD_WORDS
];
386 uint8_t rxapp
[CONTROL_PAYLOAD_SIZE
];
389 /* Whether axienet_eth_rx_notify should flush incoming queue. */
393 static void axienet_rx_reset(XilinxAXIEnet
*s
)
395 s
->rcw
[1] = RCW1_JUM
| RCW1_FCS
| RCW1_RX
| RCW1_VLAN
;
398 static void axienet_tx_reset(XilinxAXIEnet
*s
)
400 s
->tc
= TC_JUM
| TC_TX
| TC_VLAN
;
404 static inline int axienet_rx_resetting(XilinxAXIEnet
*s
)
406 return s
->rcw
[1] & RCW1_RST
;
409 static inline int axienet_rx_enabled(XilinxAXIEnet
*s
)
411 return s
->rcw
[1] & RCW1_RX
;
414 static inline int axienet_extmcf_enabled(XilinxAXIEnet
*s
)
416 return !!(s
->regs
[R_RAF
] & RAF_EMCF_EN
);
419 static inline int axienet_newfunc_enabled(XilinxAXIEnet
*s
)
421 return !!(s
->regs
[R_RAF
] & RAF_NEWFUNC_EN
);
424 static void xilinx_axienet_reset(DeviceState
*d
)
426 XilinxAXIEnet
*s
= XILINX_AXI_ENET(d
);
431 s
->regs
[R_PPST
] = PPST_LINKSTATUS
| PPST_PHY_LINKSTATUS
;
432 s
->regs
[R_IS
] = IS_AUTONEG
| IS_RX_DCM_LOCK
| IS_MGM_RDY
| IS_PHY_RST_DONE
;
434 s
->emmc
= EMMC_LINKSPEED_100MB
;
437 static void enet_update_irq(XilinxAXIEnet
*s
)
439 s
->regs
[R_IP
] = s
->regs
[R_IS
] & s
->regs
[R_IE
];
440 qemu_set_irq(s
->irq
, !!s
->regs
[R_IP
]);
443 static uint64_t enet_read(void *opaque
, hwaddr addr
, unsigned size
)
445 XilinxAXIEnet
*s
= opaque
;
452 r
= s
->rcw
[addr
& 1];
468 r
= s
->mii
.regs
[addr
& 3] | (1 << 7); /* Always ready. */
471 case R_STATS_RX_BYTESL
:
472 case R_STATS_RX_BYTESH
:
473 r
= s
->stats
.rx_bytes
>> (32 * (addr
& 1));
476 case R_STATS_TX_BYTESL
:
477 case R_STATS_TX_BYTESH
:
478 r
= s
->stats
.tx_bytes
>> (32 * (addr
& 1));
483 r
= s
->stats
.rx
>> (32 * (addr
& 1));
485 case R_STATS_RX_BCASTL
:
486 case R_STATS_RX_BCASTH
:
487 r
= s
->stats
.rx_bcast
>> (32 * (addr
& 1));
489 case R_STATS_RX_MCASTL
:
490 case R_STATS_RX_MCASTH
:
491 r
= s
->stats
.rx_mcast
>> (32 * (addr
& 1));
497 r
= s
->mii
.regs
[addr
& 3];
502 r
= s
->uaw
[addr
& 1];
507 r
= s
->ext_uaw
[addr
& 1];
516 r
= s
->maddr
[s
->fmi
& 3][addr
& 1];
519 case 0x8000 ... 0x83ff:
520 r
= s
->ext_mtable
[addr
- 0x8000];
524 if (addr
< ARRAY_SIZE(s
->regs
)) {
527 DENET(qemu_log("%s addr=" TARGET_FMT_plx
" v=%x\n",
528 __func__
, addr
* 4, r
));
534 static void enet_write(void *opaque
, hwaddr addr
,
535 uint64_t value
, unsigned size
)
537 XilinxAXIEnet
*s
= opaque
;
538 struct TEMAC
*t
= &s
->TEMAC
;
544 s
->rcw
[addr
& 1] = value
;
545 if ((addr
& 1) && value
& RCW1_RST
) {
548 qemu_flush_queued_packets(qemu_get_queue(s
->nic
));
554 if (value
& TC_RST
) {
568 value
&= ((1 << 7) - 1);
570 /* Enable the MII. */
572 unsigned int miiclkdiv
= value
& ((1 << 6) - 1);
574 qemu_log("AXIENET: MDIO enabled but MDIOCLK is zero!\n");
581 unsigned int phyaddr
= (value
>> 24) & 0x1f;
582 unsigned int regaddr
= (value
>> 16) & 0x1f;
583 unsigned int op
= (value
>> 14) & 3;
584 unsigned int initiate
= (value
>> 11) & 1;
588 mdio_write_req(&t
->mdio_bus
, phyaddr
, regaddr
, s
->mii
.mwd
);
589 } else if (op
== 2) {
590 s
->mii
.mrd
= mdio_read_req(&t
->mdio_bus
, phyaddr
, regaddr
);
592 qemu_log("AXIENET: invalid MDIOBus OP=%d\n", op
);
601 s
->mii
.regs
[addr
& 3] = value
;
607 s
->uaw
[addr
& 1] = value
;
612 s
->ext_uaw
[addr
& 1] = value
;
621 s
->maddr
[s
->fmi
& 3][addr
& 1] = value
;
625 s
->regs
[addr
] &= ~value
;
628 case 0x8000 ... 0x83ff:
629 s
->ext_mtable
[addr
- 0x8000] = value
;
633 DENET(qemu_log("%s addr=" TARGET_FMT_plx
" v=%x\n",
634 __func__
, addr
* 4, (unsigned)value
));
635 if (addr
< ARRAY_SIZE(s
->regs
)) {
636 s
->regs
[addr
] = value
;
643 static const MemoryRegionOps enet_ops
= {
646 .endianness
= DEVICE_LITTLE_ENDIAN
,
649 static int eth_can_rx(XilinxAXIEnet
*s
)
652 return !s
->rxsize
&& !axienet_rx_resetting(s
) && axienet_rx_enabled(s
);
655 static int enet_match_addr(const uint8_t *buf
, uint32_t f0
, uint32_t f1
)
659 if (memcmp(buf
, &f0
, 4)) {
663 if (buf
[4] != (f1
& 0xff) || buf
[5] != ((f1
>> 8) & 0xff)) {
670 static void axienet_eth_rx_notify(void *opaque
)
672 XilinxAXIEnet
*s
= XILINX_AXI_ENET(opaque
);
674 while (s
->rxappsize
&& stream_can_push(s
->tx_control_dev
,
675 axienet_eth_rx_notify
, s
)) {
676 size_t ret
= stream_push(s
->tx_control_dev
,
677 (void *)s
->rxapp
+ CONTROL_PAYLOAD_SIZE
678 - s
->rxappsize
, s
->rxappsize
, true);
682 while (s
->rxsize
&& stream_can_push(s
->tx_data_dev
,
683 axienet_eth_rx_notify
, s
)) {
684 size_t ret
= stream_push(s
->tx_data_dev
, (void *)s
->rxmem
+ s
->rxpos
,
689 s
->regs
[R_IS
] |= IS_RX_COMPLETE
;
691 s
->need_flush
= false;
692 qemu_flush_queued_packets(qemu_get_queue(s
->nic
));
699 static ssize_t
eth_rx(NetClientState
*nc
, const uint8_t *buf
, size_t size
)
701 XilinxAXIEnet
*s
= qemu_get_nic_opaque(nc
);
702 static const unsigned char sa_bcast
[6] = {0xff, 0xff, 0xff,
704 static const unsigned char sa_ipmcast
[3] = {0x01, 0x00, 0x52};
705 uint32_t app
[CONTROL_PAYLOAD_WORDS
] = {0};
706 int promisc
= s
->fmi
& (1 << 31);
707 int unicast
, broadcast
, multicast
, ip_multicast
= 0;
712 DENET(qemu_log("%s: %zd bytes\n", __func__
, size
));
714 if (!eth_can_rx(s
)) {
715 s
->need_flush
= true;
719 unicast
= ~buf
[0] & 0x1;
720 broadcast
= memcmp(buf
, sa_bcast
, 6) == 0;
721 multicast
= !unicast
&& !broadcast
;
722 if (multicast
&& (memcmp(sa_ipmcast
, buf
, sizeof sa_ipmcast
) == 0)) {
726 /* Jumbo or vlan sizes ? */
727 if (!(s
->rcw
[1] & RCW1_JUM
)) {
728 if (size
> 1518 && size
<= 1522 && !(s
->rcw
[1] & RCW1_VLAN
)) {
733 /* Basic Address filters. If you want to use the extended filters
734 you'll generally have to place the ethernet mac into promiscuous mode
735 to avoid the basic filtering from dropping most frames. */
738 if (!enet_match_addr(buf
, s
->uaw
[0], s
->uaw
[1])) {
744 if (s
->regs
[R_RAF
] & RAF_BCAST_REJ
) {
751 if (s
->regs
[R_RAF
] & RAF_MCAST_REJ
) {
755 for (i
= 0; i
< 4; i
++) {
756 if (enet_match_addr(buf
, s
->maddr
[i
][0], s
->maddr
[i
][1])) {
769 /* Extended mcast filtering enabled? */
770 if (axienet_newfunc_enabled(s
) && axienet_extmcf_enabled(s
)) {
772 if (!enet_match_addr(buf
, s
->ext_uaw
[0], s
->ext_uaw
[1])) {
778 if (s
->regs
[R_RAF
] & RAF_BCAST_REJ
) {
785 if (!memcmp(buf
, sa_ipmcast
, 3)) {
789 idx
= (buf
[4] & 0x7f) << 8;
792 bit
= 1 << (idx
& 0x1f);
795 if (!(s
->ext_mtable
[idx
] & bit
)) {
803 s
->regs
[R_IS
] |= IS_RX_REJECT
;
808 if (size
> (s
->c_rxmem
- 4)) {
809 size
= s
->c_rxmem
- 4;
812 memcpy(s
->rxmem
, buf
, size
);
813 memset(s
->rxmem
+ size
, 0, 4); /* Clear the FCS. */
815 if (s
->rcw
[1] & RCW1_FCS
) {
816 size
+= 4; /* fcs is inband. */
820 csum32
= net_checksum_add(size
- 14, (uint8_t *)s
->rxmem
+ 14);
822 csum32
= (csum32
& 0xffff) + (csum32
>> 16);
823 /* And twice to get rid of possible carries. */
824 csum16
= (csum32
& 0xffff) + (csum32
>> 16);
826 app
[4] = size
& 0xffff;
828 s
->stats
.rx_bytes
+= size
;
832 app
[2] |= 1 | (ip_multicast
<< 1);
833 } else if (broadcast
) {
843 for (i
= 0; i
< ARRAY_SIZE(app
); ++i
) {
844 app
[i
] = cpu_to_le32(app
[i
]);
846 s
->rxappsize
= CONTROL_PAYLOAD_SIZE
;
847 memcpy(s
->rxapp
, app
, s
->rxappsize
);
848 axienet_eth_rx_notify(s
);
855 xilinx_axienet_control_stream_push(StreamSink
*obj
, uint8_t *buf
, size_t len
,
859 XilinxAXIEnetStreamSink
*cs
= XILINX_AXI_ENET_CONTROL_STREAM(obj
);
860 XilinxAXIEnet
*s
= cs
->enet
;
863 if (len
!= CONTROL_PAYLOAD_SIZE
) {
864 hw_error("AXI Enet requires %d byte control stream payload\n",
865 (int)CONTROL_PAYLOAD_SIZE
);
868 memcpy(s
->hdr
, buf
, len
);
870 for (i
= 0; i
< ARRAY_SIZE(s
->hdr
); ++i
) {
871 s
->hdr
[i
] = le32_to_cpu(s
->hdr
[i
]);
877 xilinx_axienet_data_stream_push(StreamSink
*obj
, uint8_t *buf
, size_t size
,
880 XilinxAXIEnetStreamSink
*ds
= XILINX_AXI_ENET_DATA_STREAM(obj
);
881 XilinxAXIEnet
*s
= ds
->enet
;
884 if (!(s
->tc
& TC_TX
)) {
888 if (s
->txpos
+ size
> s
->c_txmem
) {
889 qemu_log_mask(LOG_GUEST_ERROR
, "%s: Packet larger than txmem\n",
890 TYPE_XILINX_AXI_ENET
);
895 if (s
->txpos
== 0 && eop
) {
896 /* Fast path single fragment. */
899 memcpy(s
->txmem
+ s
->txpos
, buf
, size
);
908 /* Jumbo or vlan sizes ? */
909 if (!(s
->tc
& TC_JUM
)) {
910 if (s
->txpos
> 1518 && s
->txpos
<= 1522 && !(s
->tc
& TC_VLAN
)) {
917 unsigned int start_off
= s
->hdr
[1] >> 16;
918 unsigned int write_off
= s
->hdr
[1] & 0xffff;
922 tmp_csum
= net_checksum_add(s
->txpos
- start_off
,
924 /* Accumulate the seed. */
925 tmp_csum
+= s
->hdr
[2] & 0xffff;
927 /* Fold the 32bit partial checksum. */
928 csum
= net_checksum_finish(tmp_csum
);
931 buf
[write_off
] = csum
>> 8;
932 buf
[write_off
+ 1] = csum
& 0xff;
935 qemu_send_packet(qemu_get_queue(s
->nic
), buf
, s
->txpos
);
937 s
->stats
.tx_bytes
+= s
->txpos
;
938 s
->regs
[R_IS
] |= IS_TX_COMPLETE
;
945 static NetClientInfo net_xilinx_enet_info
= {
946 .type
= NET_CLIENT_DRIVER_NIC
,
947 .size
= sizeof(NICState
),
951 static void xilinx_enet_realize(DeviceState
*dev
, Error
**errp
)
953 XilinxAXIEnet
*s
= XILINX_AXI_ENET(dev
);
954 XilinxAXIEnetStreamSink
*ds
= XILINX_AXI_ENET_DATA_STREAM(&s
->rx_data_dev
);
955 XilinxAXIEnetStreamSink
*cs
= XILINX_AXI_ENET_CONTROL_STREAM(
958 object_property_add_link(OBJECT(ds
), "enet", "xlnx.axi-ethernet",
959 (Object
**) &ds
->enet
,
960 object_property_allow_set_link
,
961 OBJ_PROP_LINK_STRONG
);
962 object_property_add_link(OBJECT(cs
), "enet", "xlnx.axi-ethernet",
963 (Object
**) &cs
->enet
,
964 object_property_allow_set_link
,
965 OBJ_PROP_LINK_STRONG
);
966 object_property_set_link(OBJECT(ds
), "enet", OBJECT(s
), &error_abort
);
967 object_property_set_link(OBJECT(cs
), "enet", OBJECT(s
), &error_abort
);
969 qemu_macaddr_default_if_unset(&s
->conf
.macaddr
);
970 s
->nic
= qemu_new_nic(&net_xilinx_enet_info
, &s
->conf
,
971 object_get_typename(OBJECT(dev
)), dev
->id
, s
);
972 qemu_format_nic_info_str(qemu_get_queue(s
->nic
), s
->conf
.macaddr
.a
);
974 tdk_init(&s
->TEMAC
.phy
);
975 mdio_attach(&s
->TEMAC
.mdio_bus
, &s
->TEMAC
.phy
, s
->c_phyaddr
);
979 s
->rxmem
= g_malloc(s
->c_rxmem
);
980 s
->txmem
= g_malloc(s
->c_txmem
);
983 static void xilinx_enet_init(Object
*obj
)
985 XilinxAXIEnet
*s
= XILINX_AXI_ENET(obj
);
986 SysBusDevice
*sbd
= SYS_BUS_DEVICE(obj
);
988 object_initialize_child(OBJECT(s
), "axistream-connected-target",
989 &s
->rx_data_dev
, TYPE_XILINX_AXI_ENET_DATA_STREAM
);
990 object_initialize_child(OBJECT(s
), "axistream-control-connected-target",
992 TYPE_XILINX_AXI_ENET_CONTROL_STREAM
);
993 sysbus_init_irq(sbd
, &s
->irq
);
995 memory_region_init_io(&s
->iomem
, OBJECT(s
), &enet_ops
, s
, "enet", 0x40000);
996 sysbus_init_mmio(sbd
, &s
->iomem
);
999 static Property xilinx_enet_properties
[] = {
1000 DEFINE_PROP_UINT32("phyaddr", XilinxAXIEnet
, c_phyaddr
, 7),
1001 DEFINE_PROP_UINT32("rxmem", XilinxAXIEnet
, c_rxmem
, 0x1000),
1002 DEFINE_PROP_UINT32("txmem", XilinxAXIEnet
, c_txmem
, 0x1000),
1003 DEFINE_NIC_PROPERTIES(XilinxAXIEnet
, conf
),
1004 DEFINE_PROP_LINK("axistream-connected", XilinxAXIEnet
,
1005 tx_data_dev
, TYPE_STREAM_SINK
, StreamSink
*),
1006 DEFINE_PROP_LINK("axistream-control-connected", XilinxAXIEnet
,
1007 tx_control_dev
, TYPE_STREAM_SINK
, StreamSink
*),
1008 DEFINE_PROP_END_OF_LIST(),
1011 static void xilinx_enet_class_init(ObjectClass
*klass
, void *data
)
1013 DeviceClass
*dc
= DEVICE_CLASS(klass
);
1015 dc
->realize
= xilinx_enet_realize
;
1016 device_class_set_props(dc
, xilinx_enet_properties
);
1017 dc
->reset
= xilinx_axienet_reset
;
1020 static void xilinx_enet_control_stream_class_init(ObjectClass
*klass
,
1023 StreamSinkClass
*ssc
= STREAM_SINK_CLASS(klass
);
1025 ssc
->push
= xilinx_axienet_control_stream_push
;
1028 static void xilinx_enet_data_stream_class_init(ObjectClass
*klass
, void *data
)
1030 StreamSinkClass
*ssc
= STREAM_SINK_CLASS(klass
);
1032 ssc
->push
= xilinx_axienet_data_stream_push
;
1035 static const TypeInfo xilinx_enet_info
= {
1036 .name
= TYPE_XILINX_AXI_ENET
,
1037 .parent
= TYPE_SYS_BUS_DEVICE
,
1038 .instance_size
= sizeof(XilinxAXIEnet
),
1039 .class_init
= xilinx_enet_class_init
,
1040 .instance_init
= xilinx_enet_init
,
1043 static const TypeInfo xilinx_enet_data_stream_info
= {
1044 .name
= TYPE_XILINX_AXI_ENET_DATA_STREAM
,
1045 .parent
= TYPE_OBJECT
,
1046 .instance_size
= sizeof(XilinxAXIEnetStreamSink
),
1047 .class_init
= xilinx_enet_data_stream_class_init
,
1048 .interfaces
= (InterfaceInfo
[]) {
1049 { TYPE_STREAM_SINK
},
1054 static const TypeInfo xilinx_enet_control_stream_info
= {
1055 .name
= TYPE_XILINX_AXI_ENET_CONTROL_STREAM
,
1056 .parent
= TYPE_OBJECT
,
1057 .instance_size
= sizeof(XilinxAXIEnetStreamSink
),
1058 .class_init
= xilinx_enet_control_stream_class_init
,
1059 .interfaces
= (InterfaceInfo
[]) {
1060 { TYPE_STREAM_SINK
},
1065 static void xilinx_enet_register_types(void)
1067 type_register_static(&xilinx_enet_info
);
1068 type_register_static(&xilinx_enet_data_stream_info
);
1069 type_register_static(&xilinx_enet_control_stream_info
);
1072 type_init(xilinx_enet_register_types
)