net: add FTGMAC100 support
[qemu.git] / hw / net / ftgmac100.c
blobc35f368aee39b60852906ea345e05ce945b962bb
1 /*
2 * Faraday FTGMAC100 Gigabit Ethernet
4 * Copyright (C) 2016-2017, IBM Corporation.
6 * Based on Coldfire Fast Ethernet Controller emulation.
8 * Copyright (c) 2007 CodeSourcery.
10 * This code is licensed under the GPL version 2 or later. See the
11 * COPYING file in the top-level directory.
14 #include "qemu/osdep.h"
15 #include "hw/net/ftgmac100.h"
16 #include "sysemu/dma.h"
17 #include "qemu/log.h"
18 #include "net/checksum.h"
19 #include "net/eth.h"
20 #include "hw/net/mii.h"
22 /* For crc32 */
23 #include <zlib.h>
26 * FTGMAC100 registers
28 #define FTGMAC100_ISR 0x00
29 #define FTGMAC100_IER 0x04
30 #define FTGMAC100_MAC_MADR 0x08
31 #define FTGMAC100_MAC_LADR 0x0c
32 #define FTGMAC100_MATH0 0x10
33 #define FTGMAC100_MATH1 0x14
34 #define FTGMAC100_NPTXPD 0x18
35 #define FTGMAC100_RXPD 0x1C
36 #define FTGMAC100_NPTXR_BADR 0x20
37 #define FTGMAC100_RXR_BADR 0x24
38 #define FTGMAC100_HPTXPD 0x28
39 #define FTGMAC100_HPTXR_BADR 0x2c
40 #define FTGMAC100_ITC 0x30
41 #define FTGMAC100_APTC 0x34
42 #define FTGMAC100_DBLAC 0x38
43 #define FTGMAC100_REVR 0x40
44 #define FTGMAC100_FEAR1 0x44
45 #define FTGMAC100_RBSR 0x4c
46 #define FTGMAC100_TPAFCR 0x48
48 #define FTGMAC100_MACCR 0x50
49 #define FTGMAC100_MACSR 0x54
50 #define FTGMAC100_PHYCR 0x60
51 #define FTGMAC100_PHYDATA 0x64
52 #define FTGMAC100_FCR 0x68
55 * Interrupt status register & interrupt enable register
57 #define FTGMAC100_INT_RPKT_BUF (1 << 0)
58 #define FTGMAC100_INT_RPKT_FIFO (1 << 1)
59 #define FTGMAC100_INT_NO_RXBUF (1 << 2)
60 #define FTGMAC100_INT_RPKT_LOST (1 << 3)
61 #define FTGMAC100_INT_XPKT_ETH (1 << 4)
62 #define FTGMAC100_INT_XPKT_FIFO (1 << 5)
63 #define FTGMAC100_INT_NO_NPTXBUF (1 << 6)
64 #define FTGMAC100_INT_XPKT_LOST (1 << 7)
65 #define FTGMAC100_INT_AHB_ERR (1 << 8)
66 #define FTGMAC100_INT_PHYSTS_CHG (1 << 9)
67 #define FTGMAC100_INT_NO_HPTXBUF (1 << 10)
70 * Automatic polling timer control register
72 #define FTGMAC100_APTC_RXPOLL_CNT(x) ((x) & 0xf)
73 #define FTGMAC100_APTC_RXPOLL_TIME_SEL (1 << 4)
74 #define FTGMAC100_APTC_TXPOLL_CNT(x) (((x) >> 8) & 0xf)
75 #define FTGMAC100_APTC_TXPOLL_TIME_SEL (1 << 12)
78 * PHY control register
80 #define FTGMAC100_PHYCR_MIIRD (1 << 26)
81 #define FTGMAC100_PHYCR_MIIWR (1 << 27)
83 #define FTGMAC100_PHYCR_DEV(x) (((x) >> 16) & 0x1f)
84 #define FTGMAC100_PHYCR_REG(x) (((x) >> 21) & 0x1f)
87 * PHY data register
89 #define FTGMAC100_PHYDATA_MIIWDATA(x) ((x) & 0xffff)
90 #define FTGMAC100_PHYDATA_MIIRDATA(x) (((x) >> 16) & 0xffff)
93 * Feature Register
95 #define FTGMAC100_REVR_NEW_MDIO_INTERFACE (1 << 31)
98 * MAC control register
100 #define FTGMAC100_MACCR_TXDMA_EN (1 << 0)
101 #define FTGMAC100_MACCR_RXDMA_EN (1 << 1)
102 #define FTGMAC100_MACCR_TXMAC_EN (1 << 2)
103 #define FTGMAC100_MACCR_RXMAC_EN (1 << 3)
104 #define FTGMAC100_MACCR_RM_VLAN (1 << 4)
105 #define FTGMAC100_MACCR_HPTXR_EN (1 << 5)
106 #define FTGMAC100_MACCR_LOOP_EN (1 << 6)
107 #define FTGMAC100_MACCR_ENRX_IN_HALFTX (1 << 7)
108 #define FTGMAC100_MACCR_FULLDUP (1 << 8)
109 #define FTGMAC100_MACCR_GIGA_MODE (1 << 9)
110 #define FTGMAC100_MACCR_CRC_APD (1 << 10) /* not needed */
111 #define FTGMAC100_MACCR_RX_RUNT (1 << 12)
112 #define FTGMAC100_MACCR_JUMBO_LF (1 << 13)
113 #define FTGMAC100_MACCR_RX_ALL (1 << 14)
114 #define FTGMAC100_MACCR_HT_MULTI_EN (1 << 15)
115 #define FTGMAC100_MACCR_RX_MULTIPKT (1 << 16)
116 #define FTGMAC100_MACCR_RX_BROADPKT (1 << 17)
117 #define FTGMAC100_MACCR_DISCARD_CRCERR (1 << 18)
118 #define FTGMAC100_MACCR_FAST_MODE (1 << 19)
119 #define FTGMAC100_MACCR_SW_RST (1 << 31)
122 * Transmit descriptor
124 #define FTGMAC100_TXDES0_TXBUF_SIZE(x) ((x) & 0x3fff)
125 #define FTGMAC100_TXDES0_EDOTR (1 << 15)
126 #define FTGMAC100_TXDES0_CRC_ERR (1 << 19)
127 #define FTGMAC100_TXDES0_LTS (1 << 28)
128 #define FTGMAC100_TXDES0_FTS (1 << 29)
129 #define FTGMAC100_TXDES0_TXDMA_OWN (1 << 31)
131 #define FTGMAC100_TXDES1_VLANTAG_CI(x) ((x) & 0xffff)
132 #define FTGMAC100_TXDES1_INS_VLANTAG (1 << 16)
133 #define FTGMAC100_TXDES1_TCP_CHKSUM (1 << 17)
134 #define FTGMAC100_TXDES1_UDP_CHKSUM (1 << 18)
135 #define FTGMAC100_TXDES1_IP_CHKSUM (1 << 19)
136 #define FTGMAC100_TXDES1_LLC (1 << 22)
137 #define FTGMAC100_TXDES1_TX2FIC (1 << 30)
138 #define FTGMAC100_TXDES1_TXIC (1 << 31)
141 * Receive descriptor
143 #define FTGMAC100_RXDES0_VDBC 0x3fff
144 #define FTGMAC100_RXDES0_EDORR (1 << 15)
145 #define FTGMAC100_RXDES0_MULTICAST (1 << 16)
146 #define FTGMAC100_RXDES0_BROADCAST (1 << 17)
147 #define FTGMAC100_RXDES0_RX_ERR (1 << 18)
148 #define FTGMAC100_RXDES0_CRC_ERR (1 << 19)
149 #define FTGMAC100_RXDES0_FTL (1 << 20)
150 #define FTGMAC100_RXDES0_RUNT (1 << 21)
151 #define FTGMAC100_RXDES0_RX_ODD_NB (1 << 22)
152 #define FTGMAC100_RXDES0_FIFO_FULL (1 << 23)
153 #define FTGMAC100_RXDES0_PAUSE_OPCODE (1 << 24)
154 #define FTGMAC100_RXDES0_PAUSE_FRAME (1 << 25)
155 #define FTGMAC100_RXDES0_LRS (1 << 28)
156 #define FTGMAC100_RXDES0_FRS (1 << 29)
157 #define FTGMAC100_RXDES0_RXPKT_RDY (1 << 31)
159 #define FTGMAC100_RXDES1_VLANTAG_CI 0xffff
160 #define FTGMAC100_RXDES1_PROT_MASK (0x3 << 20)
161 #define FTGMAC100_RXDES1_PROT_NONIP (0x0 << 20)
162 #define FTGMAC100_RXDES1_PROT_IP (0x1 << 20)
163 #define FTGMAC100_RXDES1_PROT_TCPIP (0x2 << 20)
164 #define FTGMAC100_RXDES1_PROT_UDPIP (0x3 << 20)
165 #define FTGMAC100_RXDES1_LLC (1 << 22)
166 #define FTGMAC100_RXDES1_DF (1 << 23)
167 #define FTGMAC100_RXDES1_VLANTAG_AVAIL (1 << 24)
168 #define FTGMAC100_RXDES1_TCP_CHKSUM_ERR (1 << 25)
169 #define FTGMAC100_RXDES1_UDP_CHKSUM_ERR (1 << 26)
170 #define FTGMAC100_RXDES1_IP_CHKSUM_ERR (1 << 27)
173 * Receive and transmit Buffer Descriptor
175 typedef struct {
176 uint32_t des0;
177 uint32_t des1;
178 uint32_t des2; /* not used by HW */
179 uint32_t des3;
180 } FTGMAC100Desc;
183 * Specific RTL8211E MII Registers
185 #define RTL8211E_MII_PHYCR 16 /* PHY Specific Control */
186 #define RTL8211E_MII_PHYSR 17 /* PHY Specific Status */
187 #define RTL8211E_MII_INER 18 /* Interrupt Enable */
188 #define RTL8211E_MII_INSR 19 /* Interrupt Status */
189 #define RTL8211E_MII_RXERC 24 /* Receive Error Counter */
190 #define RTL8211E_MII_LDPSR 27 /* Link Down Power Saving */
191 #define RTL8211E_MII_EPAGSR 30 /* Extension Page Select */
192 #define RTL8211E_MII_PAGSEL 31 /* Page Select */
195 * RTL8211E Interrupt Status
197 #define PHY_INT_AUTONEG_ERROR (1 << 15)
198 #define PHY_INT_PAGE_RECV (1 << 12)
199 #define PHY_INT_AUTONEG_COMPLETE (1 << 11)
200 #define PHY_INT_LINK_STATUS (1 << 10)
201 #define PHY_INT_ERROR (1 << 9)
202 #define PHY_INT_DOWN (1 << 8)
203 #define PHY_INT_JABBER (1 << 0)
206 * Max frame size for the receiving buffer
208 #define FTGMAC100_MAX_FRAME_SIZE 10240
210 /* Limits depending on the type of the frame
212 * 9216 for Jumbo frames (+ 4 for VLAN)
213 * 1518 for other frames (+ 4 for VLAN)
215 static int ftgmac100_max_frame_size(FTGMAC100State *s)
217 return (s->maccr & FTGMAC100_MACCR_JUMBO_LF ? 9216 : 1518) + 4;
220 static void ftgmac100_update_irq(FTGMAC100State *s)
222 qemu_set_irq(s->irq, s->isr & s->ier);
226 * The MII phy could raise a GPIO to the processor which in turn
227 * could be handled as an interrpt by the OS.
228 * For now we don't handle any GPIO/interrupt line, so the OS will
229 * have to poll for the PHY status.
231 static void phy_update_irq(FTGMAC100State *s)
233 ftgmac100_update_irq(s);
236 static void phy_update_link(FTGMAC100State *s)
238 /* Autonegotiation status mirrors link status. */
239 if (qemu_get_queue(s->nic)->link_down) {
240 s->phy_status &= ~(MII_BMSR_LINK_ST | MII_BMSR_AN_COMP);
241 s->phy_int |= PHY_INT_DOWN;
242 } else {
243 s->phy_status |= (MII_BMSR_LINK_ST | MII_BMSR_AN_COMP);
244 s->phy_int |= PHY_INT_AUTONEG_COMPLETE;
246 phy_update_irq(s);
249 static void ftgmac100_set_link(NetClientState *nc)
251 phy_update_link(FTGMAC100(qemu_get_nic_opaque(nc)));
254 static void phy_reset(FTGMAC100State *s)
256 s->phy_status = (MII_BMSR_100TX_FD | MII_BMSR_100TX_HD | MII_BMSR_10T_FD |
257 MII_BMSR_10T_HD | MII_BMSR_EXTSTAT | MII_BMSR_MFPS |
258 MII_BMSR_AN_COMP | MII_BMSR_AUTONEG | MII_BMSR_LINK_ST |
259 MII_BMSR_EXTCAP);
260 s->phy_control = (MII_BMCR_AUTOEN | MII_BMCR_FD | MII_BMCR_SPEED1000);
261 s->phy_advertise = (MII_ANAR_PAUSE_ASYM | MII_ANAR_PAUSE | MII_ANAR_TXFD |
262 MII_ANAR_TX | MII_ANAR_10FD | MII_ANAR_10 |
263 MII_ANAR_CSMACD);
264 s->phy_int_mask = 0;
265 s->phy_int = 0;
268 static uint32_t do_phy_read(FTGMAC100State *s, int reg)
270 uint32_t val;
272 switch (reg) {
273 case MII_BMCR: /* Basic Control */
274 val = s->phy_control;
275 break;
276 case MII_BMSR: /* Basic Status */
277 val = s->phy_status;
278 break;
279 case MII_PHYID1: /* ID1 */
280 val = RTL8211E_PHYID1;
281 break;
282 case MII_PHYID2: /* ID2 */
283 val = RTL8211E_PHYID2;
284 break;
285 case MII_ANAR: /* Auto-neg advertisement */
286 val = s->phy_advertise;
287 break;
288 case MII_ANLPAR: /* Auto-neg Link Partner Ability */
289 val = (MII_ANLPAR_ACK | MII_ANLPAR_PAUSE | MII_ANLPAR_TXFD |
290 MII_ANLPAR_TX | MII_ANLPAR_10FD | MII_ANLPAR_10 |
291 MII_ANLPAR_CSMACD);
292 break;
293 case MII_ANER: /* Auto-neg Expansion */
294 val = MII_ANER_NWAY;
295 break;
296 case MII_CTRL1000: /* 1000BASE-T control */
297 val = (MII_CTRL1000_HALF | MII_CTRL1000_FULL);
298 break;
299 case MII_STAT1000: /* 1000BASE-T status */
300 val = MII_STAT1000_FULL;
301 break;
302 case RTL8211E_MII_INSR: /* Interrupt status. */
303 val = s->phy_int;
304 s->phy_int = 0;
305 phy_update_irq(s);
306 break;
307 case RTL8211E_MII_INER: /* Interrupt enable */
308 val = s->phy_int_mask;
309 break;
310 case RTL8211E_MII_PHYCR:
311 case RTL8211E_MII_PHYSR:
312 case RTL8211E_MII_RXERC:
313 case RTL8211E_MII_LDPSR:
314 case RTL8211E_MII_EPAGSR:
315 case RTL8211E_MII_PAGSEL:
316 qemu_log_mask(LOG_UNIMP, "%s: reg %d not implemented\n",
317 __func__, reg);
318 val = 0;
319 break;
320 default:
321 qemu_log_mask(LOG_GUEST_ERROR, "%s: Bad address at offset %d\n",
322 __func__, reg);
323 val = 0;
324 break;
327 return val;
330 #define MII_BMCR_MASK (MII_BMCR_LOOPBACK | MII_BMCR_SPEED100 | \
331 MII_BMCR_SPEED | MII_BMCR_AUTOEN | MII_BMCR_PDOWN | \
332 MII_BMCR_FD | MII_BMCR_CTST)
333 #define MII_ANAR_MASK 0x2d7f
335 static void do_phy_write(FTGMAC100State *s, int reg, uint32_t val)
337 switch (reg) {
338 case MII_BMCR: /* Basic Control */
339 if (val & MII_BMCR_RESET) {
340 phy_reset(s);
341 } else {
342 s->phy_control = val & MII_BMCR_MASK;
343 /* Complete autonegotiation immediately. */
344 if (val & MII_BMCR_AUTOEN) {
345 s->phy_status |= MII_BMSR_AN_COMP;
348 break;
349 case MII_ANAR: /* Auto-neg advertisement */
350 s->phy_advertise = (val & MII_ANAR_MASK) | MII_ANAR_TX;
351 break;
352 case RTL8211E_MII_INER: /* Interrupt enable */
353 s->phy_int_mask = val & 0xff;
354 phy_update_irq(s);
355 break;
356 case RTL8211E_MII_PHYCR:
357 case RTL8211E_MII_PHYSR:
358 case RTL8211E_MII_RXERC:
359 case RTL8211E_MII_LDPSR:
360 case RTL8211E_MII_EPAGSR:
361 case RTL8211E_MII_PAGSEL:
362 qemu_log_mask(LOG_UNIMP, "%s: reg %d not implemented\n",
363 __func__, reg);
364 break;
365 default:
366 qemu_log_mask(LOG_GUEST_ERROR, "%s: Bad address at offset %d\n",
367 __func__, reg);
368 break;
372 static int ftgmac100_read_bd(FTGMAC100Desc *bd, dma_addr_t addr)
374 if (dma_memory_read(&address_space_memory, addr, bd, sizeof(*bd))) {
375 qemu_log_mask(LOG_GUEST_ERROR, "%s: failed to read descriptor @ 0x%"
376 HWADDR_PRIx "\n", __func__, addr);
377 return -1;
379 bd->des0 = le32_to_cpu(bd->des0);
380 bd->des1 = le32_to_cpu(bd->des1);
381 bd->des2 = le32_to_cpu(bd->des2);
382 bd->des3 = le32_to_cpu(bd->des3);
383 return 0;
386 static int ftgmac100_write_bd(FTGMAC100Desc *bd, dma_addr_t addr)
388 FTGMAC100Desc lebd;
390 lebd.des0 = cpu_to_le32(bd->des0);
391 lebd.des1 = cpu_to_le32(bd->des1);
392 lebd.des2 = cpu_to_le32(bd->des2);
393 lebd.des3 = cpu_to_le32(bd->des3);
394 if (dma_memory_write(&address_space_memory, addr, &lebd, sizeof(lebd))) {
395 qemu_log_mask(LOG_GUEST_ERROR, "%s: failed to write descriptor @ 0x%"
396 HWADDR_PRIx "\n", __func__, addr);
397 return -1;
399 return 0;
402 static void ftgmac100_do_tx(FTGMAC100State *s, uint32_t tx_ring,
403 uint32_t tx_descriptor)
405 int frame_size = 0;
406 uint8_t *ptr = s->frame;
407 uint32_t addr = tx_descriptor;
408 uint32_t flags = 0;
409 int max_frame_size = ftgmac100_max_frame_size(s);
411 while (1) {
412 FTGMAC100Desc bd;
413 int len;
415 if (ftgmac100_read_bd(&bd, addr) ||
416 ((bd.des0 & FTGMAC100_TXDES0_TXDMA_OWN) == 0)) {
417 /* Run out of descriptors to transmit. */
418 s->isr |= FTGMAC100_INT_NO_NPTXBUF;
419 break;
422 /* record transmit flags as they are valid only on the first
423 * segment */
424 if (bd.des0 & FTGMAC100_TXDES0_FTS) {
425 flags = bd.des1;
428 len = bd.des0 & 0x3FFF;
429 if (frame_size + len > max_frame_size) {
430 qemu_log_mask(LOG_GUEST_ERROR, "%s: frame too big : %d bytes\n",
431 __func__, len);
432 len = max_frame_size - frame_size;
435 if (dma_memory_read(&address_space_memory, bd.des3, ptr, len)) {
436 qemu_log_mask(LOG_GUEST_ERROR, "%s: failed to read packet @ 0x%x\n",
437 __func__, bd.des3);
438 s->isr |= FTGMAC100_INT_NO_NPTXBUF;
439 break;
442 ptr += len;
443 frame_size += len;
444 if (bd.des0 & FTGMAC100_TXDES0_LTS) {
445 if (flags & FTGMAC100_TXDES1_IP_CHKSUM) {
446 net_checksum_calculate(s->frame, frame_size);
448 /* Last buffer in frame. */
449 qemu_send_packet(qemu_get_queue(s->nic), s->frame, frame_size);
450 ptr = s->frame;
451 frame_size = 0;
452 if (flags & FTGMAC100_TXDES1_TXIC) {
453 s->isr |= FTGMAC100_INT_XPKT_ETH;
457 if (flags & FTGMAC100_TXDES1_TX2FIC) {
458 s->isr |= FTGMAC100_INT_XPKT_FIFO;
460 bd.des0 &= ~FTGMAC100_TXDES0_TXDMA_OWN;
462 /* Write back the modified descriptor. */
463 ftgmac100_write_bd(&bd, addr);
464 /* Advance to the next descriptor. */
465 if (bd.des0 & FTGMAC100_TXDES0_EDOTR) {
466 addr = tx_ring;
467 } else {
468 addr += sizeof(FTGMAC100Desc);
472 s->tx_descriptor = addr;
474 ftgmac100_update_irq(s);
477 static int ftgmac100_can_receive(NetClientState *nc)
479 FTGMAC100State *s = FTGMAC100(qemu_get_nic_opaque(nc));
480 FTGMAC100Desc bd;
482 if ((s->maccr & (FTGMAC100_MACCR_RXDMA_EN | FTGMAC100_MACCR_RXMAC_EN))
483 != (FTGMAC100_MACCR_RXDMA_EN | FTGMAC100_MACCR_RXMAC_EN)) {
484 return 0;
487 if (ftgmac100_read_bd(&bd, s->rx_descriptor)) {
488 return 0;
490 return !(bd.des0 & FTGMAC100_RXDES0_RXPKT_RDY);
494 * This is purely informative. The HW can poll the RW (and RX) ring
495 * buffers for available descriptors but we don't need to trigger a
496 * timer for that in qemu.
498 static uint32_t ftgmac100_rxpoll(FTGMAC100State *s)
500 /* Polling times :
502 * Speed TIME_SEL=0 TIME_SEL=1
504 * 10 51.2 ms 819.2 ms
505 * 100 5.12 ms 81.92 ms
506 * 1000 1.024 ms 16.384 ms
508 static const int div[] = { 20, 200, 1000 };
510 uint32_t cnt = 1024 * FTGMAC100_APTC_RXPOLL_CNT(s->aptcr);
511 uint32_t speed = (s->maccr & FTGMAC100_MACCR_FAST_MODE) ? 1 : 0;
512 uint32_t period;
514 if (s->aptcr & FTGMAC100_APTC_RXPOLL_TIME_SEL) {
515 cnt <<= 4;
518 if (s->maccr & FTGMAC100_MACCR_GIGA_MODE) {
519 speed = 2;
522 period = cnt / div[speed];
524 return period;
527 static void ftgmac100_reset(DeviceState *d)
529 FTGMAC100State *s = FTGMAC100(d);
531 /* Reset the FTGMAC100 */
532 s->isr = 0;
533 s->ier = 0;
534 s->rx_enabled = 0;
535 s->rx_ring = 0;
536 s->rbsr = 0x640;
537 s->rx_descriptor = 0;
538 s->tx_ring = 0;
539 s->tx_descriptor = 0;
540 s->math[0] = 0;
541 s->math[1] = 0;
542 s->itc = 0;
543 s->aptcr = 1;
544 s->dblac = 0x00022f00;
545 s->revr = 0;
546 s->fear1 = 0;
547 s->tpafcr = 0xf1;
549 s->maccr = 0;
550 s->phycr = 0;
551 s->phydata = 0;
552 s->fcr = 0x400;
554 /* and the PHY */
555 phy_reset(s);
558 static uint64_t ftgmac100_read(void *opaque, hwaddr addr, unsigned size)
560 FTGMAC100State *s = FTGMAC100(opaque);
562 switch (addr & 0xff) {
563 case FTGMAC100_ISR:
564 return s->isr;
565 case FTGMAC100_IER:
566 return s->ier;
567 case FTGMAC100_MAC_MADR:
568 return (s->conf.macaddr.a[0] << 8) | s->conf.macaddr.a[1];
569 case FTGMAC100_MAC_LADR:
570 return ((uint32_t) s->conf.macaddr.a[2] << 24) |
571 (s->conf.macaddr.a[3] << 16) | (s->conf.macaddr.a[4] << 8) |
572 s->conf.macaddr.a[5];
573 case FTGMAC100_MATH0:
574 return s->math[0];
575 case FTGMAC100_MATH1:
576 return s->math[1];
577 case FTGMAC100_ITC:
578 return s->itc;
579 case FTGMAC100_DBLAC:
580 return s->dblac;
581 case FTGMAC100_REVR:
582 return s->revr;
583 case FTGMAC100_FEAR1:
584 return s->fear1;
585 case FTGMAC100_TPAFCR:
586 return s->tpafcr;
587 case FTGMAC100_FCR:
588 return s->fcr;
589 case FTGMAC100_MACCR:
590 return s->maccr;
591 case FTGMAC100_PHYCR:
592 return s->phycr;
593 case FTGMAC100_PHYDATA:
594 return s->phydata;
596 /* We might want to support these one day */
597 case FTGMAC100_HPTXPD: /* High Priority Transmit Poll Demand */
598 case FTGMAC100_HPTXR_BADR: /* High Priority Transmit Ring Base Address */
599 case FTGMAC100_MACSR: /* MAC Status Register (MACSR) */
600 qemu_log_mask(LOG_UNIMP, "%s: read to unimplemented register 0x%"
601 HWADDR_PRIx "\n", __func__, addr);
602 return 0;
603 default:
604 qemu_log_mask(LOG_GUEST_ERROR, "%s: Bad address at offset 0x%"
605 HWADDR_PRIx "\n", __func__, addr);
606 return 0;
610 static void ftgmac100_write(void *opaque, hwaddr addr,
611 uint64_t value, unsigned size)
613 FTGMAC100State *s = FTGMAC100(opaque);
614 int reg;
616 switch (addr & 0xff) {
617 case FTGMAC100_ISR: /* Interrupt status */
618 s->isr &= ~value;
619 break;
620 case FTGMAC100_IER: /* Interrupt control */
621 s->ier = value;
622 break;
623 case FTGMAC100_MAC_MADR: /* MAC */
624 s->conf.macaddr.a[0] = value >> 8;
625 s->conf.macaddr.a[1] = value;
626 break;
627 case FTGMAC100_MAC_LADR:
628 s->conf.macaddr.a[2] = value >> 24;
629 s->conf.macaddr.a[3] = value >> 16;
630 s->conf.macaddr.a[4] = value >> 8;
631 s->conf.macaddr.a[5] = value;
632 break;
633 case FTGMAC100_MATH0: /* Multicast Address Hash Table 0 */
634 s->math[0] = value;
635 break;
636 case FTGMAC100_MATH1: /* Multicast Address Hash Table 1 */
637 s->math[1] = value;
638 break;
639 case FTGMAC100_ITC: /* TODO: Interrupt Timer Control */
640 s->itc = value;
641 break;
642 case FTGMAC100_RXR_BADR: /* Ring buffer address */
643 s->rx_ring = value;
644 s->rx_descriptor = s->rx_ring;
645 break;
647 case FTGMAC100_RBSR: /* DMA buffer size */
648 s->rbsr = value;
649 break;
651 case FTGMAC100_NPTXR_BADR: /* Transmit buffer address */
652 s->tx_ring = value;
653 s->tx_descriptor = s->tx_ring;
654 break;
656 case FTGMAC100_NPTXPD: /* Trigger transmit */
657 if ((s->maccr & (FTGMAC100_MACCR_TXDMA_EN | FTGMAC100_MACCR_TXMAC_EN))
658 == (FTGMAC100_MACCR_TXDMA_EN | FTGMAC100_MACCR_TXMAC_EN)) {
659 /* TODO: high priority tx ring */
660 ftgmac100_do_tx(s, s->tx_ring, s->tx_descriptor);
662 if (ftgmac100_can_receive(qemu_get_queue(s->nic))) {
663 qemu_flush_queued_packets(qemu_get_queue(s->nic));
665 break;
667 case FTGMAC100_RXPD: /* Receive Poll Demand Register */
668 if (ftgmac100_can_receive(qemu_get_queue(s->nic))) {
669 qemu_flush_queued_packets(qemu_get_queue(s->nic));
671 break;
673 case FTGMAC100_APTC: /* Automatic polling */
674 s->aptcr = value;
676 if (FTGMAC100_APTC_RXPOLL_CNT(s->aptcr)) {
677 ftgmac100_rxpoll(s);
680 if (FTGMAC100_APTC_TXPOLL_CNT(s->aptcr)) {
681 qemu_log_mask(LOG_UNIMP, "%s: no transmit polling\n", __func__);
683 break;
685 case FTGMAC100_MACCR: /* MAC Device control */
686 s->maccr = value;
687 if (value & FTGMAC100_MACCR_SW_RST) {
688 ftgmac100_reset(DEVICE(s));
691 if (ftgmac100_can_receive(qemu_get_queue(s->nic))) {
692 qemu_flush_queued_packets(qemu_get_queue(s->nic));
694 break;
696 case FTGMAC100_PHYCR: /* PHY Device control */
697 reg = FTGMAC100_PHYCR_REG(value);
698 s->phycr = value;
699 if (value & FTGMAC100_PHYCR_MIIWR) {
700 do_phy_write(s, reg, s->phydata & 0xffff);
701 s->phycr &= ~FTGMAC100_PHYCR_MIIWR;
702 } else {
703 s->phydata = do_phy_read(s, reg) << 16;
704 s->phycr &= ~FTGMAC100_PHYCR_MIIRD;
706 break;
707 case FTGMAC100_PHYDATA:
708 s->phydata = value & 0xffff;
709 break;
710 case FTGMAC100_DBLAC: /* DMA Burst Length and Arbitration Control */
711 s->dblac = value;
712 break;
713 case FTGMAC100_REVR: /* Feature Register */
714 /* TODO: Only Old MDIO interface is supported */
715 s->revr = value & ~FTGMAC100_REVR_NEW_MDIO_INTERFACE;
716 break;
717 case FTGMAC100_FEAR1: /* Feature Register 1 */
718 s->fear1 = value;
719 break;
720 case FTGMAC100_TPAFCR: /* Transmit Priority Arbitration and FIFO Control */
721 s->tpafcr = value;
722 break;
723 case FTGMAC100_FCR: /* Flow Control */
724 s->fcr = value;
725 break;
727 case FTGMAC100_HPTXPD: /* High Priority Transmit Poll Demand */
728 case FTGMAC100_HPTXR_BADR: /* High Priority Transmit Ring Base Address */
729 case FTGMAC100_MACSR: /* MAC Status Register (MACSR) */
730 qemu_log_mask(LOG_UNIMP, "%s: write to unimplemented register 0x%"
731 HWADDR_PRIx "\n", __func__, addr);
732 break;
733 default:
734 qemu_log_mask(LOG_GUEST_ERROR, "%s: Bad address at offset 0x%"
735 HWADDR_PRIx "\n", __func__, addr);
736 break;
739 ftgmac100_update_irq(s);
742 static int ftgmac100_filter(FTGMAC100State *s, const uint8_t *buf, size_t len)
744 unsigned mcast_idx;
746 if (s->maccr & FTGMAC100_MACCR_RX_ALL) {
747 return 1;
750 switch (get_eth_packet_type(PKT_GET_ETH_HDR(buf))) {
751 case ETH_PKT_BCAST:
752 if (!(s->maccr & FTGMAC100_MACCR_RX_BROADPKT)) {
753 return 0;
755 break;
756 case ETH_PKT_MCAST:
757 if (!(s->maccr & FTGMAC100_MACCR_RX_MULTIPKT)) {
758 if (!(s->maccr & FTGMAC100_MACCR_HT_MULTI_EN)) {
759 return 0;
762 /* TODO: this does not seem to work for ftgmac100 */
763 mcast_idx = compute_mcast_idx(buf);
764 if (!(s->math[mcast_idx / 32] & (1 << (mcast_idx % 32)))) {
765 return 0;
768 break;
769 case ETH_PKT_UCAST:
770 if (memcmp(s->conf.macaddr.a, buf, 6)) {
771 return 0;
773 break;
776 return 1;
779 static ssize_t ftgmac100_receive(NetClientState *nc, const uint8_t *buf,
780 size_t len)
782 FTGMAC100State *s = FTGMAC100(qemu_get_nic_opaque(nc));
783 FTGMAC100Desc bd;
784 uint32_t flags = 0;
785 uint32_t addr;
786 uint32_t crc;
787 uint32_t buf_addr;
788 uint8_t *crc_ptr;
789 uint32_t buf_len;
790 size_t size = len;
791 uint32_t first = FTGMAC100_RXDES0_FRS;
792 int max_frame_size = ftgmac100_max_frame_size(s);
794 if ((s->maccr & (FTGMAC100_MACCR_RXDMA_EN | FTGMAC100_MACCR_RXMAC_EN))
795 != (FTGMAC100_MACCR_RXDMA_EN | FTGMAC100_MACCR_RXMAC_EN)) {
796 return -1;
799 /* TODO : Pad to minimum Ethernet frame length */
800 /* handle small packets. */
801 if (size < 10) {
802 qemu_log_mask(LOG_GUEST_ERROR, "%s: dropped frame of %zd bytes\n",
803 __func__, size);
804 return size;
807 if (size < 64 && !(s->maccr & FTGMAC100_MACCR_RX_RUNT)) {
808 qemu_log_mask(LOG_GUEST_ERROR, "%s: dropped runt frame of %zd bytes\n",
809 __func__, size);
810 return size;
813 if (!ftgmac100_filter(s, buf, size)) {
814 return size;
817 /* 4 bytes for the CRC. */
818 size += 4;
819 crc = cpu_to_be32(crc32(~0, buf, size));
820 crc_ptr = (uint8_t *) &crc;
822 /* Huge frames are truncated. */
823 if (size > max_frame_size) {
824 size = max_frame_size;
825 qemu_log_mask(LOG_GUEST_ERROR, "%s: frame too big : %zd bytes\n",
826 __func__, size);
827 flags |= FTGMAC100_RXDES0_FTL;
830 switch (get_eth_packet_type(PKT_GET_ETH_HDR(buf))) {
831 case ETH_PKT_BCAST:
832 flags |= FTGMAC100_RXDES0_BROADCAST;
833 break;
834 case ETH_PKT_MCAST:
835 flags |= FTGMAC100_RXDES0_MULTICAST;
836 break;
837 case ETH_PKT_UCAST:
838 break;
841 addr = s->rx_descriptor;
842 while (size > 0) {
843 if (!ftgmac100_can_receive(nc)) {
844 qemu_log_mask(LOG_GUEST_ERROR, "%s: Unexpected packet\n", __func__);
845 return -1;
848 if (ftgmac100_read_bd(&bd, addr) ||
849 (bd.des0 & FTGMAC100_RXDES0_RXPKT_RDY)) {
850 /* No descriptors available. Bail out. */
851 qemu_log_mask(LOG_GUEST_ERROR, "%s: Lost end of frame\n",
852 __func__);
853 s->isr |= FTGMAC100_INT_NO_RXBUF;
854 break;
856 buf_len = (size <= s->rbsr) ? size : s->rbsr;
857 bd.des0 |= buf_len & 0x3fff;
858 size -= buf_len;
860 /* The last 4 bytes are the CRC. */
861 if (size < 4) {
862 buf_len += size - 4;
864 buf_addr = bd.des3;
865 dma_memory_write(&address_space_memory, buf_addr, buf, buf_len);
866 buf += buf_len;
867 if (size < 4) {
868 dma_memory_write(&address_space_memory, buf_addr + buf_len,
869 crc_ptr, 4 - size);
870 crc_ptr += 4 - size;
873 bd.des0 |= first | FTGMAC100_RXDES0_RXPKT_RDY;
874 first = 0;
875 if (size == 0) {
876 /* Last buffer in frame. */
877 bd.des0 |= flags | FTGMAC100_RXDES0_LRS;
878 s->isr |= FTGMAC100_INT_RPKT_BUF;
879 } else {
880 s->isr |= FTGMAC100_INT_RPKT_FIFO;
882 ftgmac100_write_bd(&bd, addr);
883 if (bd.des0 & FTGMAC100_RXDES0_EDORR) {
884 addr = s->rx_ring;
885 } else {
886 addr += sizeof(FTGMAC100Desc);
889 s->rx_descriptor = addr;
891 ftgmac100_update_irq(s);
892 return len;
895 static const MemoryRegionOps ftgmac100_ops = {
896 .read = ftgmac100_read,
897 .write = ftgmac100_write,
898 .valid.min_access_size = 4,
899 .valid.max_access_size = 4,
900 .endianness = DEVICE_LITTLE_ENDIAN,
903 static void ftgmac100_cleanup(NetClientState *nc)
905 FTGMAC100State *s = FTGMAC100(qemu_get_nic_opaque(nc));
907 s->nic = NULL;
910 static NetClientInfo net_ftgmac100_info = {
911 .type = NET_CLIENT_DRIVER_NIC,
912 .size = sizeof(NICState),
913 .can_receive = ftgmac100_can_receive,
914 .receive = ftgmac100_receive,
915 .cleanup = ftgmac100_cleanup,
916 .link_status_changed = ftgmac100_set_link,
919 static void ftgmac100_realize(DeviceState *dev, Error **errp)
921 FTGMAC100State *s = FTGMAC100(dev);
922 SysBusDevice *sbd = SYS_BUS_DEVICE(dev);
924 memory_region_init_io(&s->iomem, OBJECT(dev), &ftgmac100_ops, s,
925 TYPE_FTGMAC100, 0x2000);
926 sysbus_init_mmio(sbd, &s->iomem);
927 sysbus_init_irq(sbd, &s->irq);
928 qemu_macaddr_default_if_unset(&s->conf.macaddr);
930 s->conf.peers.ncs[0] = nd_table[0].netdev;
932 s->nic = qemu_new_nic(&net_ftgmac100_info, &s->conf,
933 object_get_typename(OBJECT(dev)), DEVICE(dev)->id,
935 qemu_format_nic_info_str(qemu_get_queue(s->nic), s->conf.macaddr.a);
937 s->frame = g_malloc(FTGMAC100_MAX_FRAME_SIZE);
940 static const VMStateDescription vmstate_ftgmac100 = {
941 .name = TYPE_FTGMAC100,
942 .version_id = 1,
943 .minimum_version_id = 1,
944 .fields = (VMStateField[]) {
945 VMSTATE_UINT32(irq_state, FTGMAC100State),
946 VMSTATE_UINT32(isr, FTGMAC100State),
947 VMSTATE_UINT32(ier, FTGMAC100State),
948 VMSTATE_UINT32(rx_enabled, FTGMAC100State),
949 VMSTATE_UINT32(rx_ring, FTGMAC100State),
950 VMSTATE_UINT32(rbsr, FTGMAC100State),
951 VMSTATE_UINT32(tx_ring, FTGMAC100State),
952 VMSTATE_UINT32(rx_descriptor, FTGMAC100State),
953 VMSTATE_UINT32(tx_descriptor, FTGMAC100State),
954 VMSTATE_UINT32_ARRAY(math, FTGMAC100State, 2),
955 VMSTATE_UINT32(itc, FTGMAC100State),
956 VMSTATE_UINT32(aptcr, FTGMAC100State),
957 VMSTATE_UINT32(dblac, FTGMAC100State),
958 VMSTATE_UINT32(revr, FTGMAC100State),
959 VMSTATE_UINT32(fear1, FTGMAC100State),
960 VMSTATE_UINT32(tpafcr, FTGMAC100State),
961 VMSTATE_UINT32(maccr, FTGMAC100State),
962 VMSTATE_UINT32(phycr, FTGMAC100State),
963 VMSTATE_UINT32(phydata, FTGMAC100State),
964 VMSTATE_UINT32(fcr, FTGMAC100State),
965 VMSTATE_UINT32(phy_status, FTGMAC100State),
966 VMSTATE_UINT32(phy_control, FTGMAC100State),
967 VMSTATE_UINT32(phy_advertise, FTGMAC100State),
968 VMSTATE_UINT32(phy_int, FTGMAC100State),
969 VMSTATE_UINT32(phy_int_mask, FTGMAC100State),
970 VMSTATE_END_OF_LIST()
974 static Property ftgmac100_properties[] = {
975 DEFINE_NIC_PROPERTIES(FTGMAC100State, conf),
976 DEFINE_PROP_END_OF_LIST(),
979 static void ftgmac100_class_init(ObjectClass *klass, void *data)
981 DeviceClass *dc = DEVICE_CLASS(klass);
983 dc->vmsd = &vmstate_ftgmac100;
984 dc->reset = ftgmac100_reset;
985 dc->props = ftgmac100_properties;
986 set_bit(DEVICE_CATEGORY_NETWORK, dc->categories);
987 dc->realize = ftgmac100_realize;
988 dc->desc = "Faraday FTGMAC100 Gigabit Ethernet emulation";
991 static const TypeInfo ftgmac100_info = {
992 .name = TYPE_FTGMAC100,
993 .parent = TYPE_SYS_BUS_DEVICE,
994 .instance_size = sizeof(FTGMAC100State),
995 .class_init = ftgmac100_class_init,
998 static void ftgmac100_register_types(void)
1000 type_register_static(&ftgmac100_info);
1003 type_init(ftgmac100_register_types)