5 void cpu_save(QEMUFile
*f
, void *opaque
)
7 CPUState
*env
= (CPUState
*)opaque
;
10 cpu_synchronize_state(env
, 0);
12 for (i
= 0; i
< 32; i
++)
13 qemu_put_betls(f
, &env
->gpr
[i
]);
14 #if !defined(TARGET_PPC64)
15 for (i
= 0; i
< 32; i
++)
16 qemu_put_betls(f
, &env
->gprh
[i
]);
18 qemu_put_betls(f
, &env
->lr
);
19 qemu_put_betls(f
, &env
->ctr
);
20 for (i
= 0; i
< 8; i
++)
21 qemu_put_be32s(f
, &env
->crf
[i
]);
22 qemu_put_betls(f
, &env
->xer
);
23 qemu_put_betls(f
, &env
->reserve
);
24 qemu_put_betls(f
, &env
->msr
);
25 for (i
= 0; i
< 4; i
++)
26 qemu_put_betls(f
, &env
->tgpr
[i
]);
27 for (i
= 0; i
< 32; i
++) {
33 qemu_put_be64(f
, u
.l
);
35 qemu_put_be32s(f
, &env
->fpscr
);
36 qemu_put_sbe32s(f
, &env
->access_type
);
37 #if !defined(CONFIG_USER_ONLY)
38 #if defined(TARGET_PPC64)
39 qemu_put_betls(f
, &env
->asr
);
40 qemu_put_sbe32s(f
, &env
->slb_nr
);
42 qemu_put_betls(f
, &env
->sdr1
);
43 for (i
= 0; i
< 32; i
++)
44 qemu_put_betls(f
, &env
->sr
[i
]);
45 for (i
= 0; i
< 2; i
++)
46 for (j
= 0; j
< 8; j
++)
47 qemu_put_betls(f
, &env
->DBAT
[i
][j
]);
48 for (i
= 0; i
< 2; i
++)
49 for (j
= 0; j
< 8; j
++)
50 qemu_put_betls(f
, &env
->IBAT
[i
][j
]);
51 qemu_put_sbe32s(f
, &env
->nb_tlb
);
52 qemu_put_sbe32s(f
, &env
->tlb_per_way
);
53 qemu_put_sbe32s(f
, &env
->nb_ways
);
54 qemu_put_sbe32s(f
, &env
->last_way
);
55 qemu_put_sbe32s(f
, &env
->id_tlbs
);
56 qemu_put_sbe32s(f
, &env
->nb_pids
);
59 for (i
= 0; i
< env
->nb_tlb
; i
++) {
60 qemu_put_betls(f
, &env
->tlb
[i
].tlb6
.pte0
);
61 qemu_put_betls(f
, &env
->tlb
[i
].tlb6
.pte1
);
62 qemu_put_betls(f
, &env
->tlb
[i
].tlb6
.EPN
);
65 for (i
= 0; i
< 4; i
++)
66 qemu_put_betls(f
, &env
->pb
[i
]);
68 for (i
= 0; i
< 1024; i
++)
69 qemu_put_betls(f
, &env
->spr
[i
]);
70 qemu_put_be32s(f
, &env
->vscr
);
71 qemu_put_be64s(f
, &env
->spe_acc
);
72 qemu_put_be32s(f
, &env
->spe_fscr
);
73 qemu_put_betls(f
, &env
->msr_mask
);
74 qemu_put_be32s(f
, &env
->flags
);
75 qemu_put_sbe32s(f
, &env
->error_code
);
76 qemu_put_be32s(f
, &env
->pending_interrupts
);
77 #if !defined(CONFIG_USER_ONLY)
78 qemu_put_be32s(f
, &env
->irq_input_state
);
79 for (i
= 0; i
< POWERPC_EXCP_NB
; i
++)
80 qemu_put_betls(f
, &env
->excp_vectors
[i
]);
81 qemu_put_betls(f
, &env
->excp_prefix
);
82 qemu_put_betls(f
, &env
->hreset_excp_prefix
);
83 qemu_put_betls(f
, &env
->ivor_mask
);
84 qemu_put_betls(f
, &env
->ivpr_mask
);
85 qemu_put_betls(f
, &env
->hreset_vector
);
87 qemu_put_betls(f
, &env
->nip
);
88 qemu_put_betls(f
, &env
->hflags
);
89 qemu_put_betls(f
, &env
->hflags_nmsr
);
90 qemu_put_sbe32s(f
, &env
->mmu_idx
);
91 qemu_put_sbe32s(f
, &env
->power_mode
);
94 int cpu_load(QEMUFile
*f
, void *opaque
, int version_id
)
96 CPUState
*env
= (CPUState
*)opaque
;
99 for (i
= 0; i
< 32; i
++)
100 qemu_get_betls(f
, &env
->gpr
[i
]);
101 #if !defined(TARGET_PPC64)
102 for (i
= 0; i
< 32; i
++)
103 qemu_get_betls(f
, &env
->gprh
[i
]);
105 qemu_get_betls(f
, &env
->lr
);
106 qemu_get_betls(f
, &env
->ctr
);
107 for (i
= 0; i
< 8; i
++)
108 qemu_get_be32s(f
, &env
->crf
[i
]);
109 qemu_get_betls(f
, &env
->xer
);
110 qemu_get_betls(f
, &env
->reserve
);
111 qemu_get_betls(f
, &env
->msr
);
112 for (i
= 0; i
< 4; i
++)
113 qemu_get_betls(f
, &env
->tgpr
[i
]);
114 for (i
= 0; i
< 32; i
++) {
119 u
.l
= qemu_get_be64(f
);
122 qemu_get_be32s(f
, &env
->fpscr
);
123 qemu_get_sbe32s(f
, &env
->access_type
);
124 #if !defined(CONFIG_USER_ONLY)
125 #if defined(TARGET_PPC64)
126 qemu_get_betls(f
, &env
->asr
);
127 qemu_get_sbe32s(f
, &env
->slb_nr
);
129 qemu_get_betls(f
, &env
->sdr1
);
130 for (i
= 0; i
< 32; i
++)
131 qemu_get_betls(f
, &env
->sr
[i
]);
132 for (i
= 0; i
< 2; i
++)
133 for (j
= 0; j
< 8; j
++)
134 qemu_get_betls(f
, &env
->DBAT
[i
][j
]);
135 for (i
= 0; i
< 2; i
++)
136 for (j
= 0; j
< 8; j
++)
137 qemu_get_betls(f
, &env
->IBAT
[i
][j
]);
138 qemu_get_sbe32s(f
, &env
->nb_tlb
);
139 qemu_get_sbe32s(f
, &env
->tlb_per_way
);
140 qemu_get_sbe32s(f
, &env
->nb_ways
);
141 qemu_get_sbe32s(f
, &env
->last_way
);
142 qemu_get_sbe32s(f
, &env
->id_tlbs
);
143 qemu_get_sbe32s(f
, &env
->nb_pids
);
146 for (i
= 0; i
< env
->nb_tlb
; i
++) {
147 qemu_get_betls(f
, &env
->tlb
[i
].tlb6
.pte0
);
148 qemu_get_betls(f
, &env
->tlb
[i
].tlb6
.pte1
);
149 qemu_get_betls(f
, &env
->tlb
[i
].tlb6
.EPN
);
152 for (i
= 0; i
< 4; i
++)
153 qemu_get_betls(f
, &env
->pb
[i
]);
155 for (i
= 0; i
< 1024; i
++)
156 qemu_get_betls(f
, &env
->spr
[i
]);
157 qemu_get_be32s(f
, &env
->vscr
);
158 qemu_get_be64s(f
, &env
->spe_acc
);
159 qemu_get_be32s(f
, &env
->spe_fscr
);
160 qemu_get_betls(f
, &env
->msr_mask
);
161 qemu_get_be32s(f
, &env
->flags
);
162 qemu_get_sbe32s(f
, &env
->error_code
);
163 qemu_get_be32s(f
, &env
->pending_interrupts
);
164 #if !defined(CONFIG_USER_ONLY)
165 qemu_get_be32s(f
, &env
->irq_input_state
);
166 for (i
= 0; i
< POWERPC_EXCP_NB
; i
++)
167 qemu_get_betls(f
, &env
->excp_vectors
[i
]);
168 qemu_get_betls(f
, &env
->excp_prefix
);
169 qemu_get_betls(f
, &env
->hreset_excp_prefix
);
170 qemu_get_betls(f
, &env
->ivor_mask
);
171 qemu_get_betls(f
, &env
->ivpr_mask
);
172 qemu_get_betls(f
, &env
->hreset_vector
);
174 qemu_get_betls(f
, &env
->nip
);
175 qemu_get_betls(f
, &env
->hflags
);
176 qemu_get_betls(f
, &env
->hflags_nmsr
);
177 qemu_get_sbe32s(f
, &env
->mmu_idx
);
178 qemu_get_sbe32s(f
, &env
->power_mode
);
180 cpu_synchronize_state(env
, 1);