2 * QEMU PowerPC 4xx embedded processors shared devices emulation
4 * Copyright (c) 2007 Jocelyn Mayer
6 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 * of this software and associated documentation files (the "Software"), to deal
8 * in the Software without restriction, including without limitation the rights
9 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 * copies of the Software, and to permit persons to whom the Software is
11 * furnished to do so, subject to the following conditions:
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
31 //#define DEBUG_UNASSIGNED
36 # define LOG_UIC(...) qemu_log_mask(CPU_LOG_INT, ## __VA_ARGS__)
38 # define LOG_UIC(...) do { } while (0)
41 /*****************************************************************************/
42 /* Generic PowerPC 4xx processor instanciation */
43 CPUState
*ppc4xx_init (const char *cpu_model
,
44 clk_setup_t
*cpu_clk
, clk_setup_t
*tb_clk
,
50 env
= cpu_init(cpu_model
);
52 fprintf(stderr
, "Unable to find PowerPC %s CPU definition\n",
56 cpu_clk
->cb
= NULL
; /* We don't care about CPU clock frequency changes */
57 cpu_clk
->opaque
= env
;
58 /* Set time-base frequency to sysclk */
59 tb_clk
->cb
= ppc_emb_timers_init(env
, sysclk
);
61 ppc_dcr_init(env
, NULL
, NULL
);
62 /* Register qemu callbacks */
63 qemu_register_reset(&cpu_ppc_reset
, env
);
68 /*****************************************************************************/
69 /* "Universal" Interrupt controller */
83 #define UIC_MAX_IRQ 32
84 typedef struct ppcuic_t ppcuic_t
;
88 uint32_t level
; /* Remembers the state of level-triggered interrupts. */
89 uint32_t uicsr
; /* Status register */
90 uint32_t uicer
; /* Enable register */
91 uint32_t uiccr
; /* Critical register */
92 uint32_t uicpr
; /* Polarity register */
93 uint32_t uictr
; /* Triggering register */
94 uint32_t uicvcr
; /* Vector configuration register */
99 static void ppcuic_trigger_irq (ppcuic_t
*uic
)
102 int start
, end
, inc
, i
;
104 /* Trigger interrupt if any is pending */
105 ir
= uic
->uicsr
& uic
->uicer
& (~uic
->uiccr
);
106 cr
= uic
->uicsr
& uic
->uicer
& uic
->uiccr
;
107 LOG_UIC("%s: uicsr %08" PRIx32
" uicer %08" PRIx32
108 " uiccr %08" PRIx32
"\n"
109 " %08" PRIx32
" ir %08" PRIx32
" cr %08" PRIx32
"\n",
110 __func__
, uic
->uicsr
, uic
->uicer
, uic
->uiccr
,
111 uic
->uicsr
& uic
->uicer
, ir
, cr
);
112 if (ir
!= 0x0000000) {
113 LOG_UIC("Raise UIC interrupt\n");
114 qemu_irq_raise(uic
->irqs
[PPCUIC_OUTPUT_INT
]);
116 LOG_UIC("Lower UIC interrupt\n");
117 qemu_irq_lower(uic
->irqs
[PPCUIC_OUTPUT_INT
]);
119 /* Trigger critical interrupt if any is pending and update vector */
120 if (cr
!= 0x0000000) {
121 qemu_irq_raise(uic
->irqs
[PPCUIC_OUTPUT_CINT
]);
122 if (uic
->use_vectors
) {
123 /* Compute critical IRQ vector */
124 if (uic
->uicvcr
& 1) {
133 uic
->uicvr
= uic
->uicvcr
& 0xFFFFFFFC;
134 for (i
= start
; i
<= end
; i
+= inc
) {
136 uic
->uicvr
+= (i
- start
) * 512 * inc
;
141 LOG_UIC("Raise UIC critical interrupt - "
142 "vector %08" PRIx32
"\n", uic
->uicvr
);
144 LOG_UIC("Lower UIC critical interrupt\n");
145 qemu_irq_lower(uic
->irqs
[PPCUIC_OUTPUT_CINT
]);
146 uic
->uicvr
= 0x00000000;
150 static void ppcuic_set_irq (void *opaque
, int irq_num
, int level
)
156 mask
= 1 << (31-irq_num
);
157 LOG_UIC("%s: irq %d level %d uicsr %08" PRIx32
158 " mask %08" PRIx32
" => %08" PRIx32
" %08" PRIx32
"\n",
159 __func__
, irq_num
, level
,
160 uic
->uicsr
, mask
, uic
->uicsr
& mask
, level
<< irq_num
);
161 if (irq_num
< 0 || irq_num
> 31)
165 /* Update status register */
166 if (uic
->uictr
& mask
) {
167 /* Edge sensitive interrupt */
171 /* Level sensitive interrupt */
180 LOG_UIC("%s: irq %d level %d sr %" PRIx32
" => "
181 "%08" PRIx32
"\n", __func__
, irq_num
, level
, uic
->uicsr
, sr
);
182 if (sr
!= uic
->uicsr
)
183 ppcuic_trigger_irq(uic
);
186 static target_ulong
dcr_read_uic (void *opaque
, int dcrn
)
192 dcrn
-= uic
->dcr_base
;
211 ret
= uic
->uicsr
& uic
->uicer
;
214 if (!uic
->use_vectors
)
219 if (!uic
->use_vectors
)
232 static void dcr_write_uic (void *opaque
, int dcrn
, target_ulong val
)
237 dcrn
-= uic
->dcr_base
;
238 LOG_UIC("%s: dcr %d val " TARGET_FMT_lx
"\n", __func__
, dcrn
, val
);
242 uic
->uicsr
|= uic
->level
;
243 ppcuic_trigger_irq(uic
);
247 ppcuic_trigger_irq(uic
);
251 ppcuic_trigger_irq(uic
);
255 ppcuic_trigger_irq(uic
);
262 ppcuic_trigger_irq(uic
);
269 uic
->uicvcr
= val
& 0xFFFFFFFD;
270 ppcuic_trigger_irq(uic
);
275 static void ppcuic_reset (void *opaque
)
280 uic
->uiccr
= 0x00000000;
281 uic
->uicer
= 0x00000000;
282 uic
->uicpr
= 0x00000000;
283 uic
->uicsr
= 0x00000000;
284 uic
->uictr
= 0x00000000;
285 if (uic
->use_vectors
) {
286 uic
->uicvcr
= 0x00000000;
287 uic
->uicvr
= 0x0000000;
291 qemu_irq
*ppcuic_init (CPUState
*env
, qemu_irq
*irqs
,
292 uint32_t dcr_base
, int has_ssr
, int has_vr
)
297 uic
= qemu_mallocz(sizeof(ppcuic_t
));
298 uic
->dcr_base
= dcr_base
;
301 uic
->use_vectors
= 1;
302 for (i
= 0; i
< DCR_UICMAX
; i
++) {
303 ppc_dcr_register(env
, dcr_base
+ i
, uic
,
304 &dcr_read_uic
, &dcr_write_uic
);
306 qemu_register_reset(ppcuic_reset
, uic
);
309 return qemu_allocate_irqs(&ppcuic_set_irq
, uic
, UIC_MAX_IRQ
);
312 /*****************************************************************************/
313 /* SDRAM controller */
314 typedef struct ppc4xx_sdram_t ppc4xx_sdram_t
;
315 struct ppc4xx_sdram_t
{
318 target_phys_addr_t ram_bases
[4];
319 target_phys_addr_t ram_sizes
[4];
335 SDRAM0_CFGADDR
= 0x010,
336 SDRAM0_CFGDATA
= 0x011,
339 /* XXX: TOFIX: some patches have made this code become inconsistent:
340 * there are type inconsistencies, mixing target_phys_addr_t, target_ulong
343 static uint32_t sdram_bcr (target_phys_addr_t ram_base
,
344 target_phys_addr_t ram_size
)
349 case (4 * 1024 * 1024):
352 case (8 * 1024 * 1024):
355 case (16 * 1024 * 1024):
358 case (32 * 1024 * 1024):
361 case (64 * 1024 * 1024):
364 case (128 * 1024 * 1024):
367 case (256 * 1024 * 1024):
371 printf("%s: invalid RAM size " TARGET_FMT_plx
"\n", __func__
,
375 bcr
|= ram_base
& 0xFF800000;
381 static inline target_phys_addr_t
sdram_base(uint32_t bcr
)
383 return bcr
& 0xFF800000;
386 static target_ulong
sdram_size (uint32_t bcr
)
391 sh
= (bcr
>> 17) & 0x7;
395 size
= (4 * 1024 * 1024) << sh
;
400 static void sdram_set_bcr (uint32_t *bcrp
, uint32_t bcr
, int enabled
)
402 if (*bcrp
& 0x00000001) {
405 printf("%s: unmap RAM area " TARGET_FMT_plx
" " TARGET_FMT_lx
"\n",
406 __func__
, sdram_base(*bcrp
), sdram_size(*bcrp
));
408 cpu_register_physical_memory(sdram_base(*bcrp
), sdram_size(*bcrp
),
411 *bcrp
= bcr
& 0xFFDEE001;
412 if (enabled
&& (bcr
& 0x00000001)) {
414 printf("%s: Map RAM area " TARGET_FMT_plx
" " TARGET_FMT_lx
"\n",
415 __func__
, sdram_base(bcr
), sdram_size(bcr
));
417 cpu_register_physical_memory(sdram_base(bcr
), sdram_size(bcr
),
418 sdram_base(bcr
) | IO_MEM_RAM
);
422 static void sdram_map_bcr (ppc4xx_sdram_t
*sdram
)
426 for (i
= 0; i
< sdram
->nbanks
; i
++) {
427 if (sdram
->ram_sizes
[i
] != 0) {
428 sdram_set_bcr(&sdram
->bcr
[i
],
429 sdram_bcr(sdram
->ram_bases
[i
], sdram
->ram_sizes
[i
]),
432 sdram_set_bcr(&sdram
->bcr
[i
], 0x00000000, 0);
437 static void sdram_unmap_bcr (ppc4xx_sdram_t
*sdram
)
441 for (i
= 0; i
< sdram
->nbanks
; i
++) {
443 printf("%s: Unmap RAM area " TARGET_FMT_plx
" " TARGET_FMT_lx
"\n",
444 __func__
, sdram_base(sdram
->bcr
[i
]), sdram_size(sdram
->bcr
[i
]));
446 cpu_register_physical_memory(sdram_base(sdram
->bcr
[i
]),
447 sdram_size(sdram
->bcr
[i
]),
452 static target_ulong
dcr_read_sdram (void *opaque
, int dcrn
)
454 ppc4xx_sdram_t
*sdram
;
463 switch (sdram
->addr
) {
464 case 0x00: /* SDRAM_BESR0 */
467 case 0x08: /* SDRAM_BESR1 */
470 case 0x10: /* SDRAM_BEAR */
473 case 0x20: /* SDRAM_CFG */
476 case 0x24: /* SDRAM_STATUS */
479 case 0x30: /* SDRAM_RTR */
482 case 0x34: /* SDRAM_PMIT */
485 case 0x40: /* SDRAM_B0CR */
488 case 0x44: /* SDRAM_B1CR */
491 case 0x48: /* SDRAM_B2CR */
494 case 0x4C: /* SDRAM_B3CR */
497 case 0x80: /* SDRAM_TR */
500 case 0x94: /* SDRAM_ECCCFG */
503 case 0x98: /* SDRAM_ECCESR */
512 /* Avoid gcc warning */
520 static void dcr_write_sdram (void *opaque
, int dcrn
, target_ulong val
)
522 ppc4xx_sdram_t
*sdram
;
530 switch (sdram
->addr
) {
531 case 0x00: /* SDRAM_BESR0 */
532 sdram
->besr0
&= ~val
;
534 case 0x08: /* SDRAM_BESR1 */
535 sdram
->besr1
&= ~val
;
537 case 0x10: /* SDRAM_BEAR */
540 case 0x20: /* SDRAM_CFG */
542 if (!(sdram
->cfg
& 0x80000000) && (val
& 0x80000000)) {
544 printf("%s: enable SDRAM controller\n", __func__
);
546 /* validate all RAM mappings */
547 sdram_map_bcr(sdram
);
548 sdram
->status
&= ~0x80000000;
549 } else if ((sdram
->cfg
& 0x80000000) && !(val
& 0x80000000)) {
551 printf("%s: disable SDRAM controller\n", __func__
);
553 /* invalidate all RAM mappings */
554 sdram_unmap_bcr(sdram
);
555 sdram
->status
|= 0x80000000;
557 if (!(sdram
->cfg
& 0x40000000) && (val
& 0x40000000))
558 sdram
->status
|= 0x40000000;
559 else if ((sdram
->cfg
& 0x40000000) && !(val
& 0x40000000))
560 sdram
->status
&= ~0x40000000;
563 case 0x24: /* SDRAM_STATUS */
564 /* Read-only register */
566 case 0x30: /* SDRAM_RTR */
567 sdram
->rtr
= val
& 0x3FF80000;
569 case 0x34: /* SDRAM_PMIT */
570 sdram
->pmit
= (val
& 0xF8000000) | 0x07C00000;
572 case 0x40: /* SDRAM_B0CR */
573 sdram_set_bcr(&sdram
->bcr
[0], val
, sdram
->cfg
& 0x80000000);
575 case 0x44: /* SDRAM_B1CR */
576 sdram_set_bcr(&sdram
->bcr
[1], val
, sdram
->cfg
& 0x80000000);
578 case 0x48: /* SDRAM_B2CR */
579 sdram_set_bcr(&sdram
->bcr
[2], val
, sdram
->cfg
& 0x80000000);
581 case 0x4C: /* SDRAM_B3CR */
582 sdram_set_bcr(&sdram
->bcr
[3], val
, sdram
->cfg
& 0x80000000);
584 case 0x80: /* SDRAM_TR */
585 sdram
->tr
= val
& 0x018FC01F;
587 case 0x94: /* SDRAM_ECCCFG */
588 sdram
->ecccfg
= val
& 0x00F00000;
590 case 0x98: /* SDRAM_ECCESR */
592 if (sdram
->eccesr
== 0 && val
!= 0)
593 qemu_irq_raise(sdram
->irq
);
594 else if (sdram
->eccesr
!= 0 && val
== 0)
595 qemu_irq_lower(sdram
->irq
);
605 static void sdram_reset (void *opaque
)
607 ppc4xx_sdram_t
*sdram
;
610 sdram
->addr
= 0x00000000;
611 sdram
->bear
= 0x00000000;
612 sdram
->besr0
= 0x00000000; /* No error */
613 sdram
->besr1
= 0x00000000; /* No error */
614 sdram
->cfg
= 0x00000000;
615 sdram
->ecccfg
= 0x00000000; /* No ECC */
616 sdram
->eccesr
= 0x00000000; /* No error */
617 sdram
->pmit
= 0x07C00000;
618 sdram
->rtr
= 0x05F00000;
619 sdram
->tr
= 0x00854009;
620 /* We pre-initialize RAM banks */
621 sdram
->status
= 0x00000000;
622 sdram
->cfg
= 0x00800000;
623 sdram_unmap_bcr(sdram
);
626 void ppc4xx_sdram_init (CPUState
*env
, qemu_irq irq
, int nbanks
,
627 target_phys_addr_t
*ram_bases
,
628 target_phys_addr_t
*ram_sizes
,
631 ppc4xx_sdram_t
*sdram
;
633 sdram
= qemu_mallocz(sizeof(ppc4xx_sdram_t
));
635 sdram
->nbanks
= nbanks
;
636 memset(sdram
->ram_bases
, 0, 4 * sizeof(target_phys_addr_t
));
637 memcpy(sdram
->ram_bases
, ram_bases
,
638 nbanks
* sizeof(target_phys_addr_t
));
639 memset(sdram
->ram_sizes
, 0, 4 * sizeof(target_phys_addr_t
));
640 memcpy(sdram
->ram_sizes
, ram_sizes
,
641 nbanks
* sizeof(target_phys_addr_t
));
643 qemu_register_reset(&sdram_reset
, sdram
);
644 ppc_dcr_register(env
, SDRAM0_CFGADDR
,
645 sdram
, &dcr_read_sdram
, &dcr_write_sdram
);
646 ppc_dcr_register(env
, SDRAM0_CFGDATA
,
647 sdram
, &dcr_read_sdram
, &dcr_write_sdram
);
649 sdram_map_bcr(sdram
);
652 /* Fill in consecutive SDRAM banks with 'ram_size' bytes of memory.
654 * sdram_bank_sizes[] must be 0-terminated.
656 * The 4xx SDRAM controller supports a small number of banks, and each bank
657 * must be one of a small set of sizes. The number of banks and the supported
658 * sizes varies by SoC. */
659 ram_addr_t
ppc4xx_sdram_adjust(ram_addr_t ram_size
, int nr_banks
,
660 target_phys_addr_t ram_bases
[],
661 target_phys_addr_t ram_sizes
[],
662 const unsigned int sdram_bank_sizes
[])
664 ram_addr_t size_left
= ram_size
;
668 for (i
= 0; i
< nr_banks
; i
++) {
669 for (j
= 0; sdram_bank_sizes
[j
] != 0; j
++) {
670 unsigned int bank_size
= sdram_bank_sizes
[j
];
672 if (bank_size
<= size_left
) {
673 ram_bases
[i
] = qemu_ram_alloc(bank_size
);
674 ram_sizes
[i
] = bank_size
;
675 size_left
-= bank_size
;
681 /* No need to use the remaining banks. */
686 ram_size
-= size_left
;
688 printf("Truncating memory to %d MiB to fit SDRAM controller limits.\n",
689 (int)(ram_size
>> 20));