Merge remote-tracking branch 'remotes/bkoppelmann/tags/pull-tricore-20150330' into...
[qemu.git] / target-s390x / cpu.h
blob8135dda3188d1f2432145ad6707c635c82d57ab6
1 /*
2 * S/390 virtual CPU header
4 * Copyright (c) 2009 Ulrich Hecht
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
16 * Contributions after 2012-10-29 are licensed under the terms of the
17 * GNU GPL, version 2 or (at your option) any later version.
19 * You should have received a copy of the GNU (Lesser) General Public
20 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
22 #ifndef CPU_S390X_H
23 #define CPU_S390X_H
25 #include "config.h"
26 #include "qemu-common.h"
28 #define TARGET_LONG_BITS 64
30 #define ELF_MACHINE EM_S390
31 #define ELF_MACHINE_UNAME "S390X"
33 #define CPUArchState struct CPUS390XState
35 #include "exec/cpu-defs.h"
36 #define TARGET_PAGE_BITS 12
38 #define TARGET_PHYS_ADDR_SPACE_BITS 64
39 #define TARGET_VIRT_ADDR_SPACE_BITS 64
41 #include "exec/cpu-all.h"
43 #include "fpu/softfloat.h"
45 #define NB_MMU_MODES 3
47 #define MMU_MODE0_SUFFIX _primary
48 #define MMU_MODE1_SUFFIX _secondary
49 #define MMU_MODE2_SUFFIX _home
51 #define MMU_USER_IDX 1
53 #define MAX_EXT_QUEUE 16
54 #define MAX_IO_QUEUE 16
55 #define MAX_MCHK_QUEUE 16
57 #define PSW_MCHK_MASK 0x0004000000000000
58 #define PSW_IO_MASK 0x0200000000000000
60 typedef struct PSW {
61 uint64_t mask;
62 uint64_t addr;
63 } PSW;
65 typedef struct ExtQueue {
66 uint32_t code;
67 uint32_t param;
68 uint32_t param64;
69 } ExtQueue;
71 typedef struct IOIntQueue {
72 uint16_t id;
73 uint16_t nr;
74 uint32_t parm;
75 uint32_t word;
76 } IOIntQueue;
78 typedef struct MchkQueue {
79 uint16_t type;
80 } MchkQueue;
82 typedef struct CPUS390XState {
83 uint64_t regs[16]; /* GP registers */
84 CPU_DoubleU fregs[16]; /* FP registers */
85 uint32_t aregs[16]; /* access registers */
87 uint32_t fpc; /* floating-point control register */
88 uint32_t cc_op;
90 float_status fpu_status; /* passed to softfloat lib */
92 /* The low part of a 128-bit return, or remainder of a divide. */
93 uint64_t retxl;
95 PSW psw;
97 uint64_t cc_src;
98 uint64_t cc_dst;
99 uint64_t cc_vr;
101 uint64_t __excp_addr;
102 uint64_t psa;
104 uint32_t int_pgm_code;
105 uint32_t int_pgm_ilen;
107 uint32_t int_svc_code;
108 uint32_t int_svc_ilen;
110 uint64_t cregs[16]; /* control registers */
112 ExtQueue ext_queue[MAX_EXT_QUEUE];
113 IOIntQueue io_queue[MAX_IO_QUEUE][8];
114 MchkQueue mchk_queue[MAX_MCHK_QUEUE];
116 int pending_int;
117 int ext_index;
118 int io_index[8];
119 int mchk_index;
121 uint64_t ckc;
122 uint64_t cputm;
123 uint32_t todpr;
125 uint64_t pfault_token;
126 uint64_t pfault_compare;
127 uint64_t pfault_select;
129 uint64_t gbea;
130 uint64_t pp;
132 CPU_COMMON
134 /* reset does memset(0) up to here */
136 uint32_t cpu_num;
137 uint32_t machine_type;
139 uint8_t *storage_keys;
141 uint64_t tod_offset;
142 uint64_t tod_basetime;
143 QEMUTimer *tod_timer;
145 QEMUTimer *cpu_timer;
148 * The cpu state represents the logical state of a cpu. In contrast to other
149 * architectures, there is a difference between a halt and a stop on s390.
150 * If all cpus are either stopped (including check stop) or in the disabled
151 * wait state, the vm can be shut down.
153 #define CPU_STATE_UNINITIALIZED 0x00
154 #define CPU_STATE_STOPPED 0x01
155 #define CPU_STATE_CHECK_STOP 0x02
156 #define CPU_STATE_OPERATING 0x03
157 #define CPU_STATE_LOAD 0x04
158 uint8_t cpu_state;
160 /* currently processed sigp order */
161 uint8_t sigp_order;
163 } CPUS390XState;
165 #include "cpu-qom.h"
166 #include <sysemu/kvm.h>
168 /* distinguish between 24 bit and 31 bit addressing */
169 #define HIGH_ORDER_BIT 0x80000000
171 /* Interrupt Codes */
172 /* Program Interrupts */
173 #define PGM_OPERATION 0x0001
174 #define PGM_PRIVILEGED 0x0002
175 #define PGM_EXECUTE 0x0003
176 #define PGM_PROTECTION 0x0004
177 #define PGM_ADDRESSING 0x0005
178 #define PGM_SPECIFICATION 0x0006
179 #define PGM_DATA 0x0007
180 #define PGM_FIXPT_OVERFLOW 0x0008
181 #define PGM_FIXPT_DIVIDE 0x0009
182 #define PGM_DEC_OVERFLOW 0x000a
183 #define PGM_DEC_DIVIDE 0x000b
184 #define PGM_HFP_EXP_OVERFLOW 0x000c
185 #define PGM_HFP_EXP_UNDERFLOW 0x000d
186 #define PGM_HFP_SIGNIFICANCE 0x000e
187 #define PGM_HFP_DIVIDE 0x000f
188 #define PGM_SEGMENT_TRANS 0x0010
189 #define PGM_PAGE_TRANS 0x0011
190 #define PGM_TRANS_SPEC 0x0012
191 #define PGM_SPECIAL_OP 0x0013
192 #define PGM_OPERAND 0x0015
193 #define PGM_TRACE_TABLE 0x0016
194 #define PGM_SPACE_SWITCH 0x001c
195 #define PGM_HFP_SQRT 0x001d
196 #define PGM_PC_TRANS_SPEC 0x001f
197 #define PGM_AFX_TRANS 0x0020
198 #define PGM_ASX_TRANS 0x0021
199 #define PGM_LX_TRANS 0x0022
200 #define PGM_EX_TRANS 0x0023
201 #define PGM_PRIM_AUTH 0x0024
202 #define PGM_SEC_AUTH 0x0025
203 #define PGM_ALET_SPEC 0x0028
204 #define PGM_ALEN_SPEC 0x0029
205 #define PGM_ALE_SEQ 0x002a
206 #define PGM_ASTE_VALID 0x002b
207 #define PGM_ASTE_SEQ 0x002c
208 #define PGM_EXT_AUTH 0x002d
209 #define PGM_STACK_FULL 0x0030
210 #define PGM_STACK_EMPTY 0x0031
211 #define PGM_STACK_SPEC 0x0032
212 #define PGM_STACK_TYPE 0x0033
213 #define PGM_STACK_OP 0x0034
214 #define PGM_ASCE_TYPE 0x0038
215 #define PGM_REG_FIRST_TRANS 0x0039
216 #define PGM_REG_SEC_TRANS 0x003a
217 #define PGM_REG_THIRD_TRANS 0x003b
218 #define PGM_MONITOR 0x0040
219 #define PGM_PER 0x0080
220 #define PGM_CRYPTO 0x0119
222 /* External Interrupts */
223 #define EXT_INTERRUPT_KEY 0x0040
224 #define EXT_CLOCK_COMP 0x1004
225 #define EXT_CPU_TIMER 0x1005
226 #define EXT_MALFUNCTION 0x1200
227 #define EXT_EMERGENCY 0x1201
228 #define EXT_EXTERNAL_CALL 0x1202
229 #define EXT_ETR 0x1406
230 #define EXT_SERVICE 0x2401
231 #define EXT_VIRTIO 0x2603
233 /* PSW defines */
234 #undef PSW_MASK_PER
235 #undef PSW_MASK_DAT
236 #undef PSW_MASK_IO
237 #undef PSW_MASK_EXT
238 #undef PSW_MASK_KEY
239 #undef PSW_SHIFT_KEY
240 #undef PSW_MASK_MCHECK
241 #undef PSW_MASK_WAIT
242 #undef PSW_MASK_PSTATE
243 #undef PSW_MASK_ASC
244 #undef PSW_MASK_CC
245 #undef PSW_MASK_PM
246 #undef PSW_MASK_64
247 #undef PSW_MASK_32
248 #undef PSW_MASK_ESA_ADDR
250 #define PSW_MASK_PER 0x4000000000000000ULL
251 #define PSW_MASK_DAT 0x0400000000000000ULL
252 #define PSW_MASK_IO 0x0200000000000000ULL
253 #define PSW_MASK_EXT 0x0100000000000000ULL
254 #define PSW_MASK_KEY 0x00F0000000000000ULL
255 #define PSW_SHIFT_KEY 56
256 #define PSW_MASK_MCHECK 0x0004000000000000ULL
257 #define PSW_MASK_WAIT 0x0002000000000000ULL
258 #define PSW_MASK_PSTATE 0x0001000000000000ULL
259 #define PSW_MASK_ASC 0x0000C00000000000ULL
260 #define PSW_MASK_CC 0x0000300000000000ULL
261 #define PSW_MASK_PM 0x00000F0000000000ULL
262 #define PSW_MASK_64 0x0000000100000000ULL
263 #define PSW_MASK_32 0x0000000080000000ULL
264 #define PSW_MASK_ESA_ADDR 0x000000007fffffffULL
266 #undef PSW_ASC_PRIMARY
267 #undef PSW_ASC_ACCREG
268 #undef PSW_ASC_SECONDARY
269 #undef PSW_ASC_HOME
271 #define PSW_ASC_PRIMARY 0x0000000000000000ULL
272 #define PSW_ASC_ACCREG 0x0000400000000000ULL
273 #define PSW_ASC_SECONDARY 0x0000800000000000ULL
274 #define PSW_ASC_HOME 0x0000C00000000000ULL
276 /* tb flags */
278 #define FLAG_MASK_PER (PSW_MASK_PER >> 32)
279 #define FLAG_MASK_DAT (PSW_MASK_DAT >> 32)
280 #define FLAG_MASK_IO (PSW_MASK_IO >> 32)
281 #define FLAG_MASK_EXT (PSW_MASK_EXT >> 32)
282 #define FLAG_MASK_KEY (PSW_MASK_KEY >> 32)
283 #define FLAG_MASK_MCHECK (PSW_MASK_MCHECK >> 32)
284 #define FLAG_MASK_WAIT (PSW_MASK_WAIT >> 32)
285 #define FLAG_MASK_PSTATE (PSW_MASK_PSTATE >> 32)
286 #define FLAG_MASK_ASC (PSW_MASK_ASC >> 32)
287 #define FLAG_MASK_CC (PSW_MASK_CC >> 32)
288 #define FLAG_MASK_PM (PSW_MASK_PM >> 32)
289 #define FLAG_MASK_64 (PSW_MASK_64 >> 32)
290 #define FLAG_MASK_32 0x00001000
292 /* Control register 0 bits */
293 #define CR0_LOWPROT 0x0000000010000000ULL
294 #define CR0_EDAT 0x0000000000800000ULL
296 static inline int cpu_mmu_index (CPUS390XState *env)
298 if (env->psw.mask & PSW_MASK_PSTATE) {
299 return 1;
302 return 0;
305 static inline void cpu_get_tb_cpu_state(CPUS390XState* env, target_ulong *pc,
306 target_ulong *cs_base, int *flags)
308 *pc = env->psw.addr;
309 *cs_base = 0;
310 *flags = ((env->psw.mask >> 32) & ~FLAG_MASK_CC) |
311 ((env->psw.mask & PSW_MASK_32) ? FLAG_MASK_32 : 0);
314 /* While the PoO talks about ILC (a number between 1-3) what is actually
315 stored in LowCore is shifted left one bit (an even between 2-6). As
316 this is the actual length of the insn and therefore more useful, that
317 is what we want to pass around and manipulate. To make sure that we
318 have applied this distinction universally, rename the "ILC" to "ILEN". */
319 static inline int get_ilen(uint8_t opc)
321 switch (opc >> 6) {
322 case 0:
323 return 2;
324 case 1:
325 case 2:
326 return 4;
327 default:
328 return 6;
332 #ifndef CONFIG_USER_ONLY
333 /* In several cases of runtime exceptions, we havn't recorded the true
334 instruction length. Use these codes when raising exceptions in order
335 to re-compute the length by examining the insn in memory. */
336 #define ILEN_LATER 0x20
337 #define ILEN_LATER_INC 0x21
338 void trigger_pgm_exception(CPUS390XState *env, uint32_t code, uint32_t ilen);
339 #endif
341 S390CPU *cpu_s390x_init(const char *cpu_model);
342 void s390x_translate_init(void);
343 int cpu_s390x_exec(CPUS390XState *s);
345 /* you can call this signal handler from your SIGBUS and SIGSEGV
346 signal handlers to inform the virtual CPU of exceptions. non zero
347 is returned if the signal was handled by the virtual CPU. */
348 int cpu_s390x_signal_handler(int host_signum, void *pinfo,
349 void *puc);
350 int s390_cpu_handle_mmu_fault(CPUState *cpu, vaddr address, int rw,
351 int mmu_idx);
353 #include "ioinst.h"
356 #ifndef CONFIG_USER_ONLY
357 void do_restart_interrupt(CPUS390XState *env);
359 static inline hwaddr decode_basedisp_s(CPUS390XState *env, uint32_t ipb)
361 hwaddr addr = 0;
362 uint8_t reg;
364 reg = ipb >> 28;
365 if (reg > 0) {
366 addr = env->regs[reg];
368 addr += (ipb >> 16) & 0xfff;
370 return addr;
373 /* Base/displacement are at the same locations. */
374 #define decode_basedisp_rs decode_basedisp_s
376 /* helper functions for run_on_cpu() */
377 static inline void s390_do_cpu_reset(void *arg)
379 CPUState *cs = arg;
380 S390CPUClass *scc = S390_CPU_GET_CLASS(cs);
382 scc->cpu_reset(cs);
384 static inline void s390_do_cpu_full_reset(void *arg)
386 CPUState *cs = arg;
388 cpu_reset(cs);
391 void s390x_tod_timer(void *opaque);
392 void s390x_cpu_timer(void *opaque);
394 int s390_virtio_hypercall(CPUS390XState *env);
395 void s390_virtio_irq(int config_change, uint64_t token);
397 #ifdef CONFIG_KVM
398 void kvm_s390_virtio_irq(int config_change, uint64_t token);
399 void kvm_s390_service_interrupt(uint32_t parm);
400 void kvm_s390_vcpu_interrupt(S390CPU *cpu, struct kvm_s390_irq *irq);
401 void kvm_s390_floating_interrupt(struct kvm_s390_irq *irq);
402 int kvm_s390_inject_flic(struct kvm_s390_irq *irq);
403 void kvm_s390_access_exception(S390CPU *cpu, uint16_t code, uint64_t te_code);
404 int kvm_s390_get_clock(uint8_t *tod_high, uint64_t *tod_clock);
405 int kvm_s390_set_clock(uint8_t *tod_high, uint64_t *tod_clock);
406 #else
407 static inline void kvm_s390_virtio_irq(int config_change, uint64_t token)
410 static inline void kvm_s390_service_interrupt(uint32_t parm)
413 static inline int kvm_s390_get_clock(uint8_t *tod_high, uint64_t *tod_low)
415 return -ENOSYS;
417 static inline int kvm_s390_set_clock(uint8_t *tod_high, uint64_t *tod_low)
419 return -ENOSYS;
421 static inline void kvm_s390_access_exception(S390CPU *cpu, uint16_t code,
422 uint64_t te_code)
425 #endif
427 static inline int s390_get_clock(uint8_t *tod_high, uint64_t *tod_low)
429 if (kvm_enabled()) {
430 return kvm_s390_get_clock(tod_high, tod_low);
432 /* Fixme TCG */
433 *tod_high = 0;
434 *tod_low = 0;
435 return 0;
438 static inline int s390_set_clock(uint8_t *tod_high, uint64_t *tod_low)
440 if (kvm_enabled()) {
441 return kvm_s390_set_clock(tod_high, tod_low);
443 /* Fixme TCG */
444 return 0;
447 S390CPU *s390_cpu_addr2state(uint16_t cpu_addr);
448 unsigned int s390_cpu_halt(S390CPU *cpu);
449 void s390_cpu_unhalt(S390CPU *cpu);
450 unsigned int s390_cpu_set_state(uint8_t cpu_state, S390CPU *cpu);
451 static inline uint8_t s390_cpu_get_state(S390CPU *cpu)
453 return cpu->env.cpu_state;
456 void gtod_save(QEMUFile *f, void *opaque);
457 int gtod_load(QEMUFile *f, void *opaque, int version_id);
459 /* service interrupts are floating therefore we must not pass an cpustate */
460 void s390_sclp_extint(uint32_t parm);
462 /* from s390-virtio-bus */
463 extern const hwaddr virtio_size;
465 #else
466 static inline unsigned int s390_cpu_halt(S390CPU *cpu)
468 return 0;
471 static inline void s390_cpu_unhalt(S390CPU *cpu)
475 static inline unsigned int s390_cpu_set_state(uint8_t cpu_state, S390CPU *cpu)
477 return 0;
479 #endif
480 void cpu_lock(void);
481 void cpu_unlock(void);
483 typedef struct SubchDev SubchDev;
485 #ifndef CONFIG_USER_ONLY
486 extern void io_subsystem_reset(void);
487 SubchDev *css_find_subch(uint8_t m, uint8_t cssid, uint8_t ssid,
488 uint16_t schid);
489 bool css_subch_visible(SubchDev *sch);
490 void css_conditional_io_interrupt(SubchDev *sch);
491 int css_do_stsch(SubchDev *sch, SCHIB *schib);
492 bool css_schid_final(int m, uint8_t cssid, uint8_t ssid, uint16_t schid);
493 int css_do_msch(SubchDev *sch, const SCHIB *schib);
494 int css_do_xsch(SubchDev *sch);
495 int css_do_csch(SubchDev *sch);
496 int css_do_hsch(SubchDev *sch);
497 int css_do_ssch(SubchDev *sch, ORB *orb);
498 int css_do_tsch_get_irb(SubchDev *sch, IRB *irb, int *irb_len);
499 void css_do_tsch_update_subch(SubchDev *sch);
500 int css_do_stcrw(CRW *crw);
501 void css_undo_stcrw(CRW *crw);
502 int css_do_tpi(IOIntCode *int_code, int lowcore);
503 int css_collect_chp_desc(int m, uint8_t cssid, uint8_t f_chpid, uint8_t l_chpid,
504 int rfmt, void *buf);
505 void css_do_schm(uint8_t mbk, int update, int dct, uint64_t mbo);
506 int css_enable_mcsse(void);
507 int css_enable_mss(void);
508 int css_do_rsch(SubchDev *sch);
509 int css_do_rchp(uint8_t cssid, uint8_t chpid);
510 bool css_present(uint8_t cssid);
511 #endif
513 #define cpu_init(model) CPU(cpu_s390x_init(model))
514 #define cpu_exec cpu_s390x_exec
515 #define cpu_gen_code cpu_s390x_gen_code
516 #define cpu_signal_handler cpu_s390x_signal_handler
518 void s390_cpu_list(FILE *f, fprintf_function cpu_fprintf);
519 #define cpu_list s390_cpu_list
521 #include "exec/exec-all.h"
523 #define EXCP_EXT 1 /* external interrupt */
524 #define EXCP_SVC 2 /* supervisor call (syscall) */
525 #define EXCP_PGM 3 /* program interruption */
526 #define EXCP_IO 7 /* I/O interrupt */
527 #define EXCP_MCHK 8 /* machine check */
529 #define INTERRUPT_EXT (1 << 0)
530 #define INTERRUPT_TOD (1 << 1)
531 #define INTERRUPT_CPUTIMER (1 << 2)
532 #define INTERRUPT_IO (1 << 3)
533 #define INTERRUPT_MCHK (1 << 4)
535 /* Program Status Word. */
536 #define S390_PSWM_REGNUM 0
537 #define S390_PSWA_REGNUM 1
538 /* General Purpose Registers. */
539 #define S390_R0_REGNUM 2
540 #define S390_R1_REGNUM 3
541 #define S390_R2_REGNUM 4
542 #define S390_R3_REGNUM 5
543 #define S390_R4_REGNUM 6
544 #define S390_R5_REGNUM 7
545 #define S390_R6_REGNUM 8
546 #define S390_R7_REGNUM 9
547 #define S390_R8_REGNUM 10
548 #define S390_R9_REGNUM 11
549 #define S390_R10_REGNUM 12
550 #define S390_R11_REGNUM 13
551 #define S390_R12_REGNUM 14
552 #define S390_R13_REGNUM 15
553 #define S390_R14_REGNUM 16
554 #define S390_R15_REGNUM 17
555 /* Total Core Registers. */
556 #define S390_NUM_CORE_REGS 18
558 /* CC optimization */
560 enum cc_op {
561 CC_OP_CONST0 = 0, /* CC is 0 */
562 CC_OP_CONST1, /* CC is 1 */
563 CC_OP_CONST2, /* CC is 2 */
564 CC_OP_CONST3, /* CC is 3 */
566 CC_OP_DYNAMIC, /* CC calculation defined by env->cc_op */
567 CC_OP_STATIC, /* CC value is env->cc_op */
569 CC_OP_NZ, /* env->cc_dst != 0 */
570 CC_OP_LTGT_32, /* signed less/greater than (32bit) */
571 CC_OP_LTGT_64, /* signed less/greater than (64bit) */
572 CC_OP_LTUGTU_32, /* unsigned less/greater than (32bit) */
573 CC_OP_LTUGTU_64, /* unsigned less/greater than (64bit) */
574 CC_OP_LTGT0_32, /* signed less/greater than 0 (32bit) */
575 CC_OP_LTGT0_64, /* signed less/greater than 0 (64bit) */
577 CC_OP_ADD_64, /* overflow on add (64bit) */
578 CC_OP_ADDU_64, /* overflow on unsigned add (64bit) */
579 CC_OP_ADDC_64, /* overflow on unsigned add-carry (64bit) */
580 CC_OP_SUB_64, /* overflow on subtraction (64bit) */
581 CC_OP_SUBU_64, /* overflow on unsigned subtraction (64bit) */
582 CC_OP_SUBB_64, /* overflow on unsigned sub-borrow (64bit) */
583 CC_OP_ABS_64, /* sign eval on abs (64bit) */
584 CC_OP_NABS_64, /* sign eval on nabs (64bit) */
586 CC_OP_ADD_32, /* overflow on add (32bit) */
587 CC_OP_ADDU_32, /* overflow on unsigned add (32bit) */
588 CC_OP_ADDC_32, /* overflow on unsigned add-carry (32bit) */
589 CC_OP_SUB_32, /* overflow on subtraction (32bit) */
590 CC_OP_SUBU_32, /* overflow on unsigned subtraction (32bit) */
591 CC_OP_SUBB_32, /* overflow on unsigned sub-borrow (32bit) */
592 CC_OP_ABS_32, /* sign eval on abs (64bit) */
593 CC_OP_NABS_32, /* sign eval on nabs (64bit) */
595 CC_OP_COMP_32, /* complement */
596 CC_OP_COMP_64, /* complement */
598 CC_OP_TM_32, /* test under mask (32bit) */
599 CC_OP_TM_64, /* test under mask (64bit) */
601 CC_OP_NZ_F32, /* FP dst != 0 (32bit) */
602 CC_OP_NZ_F64, /* FP dst != 0 (64bit) */
603 CC_OP_NZ_F128, /* FP dst != 0 (128bit) */
605 CC_OP_ICM, /* insert characters under mask */
606 CC_OP_SLA_32, /* Calculate shift left signed (32bit) */
607 CC_OP_SLA_64, /* Calculate shift left signed (64bit) */
608 CC_OP_FLOGR, /* find leftmost one */
609 CC_OP_MAX
612 static const char *cc_names[] = {
613 [CC_OP_CONST0] = "CC_OP_CONST0",
614 [CC_OP_CONST1] = "CC_OP_CONST1",
615 [CC_OP_CONST2] = "CC_OP_CONST2",
616 [CC_OP_CONST3] = "CC_OP_CONST3",
617 [CC_OP_DYNAMIC] = "CC_OP_DYNAMIC",
618 [CC_OP_STATIC] = "CC_OP_STATIC",
619 [CC_OP_NZ] = "CC_OP_NZ",
620 [CC_OP_LTGT_32] = "CC_OP_LTGT_32",
621 [CC_OP_LTGT_64] = "CC_OP_LTGT_64",
622 [CC_OP_LTUGTU_32] = "CC_OP_LTUGTU_32",
623 [CC_OP_LTUGTU_64] = "CC_OP_LTUGTU_64",
624 [CC_OP_LTGT0_32] = "CC_OP_LTGT0_32",
625 [CC_OP_LTGT0_64] = "CC_OP_LTGT0_64",
626 [CC_OP_ADD_64] = "CC_OP_ADD_64",
627 [CC_OP_ADDU_64] = "CC_OP_ADDU_64",
628 [CC_OP_ADDC_64] = "CC_OP_ADDC_64",
629 [CC_OP_SUB_64] = "CC_OP_SUB_64",
630 [CC_OP_SUBU_64] = "CC_OP_SUBU_64",
631 [CC_OP_SUBB_64] = "CC_OP_SUBB_64",
632 [CC_OP_ABS_64] = "CC_OP_ABS_64",
633 [CC_OP_NABS_64] = "CC_OP_NABS_64",
634 [CC_OP_ADD_32] = "CC_OP_ADD_32",
635 [CC_OP_ADDU_32] = "CC_OP_ADDU_32",
636 [CC_OP_ADDC_32] = "CC_OP_ADDC_32",
637 [CC_OP_SUB_32] = "CC_OP_SUB_32",
638 [CC_OP_SUBU_32] = "CC_OP_SUBU_32",
639 [CC_OP_SUBB_32] = "CC_OP_SUBB_32",
640 [CC_OP_ABS_32] = "CC_OP_ABS_32",
641 [CC_OP_NABS_32] = "CC_OP_NABS_32",
642 [CC_OP_COMP_32] = "CC_OP_COMP_32",
643 [CC_OP_COMP_64] = "CC_OP_COMP_64",
644 [CC_OP_TM_32] = "CC_OP_TM_32",
645 [CC_OP_TM_64] = "CC_OP_TM_64",
646 [CC_OP_NZ_F32] = "CC_OP_NZ_F32",
647 [CC_OP_NZ_F64] = "CC_OP_NZ_F64",
648 [CC_OP_NZ_F128] = "CC_OP_NZ_F128",
649 [CC_OP_ICM] = "CC_OP_ICM",
650 [CC_OP_SLA_32] = "CC_OP_SLA_32",
651 [CC_OP_SLA_64] = "CC_OP_SLA_64",
652 [CC_OP_FLOGR] = "CC_OP_FLOGR",
655 static inline const char *cc_name(int cc_op)
657 return cc_names[cc_op];
660 static inline void setcc(S390CPU *cpu, uint64_t cc)
662 CPUS390XState *env = &cpu->env;
664 env->psw.mask &= ~(3ull << 44);
665 env->psw.mask |= (cc & 3) << 44;
668 typedef struct LowCore
670 /* prefix area: defined by architecture */
671 uint32_t ccw1[2]; /* 0x000 */
672 uint32_t ccw2[4]; /* 0x008 */
673 uint8_t pad1[0x80-0x18]; /* 0x018 */
674 uint32_t ext_params; /* 0x080 */
675 uint16_t cpu_addr; /* 0x084 */
676 uint16_t ext_int_code; /* 0x086 */
677 uint16_t svc_ilen; /* 0x088 */
678 uint16_t svc_code; /* 0x08a */
679 uint16_t pgm_ilen; /* 0x08c */
680 uint16_t pgm_code; /* 0x08e */
681 uint32_t data_exc_code; /* 0x090 */
682 uint16_t mon_class_num; /* 0x094 */
683 uint16_t per_perc_atmid; /* 0x096 */
684 uint64_t per_address; /* 0x098 */
685 uint8_t exc_access_id; /* 0x0a0 */
686 uint8_t per_access_id; /* 0x0a1 */
687 uint8_t op_access_id; /* 0x0a2 */
688 uint8_t ar_access_id; /* 0x0a3 */
689 uint8_t pad2[0xA8-0xA4]; /* 0x0a4 */
690 uint64_t trans_exc_code; /* 0x0a8 */
691 uint64_t monitor_code; /* 0x0b0 */
692 uint16_t subchannel_id; /* 0x0b8 */
693 uint16_t subchannel_nr; /* 0x0ba */
694 uint32_t io_int_parm; /* 0x0bc */
695 uint32_t io_int_word; /* 0x0c0 */
696 uint8_t pad3[0xc8-0xc4]; /* 0x0c4 */
697 uint32_t stfl_fac_list; /* 0x0c8 */
698 uint8_t pad4[0xe8-0xcc]; /* 0x0cc */
699 uint32_t mcck_interruption_code[2]; /* 0x0e8 */
700 uint8_t pad5[0xf4-0xf0]; /* 0x0f0 */
701 uint32_t external_damage_code; /* 0x0f4 */
702 uint64_t failing_storage_address; /* 0x0f8 */
703 uint8_t pad6[0x120-0x100]; /* 0x100 */
704 PSW restart_old_psw; /* 0x120 */
705 PSW external_old_psw; /* 0x130 */
706 PSW svc_old_psw; /* 0x140 */
707 PSW program_old_psw; /* 0x150 */
708 PSW mcck_old_psw; /* 0x160 */
709 PSW io_old_psw; /* 0x170 */
710 uint8_t pad7[0x1a0-0x180]; /* 0x180 */
711 PSW restart_new_psw; /* 0x1a0 */
712 PSW external_new_psw; /* 0x1b0 */
713 PSW svc_new_psw; /* 0x1c0 */
714 PSW program_new_psw; /* 0x1d0 */
715 PSW mcck_new_psw; /* 0x1e0 */
716 PSW io_new_psw; /* 0x1f0 */
717 PSW return_psw; /* 0x200 */
718 uint8_t irb[64]; /* 0x210 */
719 uint64_t sync_enter_timer; /* 0x250 */
720 uint64_t async_enter_timer; /* 0x258 */
721 uint64_t exit_timer; /* 0x260 */
722 uint64_t last_update_timer; /* 0x268 */
723 uint64_t user_timer; /* 0x270 */
724 uint64_t system_timer; /* 0x278 */
725 uint64_t last_update_clock; /* 0x280 */
726 uint64_t steal_clock; /* 0x288 */
727 PSW return_mcck_psw; /* 0x290 */
728 uint8_t pad8[0xc00-0x2a0]; /* 0x2a0 */
729 /* System info area */
730 uint64_t save_area[16]; /* 0xc00 */
731 uint8_t pad9[0xd40-0xc80]; /* 0xc80 */
732 uint64_t kernel_stack; /* 0xd40 */
733 uint64_t thread_info; /* 0xd48 */
734 uint64_t async_stack; /* 0xd50 */
735 uint64_t kernel_asce; /* 0xd58 */
736 uint64_t user_asce; /* 0xd60 */
737 uint64_t panic_stack; /* 0xd68 */
738 uint64_t user_exec_asce; /* 0xd70 */
739 uint8_t pad10[0xdc0-0xd78]; /* 0xd78 */
741 /* SMP info area: defined by DJB */
742 uint64_t clock_comparator; /* 0xdc0 */
743 uint64_t ext_call_fast; /* 0xdc8 */
744 uint64_t percpu_offset; /* 0xdd0 */
745 uint64_t current_task; /* 0xdd8 */
746 uint32_t softirq_pending; /* 0xde0 */
747 uint32_t pad_0x0de4; /* 0xde4 */
748 uint64_t int_clock; /* 0xde8 */
749 uint8_t pad12[0xe00-0xdf0]; /* 0xdf0 */
751 /* 0xe00 is used as indicator for dump tools */
752 /* whether the kernel died with panic() or not */
753 uint32_t panic_magic; /* 0xe00 */
755 uint8_t pad13[0x11b8-0xe04]; /* 0xe04 */
757 /* 64 bit extparam used for pfault, diag 250 etc */
758 uint64_t ext_params2; /* 0x11B8 */
760 uint8_t pad14[0x1200-0x11C0]; /* 0x11C0 */
762 /* System info area */
764 uint64_t floating_pt_save_area[16]; /* 0x1200 */
765 uint64_t gpregs_save_area[16]; /* 0x1280 */
766 uint32_t st_status_fixed_logout[4]; /* 0x1300 */
767 uint8_t pad15[0x1318-0x1310]; /* 0x1310 */
768 uint32_t prefixreg_save_area; /* 0x1318 */
769 uint32_t fpt_creg_save_area; /* 0x131c */
770 uint8_t pad16[0x1324-0x1320]; /* 0x1320 */
771 uint32_t tod_progreg_save_area; /* 0x1324 */
772 uint32_t cpu_timer_save_area[2]; /* 0x1328 */
773 uint32_t clock_comp_save_area[2]; /* 0x1330 */
774 uint8_t pad17[0x1340-0x1338]; /* 0x1338 */
775 uint32_t access_regs_save_area[16]; /* 0x1340 */
776 uint64_t cregs_save_area[16]; /* 0x1380 */
778 /* align to the top of the prefix area */
780 uint8_t pad18[0x2000-0x1400]; /* 0x1400 */
781 } QEMU_PACKED LowCore;
783 /* STSI */
784 #define STSI_LEVEL_MASK 0x00000000f0000000ULL
785 #define STSI_LEVEL_CURRENT 0x0000000000000000ULL
786 #define STSI_LEVEL_1 0x0000000010000000ULL
787 #define STSI_LEVEL_2 0x0000000020000000ULL
788 #define STSI_LEVEL_3 0x0000000030000000ULL
789 #define STSI_R0_RESERVED_MASK 0x000000000fffff00ULL
790 #define STSI_R0_SEL1_MASK 0x00000000000000ffULL
791 #define STSI_R1_RESERVED_MASK 0x00000000ffff0000ULL
792 #define STSI_R1_SEL2_MASK 0x000000000000ffffULL
794 /* Basic Machine Configuration */
795 struct sysib_111 {
796 uint32_t res1[8];
797 uint8_t manuf[16];
798 uint8_t type[4];
799 uint8_t res2[12];
800 uint8_t model[16];
801 uint8_t sequence[16];
802 uint8_t plant[4];
803 uint8_t res3[156];
806 /* Basic Machine CPU */
807 struct sysib_121 {
808 uint32_t res1[80];
809 uint8_t sequence[16];
810 uint8_t plant[4];
811 uint8_t res2[2];
812 uint16_t cpu_addr;
813 uint8_t res3[152];
816 /* Basic Machine CPUs */
817 struct sysib_122 {
818 uint8_t res1[32];
819 uint32_t capability;
820 uint16_t total_cpus;
821 uint16_t active_cpus;
822 uint16_t standby_cpus;
823 uint16_t reserved_cpus;
824 uint16_t adjustments[2026];
827 /* LPAR CPU */
828 struct sysib_221 {
829 uint32_t res1[80];
830 uint8_t sequence[16];
831 uint8_t plant[4];
832 uint16_t cpu_id;
833 uint16_t cpu_addr;
834 uint8_t res3[152];
837 /* LPAR CPUs */
838 struct sysib_222 {
839 uint32_t res1[32];
840 uint16_t lpar_num;
841 uint8_t res2;
842 uint8_t lcpuc;
843 uint16_t total_cpus;
844 uint16_t conf_cpus;
845 uint16_t standby_cpus;
846 uint16_t reserved_cpus;
847 uint8_t name[8];
848 uint32_t caf;
849 uint8_t res3[16];
850 uint16_t dedicated_cpus;
851 uint16_t shared_cpus;
852 uint8_t res4[180];
855 /* VM CPUs */
856 struct sysib_322 {
857 uint8_t res1[31];
858 uint8_t count;
859 struct {
860 uint8_t res2[4];
861 uint16_t total_cpus;
862 uint16_t conf_cpus;
863 uint16_t standby_cpus;
864 uint16_t reserved_cpus;
865 uint8_t name[8];
866 uint32_t caf;
867 uint8_t cpi[16];
868 uint8_t res3[24];
869 } vm[8];
870 uint8_t res4[3552];
873 /* MMU defines */
874 #define _ASCE_ORIGIN ~0xfffULL /* segment table origin */
875 #define _ASCE_SUBSPACE 0x200 /* subspace group control */
876 #define _ASCE_PRIVATE_SPACE 0x100 /* private space control */
877 #define _ASCE_ALT_EVENT 0x80 /* storage alteration event control */
878 #define _ASCE_SPACE_SWITCH 0x40 /* space switch event */
879 #define _ASCE_REAL_SPACE 0x20 /* real space control */
880 #define _ASCE_TYPE_MASK 0x0c /* asce table type mask */
881 #define _ASCE_TYPE_REGION1 0x0c /* region first table type */
882 #define _ASCE_TYPE_REGION2 0x08 /* region second table type */
883 #define _ASCE_TYPE_REGION3 0x04 /* region third table type */
884 #define _ASCE_TYPE_SEGMENT 0x00 /* segment table type */
885 #define _ASCE_TABLE_LENGTH 0x03 /* region table length */
887 #define _REGION_ENTRY_ORIGIN ~0xfffULL /* region/segment table origin */
888 #define _REGION_ENTRY_RO 0x200 /* region/segment protection bit */
889 #define _REGION_ENTRY_TF 0xc0 /* region/segment table offset */
890 #define _REGION_ENTRY_INV 0x20 /* invalid region table entry */
891 #define _REGION_ENTRY_TYPE_MASK 0x0c /* region/segment table type mask */
892 #define _REGION_ENTRY_TYPE_R1 0x0c /* region first table type */
893 #define _REGION_ENTRY_TYPE_R2 0x08 /* region second table type */
894 #define _REGION_ENTRY_TYPE_R3 0x04 /* region third table type */
895 #define _REGION_ENTRY_LENGTH 0x03 /* region third length */
897 #define _SEGMENT_ENTRY_ORIGIN ~0x7ffULL /* segment table origin */
898 #define _SEGMENT_ENTRY_FC 0x400 /* format control */
899 #define _SEGMENT_ENTRY_RO 0x200 /* page protection bit */
900 #define _SEGMENT_ENTRY_INV 0x20 /* invalid segment table entry */
902 #define _PAGE_RO 0x200 /* HW read-only bit */
903 #define _PAGE_INVALID 0x400 /* HW invalid bit */
904 #define _PAGE_RES0 0x800 /* bit must be zero */
906 #define SK_C (0x1 << 1)
907 #define SK_R (0x1 << 2)
908 #define SK_F (0x1 << 3)
909 #define SK_ACC_MASK (0xf << 4)
911 /* SIGP order codes */
912 #define SIGP_SENSE 0x01
913 #define SIGP_EXTERNAL_CALL 0x02
914 #define SIGP_EMERGENCY 0x03
915 #define SIGP_START 0x04
916 #define SIGP_STOP 0x05
917 #define SIGP_RESTART 0x06
918 #define SIGP_STOP_STORE_STATUS 0x09
919 #define SIGP_INITIAL_CPU_RESET 0x0b
920 #define SIGP_CPU_RESET 0x0c
921 #define SIGP_SET_PREFIX 0x0d
922 #define SIGP_STORE_STATUS_ADDR 0x0e
923 #define SIGP_SET_ARCH 0x12
925 /* SIGP condition codes */
926 #define SIGP_CC_ORDER_CODE_ACCEPTED 0
927 #define SIGP_CC_STATUS_STORED 1
928 #define SIGP_CC_BUSY 2
929 #define SIGP_CC_NOT_OPERATIONAL 3
931 /* SIGP status bits */
932 #define SIGP_STAT_EQUIPMENT_CHECK 0x80000000UL
933 #define SIGP_STAT_INCORRECT_STATE 0x00000200UL
934 #define SIGP_STAT_INVALID_PARAMETER 0x00000100UL
935 #define SIGP_STAT_EXT_CALL_PENDING 0x00000080UL
936 #define SIGP_STAT_STOPPED 0x00000040UL
937 #define SIGP_STAT_OPERATOR_INTERV 0x00000020UL
938 #define SIGP_STAT_CHECK_STOP 0x00000010UL
939 #define SIGP_STAT_INOPERATIVE 0x00000004UL
940 #define SIGP_STAT_INVALID_ORDER 0x00000002UL
941 #define SIGP_STAT_RECEIVER_CHECK 0x00000001UL
943 /* SIGP SET ARCHITECTURE modes */
944 #define SIGP_MODE_ESA_S390 0
945 #define SIGP_MODE_Z_ARCH_TRANS_ALL_PSW 1
946 #define SIGP_MODE_Z_ARCH_TRANS_CUR_PSW 2
948 void load_psw(CPUS390XState *env, uint64_t mask, uint64_t addr);
949 int mmu_translate(CPUS390XState *env, target_ulong vaddr, int rw, uint64_t asc,
950 target_ulong *raddr, int *flags, bool exc);
951 int sclp_service_call(CPUS390XState *env, uint64_t sccb, uint32_t code);
952 uint32_t calc_cc(CPUS390XState *env, uint32_t cc_op, uint64_t src, uint64_t dst,
953 uint64_t vr);
955 int s390_cpu_virt_mem_rw(S390CPU *cpu, vaddr laddr, void *hostbuf, int len,
956 bool is_write);
958 #define s390_cpu_virt_mem_read(cpu, laddr, dest, len) \
959 s390_cpu_virt_mem_rw(cpu, laddr, dest, len, false)
960 #define s390_cpu_virt_mem_write(cpu, laddr, dest, len) \
961 s390_cpu_virt_mem_rw(cpu, laddr, dest, len, true)
962 #define s390_cpu_virt_mem_check_write(cpu, laddr, len) \
963 s390_cpu_virt_mem_rw(cpu, laddr, NULL, len, true)
965 /* The value of the TOD clock for 1.1.1970. */
966 #define TOD_UNIX_EPOCH 0x7d91048bca000000ULL
968 /* Converts ns to s390's clock format */
969 static inline uint64_t time2tod(uint64_t ns) {
970 return (ns << 9) / 125;
973 static inline void cpu_inject_ext(S390CPU *cpu, uint32_t code, uint32_t param,
974 uint64_t param64)
976 CPUS390XState *env = &cpu->env;
978 if (env->ext_index == MAX_EXT_QUEUE - 1) {
979 /* ugh - can't queue anymore. Let's drop. */
980 return;
983 env->ext_index++;
984 assert(env->ext_index < MAX_EXT_QUEUE);
986 env->ext_queue[env->ext_index].code = code;
987 env->ext_queue[env->ext_index].param = param;
988 env->ext_queue[env->ext_index].param64 = param64;
990 env->pending_int |= INTERRUPT_EXT;
991 cpu_interrupt(CPU(cpu), CPU_INTERRUPT_HARD);
994 static inline void cpu_inject_io(S390CPU *cpu, uint16_t subchannel_id,
995 uint16_t subchannel_number,
996 uint32_t io_int_parm, uint32_t io_int_word)
998 CPUS390XState *env = &cpu->env;
999 int isc = IO_INT_WORD_ISC(io_int_word);
1001 if (env->io_index[isc] == MAX_IO_QUEUE - 1) {
1002 /* ugh - can't queue anymore. Let's drop. */
1003 return;
1006 env->io_index[isc]++;
1007 assert(env->io_index[isc] < MAX_IO_QUEUE);
1009 env->io_queue[env->io_index[isc]][isc].id = subchannel_id;
1010 env->io_queue[env->io_index[isc]][isc].nr = subchannel_number;
1011 env->io_queue[env->io_index[isc]][isc].parm = io_int_parm;
1012 env->io_queue[env->io_index[isc]][isc].word = io_int_word;
1014 env->pending_int |= INTERRUPT_IO;
1015 cpu_interrupt(CPU(cpu), CPU_INTERRUPT_HARD);
1018 static inline void cpu_inject_crw_mchk(S390CPU *cpu)
1020 CPUS390XState *env = &cpu->env;
1022 if (env->mchk_index == MAX_MCHK_QUEUE - 1) {
1023 /* ugh - can't queue anymore. Let's drop. */
1024 return;
1027 env->mchk_index++;
1028 assert(env->mchk_index < MAX_MCHK_QUEUE);
1030 env->mchk_queue[env->mchk_index].type = 1;
1032 env->pending_int |= INTERRUPT_MCHK;
1033 cpu_interrupt(CPU(cpu), CPU_INTERRUPT_HARD);
1036 /* from s390-virtio-ccw */
1037 #define MEM_SECTION_SIZE 0x10000000UL
1038 #define MAX_AVAIL_SLOTS 32
1040 /* fpu_helper.c */
1041 uint32_t set_cc_nz_f32(float32 v);
1042 uint32_t set_cc_nz_f64(float64 v);
1043 uint32_t set_cc_nz_f128(float128 v);
1045 /* misc_helper.c */
1046 #ifndef CONFIG_USER_ONLY
1047 void handle_diag_308(CPUS390XState *env, uint64_t r1, uint64_t r3);
1048 #endif
1049 void program_interrupt(CPUS390XState *env, uint32_t code, int ilen);
1050 void QEMU_NORETURN runtime_exception(CPUS390XState *env, int excp,
1051 uintptr_t retaddr);
1053 #ifdef CONFIG_KVM
1054 void kvm_s390_io_interrupt(uint16_t subchannel_id,
1055 uint16_t subchannel_nr, uint32_t io_int_parm,
1056 uint32_t io_int_word);
1057 void kvm_s390_crw_mchk(void);
1058 void kvm_s390_enable_css_support(S390CPU *cpu);
1059 int kvm_s390_assign_subch_ioeventfd(EventNotifier *notifier, uint32_t sch,
1060 int vq, bool assign);
1061 int kvm_s390_cpu_restart(S390CPU *cpu);
1062 int kvm_s390_get_memslot_count(KVMState *s);
1063 void kvm_s390_clear_cmma_callback(void *opaque);
1064 int kvm_s390_set_cpu_state(S390CPU *cpu, uint8_t cpu_state);
1065 void kvm_s390_reset_vcpu(S390CPU *cpu);
1066 int kvm_s390_set_mem_limit(KVMState *s, uint64_t new_limit, uint64_t *hw_limit);
1067 #else
1068 static inline void kvm_s390_io_interrupt(uint16_t subchannel_id,
1069 uint16_t subchannel_nr,
1070 uint32_t io_int_parm,
1071 uint32_t io_int_word)
1074 static inline void kvm_s390_crw_mchk(void)
1077 static inline void kvm_s390_enable_css_support(S390CPU *cpu)
1080 static inline int kvm_s390_assign_subch_ioeventfd(EventNotifier *notifier,
1081 uint32_t sch, int vq,
1082 bool assign)
1084 return -ENOSYS;
1086 static inline int kvm_s390_cpu_restart(S390CPU *cpu)
1088 return -ENOSYS;
1090 static inline void kvm_s390_clear_cmma_callback(void *opaque)
1093 static inline int kvm_s390_get_memslot_count(KVMState *s)
1095 return MAX_AVAIL_SLOTS;
1097 static inline int kvm_s390_set_cpu_state(S390CPU *cpu, uint8_t cpu_state)
1099 return -ENOSYS;
1101 static inline void kvm_s390_reset_vcpu(S390CPU *cpu)
1104 static inline int kvm_s390_set_mem_limit(KVMState *s, uint64_t new_limit,
1105 uint64_t *hw_limit)
1107 return 0;
1109 #endif
1111 static inline int s390_set_memory_limit(uint64_t new_limit, uint64_t *hw_limit)
1113 if (kvm_enabled()) {
1114 return kvm_s390_set_mem_limit(kvm_state, new_limit, hw_limit);
1116 return 0;
1119 static inline void cmma_reset(S390CPU *cpu)
1121 if (kvm_enabled()) {
1122 CPUState *cs = CPU(cpu);
1123 kvm_s390_clear_cmma_callback(cs->kvm_state);
1127 static inline int s390_cpu_restart(S390CPU *cpu)
1129 if (kvm_enabled()) {
1130 return kvm_s390_cpu_restart(cpu);
1132 return -ENOSYS;
1135 static inline int s390_get_memslot_count(KVMState *s)
1137 if (kvm_enabled()) {
1138 return kvm_s390_get_memslot_count(s);
1139 } else {
1140 return MAX_AVAIL_SLOTS;
1144 void s390_io_interrupt(uint16_t subchannel_id, uint16_t subchannel_nr,
1145 uint32_t io_int_parm, uint32_t io_int_word);
1146 void s390_crw_mchk(void);
1148 static inline int s390_assign_subch_ioeventfd(EventNotifier *notifier,
1149 uint32_t sch_id, int vq,
1150 bool assign)
1152 if (kvm_enabled()) {
1153 return kvm_s390_assign_subch_ioeventfd(notifier, sch_id, vq, assign);
1154 } else {
1155 return -ENOSYS;
1159 #endif