2 * QEMU PC System Emulator
4 * Copyright (c) 2003-2004 Fabrice Bellard
6 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 * of this software and associated documentation files (the "Software"), to deal
8 * in the Software without restriction, including without limitation the rights
9 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 * copies of the Software, and to permit persons to whom the Software is
11 * furnished to do so, subject to the following conditions:
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
29 #include "vmware_vga.h"
32 #include "hpet_emul.h"
36 #include "multiboot.h"
37 #include "mc146818rtc.h"
39 /* output Bochs bios info messages */
42 #define BIOS_FILENAME "bios.bin"
44 #define PC_MAX_BIOS_SIZE (4 * 1024 * 1024)
46 /* Leave a chunk of memory at the top of RAM for the BIOS ACPI tables. */
47 #define ACPI_DATA_SIZE 0x10000
48 #define BIOS_CFG_IOPORT 0x510
49 #define FW_CFG_ACPI_TABLES (FW_CFG_ARCH_LOCAL + 0)
50 #define FW_CFG_SMBIOS_ENTRIES (FW_CFG_ARCH_LOCAL + 1)
51 #define FW_CFG_IRQ0_OVERRIDE (FW_CFG_ARCH_LOCAL + 2)
52 #define FW_CFG_E820_TABLE (FW_CFG_ARCH_LOCAL + 3)
54 #define E820_NR_ENTRIES 16
64 struct e820_entry entry
[E820_NR_ENTRIES
];
67 static struct e820_table e820_table
;
69 void isa_irq_handler(void *opaque
, int n
, int level
)
71 IsaIrqState
*isa
= (IsaIrqState
*)opaque
;
74 qemu_set_irq(isa
->i8259
[n
], level
);
77 qemu_set_irq(isa
->ioapic
[n
], level
);
80 static void ioport80_write(void *opaque
, uint32_t addr
, uint32_t data
)
84 /* MSDOS compatibility mode FPU exception support */
85 static qemu_irq ferr_irq
;
87 void pc_register_ferr_irq(qemu_irq irq
)
92 /* XXX: add IGNNE support */
93 void cpu_set_ferr(CPUX86State
*s
)
95 qemu_irq_raise(ferr_irq
);
98 static void ioportF0_write(void *opaque
, uint32_t addr
, uint32_t data
)
100 qemu_irq_lower(ferr_irq
);
104 uint64_t cpu_get_tsc(CPUX86State
*env
)
106 return cpu_get_ticks();
111 static cpu_set_smm_t smm_set
;
112 static void *smm_arg
;
114 void cpu_smm_register(cpu_set_smm_t callback
, void *arg
)
116 assert(smm_set
== NULL
);
117 assert(smm_arg
== NULL
);
122 void cpu_smm_update(CPUState
*env
)
124 if (smm_set
&& smm_arg
&& env
== first_cpu
)
125 smm_set(!!(env
->hflags
& HF_SMM_MASK
), smm_arg
);
130 int cpu_get_pic_interrupt(CPUState
*env
)
134 intno
= apic_get_interrupt(env
);
136 /* set irq request if a PIC irq is still pending */
137 /* XXX: improve that */
138 pic_update_irq(isa_pic
);
141 /* read the irq from the PIC */
142 if (!apic_accept_pic_intr(env
))
145 intno
= pic_read_irq(isa_pic
);
149 static void pic_irq_request(void *opaque
, int irq
, int level
)
151 CPUState
*env
= first_cpu
;
153 if (env
->apic_state
) {
155 if (apic_accept_pic_intr(env
))
156 apic_deliver_pic_intr(env
, level
);
161 cpu_interrupt(env
, CPU_INTERRUPT_HARD
);
163 cpu_reset_interrupt(env
, CPU_INTERRUPT_HARD
);
167 /* PC cmos mappings */
169 #define REG_EQUIPMENT_BYTE 0x14
171 static int cmos_get_fd_drive_type(int fd0
)
177 /* 1.44 Mb 3"5 drive */
181 /* 2.88 Mb 3"5 drive */
185 /* 1.2 Mb 5"5 drive */
195 static void cmos_init_hd(int type_ofs
, int info_ofs
, BlockDriverState
*hd
,
198 int cylinders
, heads
, sectors
;
199 bdrv_get_geometry_hint(hd
, &cylinders
, &heads
, §ors
);
200 rtc_set_memory(s
, type_ofs
, 47);
201 rtc_set_memory(s
, info_ofs
, cylinders
);
202 rtc_set_memory(s
, info_ofs
+ 1, cylinders
>> 8);
203 rtc_set_memory(s
, info_ofs
+ 2, heads
);
204 rtc_set_memory(s
, info_ofs
+ 3, 0xff);
205 rtc_set_memory(s
, info_ofs
+ 4, 0xff);
206 rtc_set_memory(s
, info_ofs
+ 5, 0xc0 | ((heads
> 8) << 3));
207 rtc_set_memory(s
, info_ofs
+ 6, cylinders
);
208 rtc_set_memory(s
, info_ofs
+ 7, cylinders
>> 8);
209 rtc_set_memory(s
, info_ofs
+ 8, sectors
);
212 /* convert boot_device letter to something recognizable by the bios */
213 static int boot_device2nibble(char boot_device
)
215 switch(boot_device
) {
218 return 0x01; /* floppy boot */
220 return 0x02; /* hard drive boot */
222 return 0x03; /* CD-ROM boot */
224 return 0x04; /* Network boot */
229 static int set_boot_dev(ISADevice
*s
, const char *boot_device
, int fd_bootchk
)
231 #define PC_MAX_BOOT_DEVICES 3
232 int nbds
, bds
[3] = { 0, };
235 nbds
= strlen(boot_device
);
236 if (nbds
> PC_MAX_BOOT_DEVICES
) {
237 error_report("Too many boot devices for PC");
240 for (i
= 0; i
< nbds
; i
++) {
241 bds
[i
] = boot_device2nibble(boot_device
[i
]);
243 error_report("Invalid boot device for PC: '%c'",
248 rtc_set_memory(s
, 0x3d, (bds
[1] << 4) | bds
[0]);
249 rtc_set_memory(s
, 0x38, (bds
[2] << 4) | (fd_bootchk
? 0x0 : 0x1));
253 static int pc_boot_set(void *opaque
, const char *boot_device
)
255 return set_boot_dev(opaque
, boot_device
, 0);
258 /* hd_table must contain 4 block drivers */
259 void pc_cmos_init(ram_addr_t ram_size
, ram_addr_t above_4g_mem_size
,
260 const char *boot_device
, DriveInfo
**hd_table
,
261 FDCtrl
*floppy_controller
, ISADevice
*s
)
267 /* various important CMOS locations needed by PC/Bochs bios */
270 val
= 640; /* base memory in K */
271 rtc_set_memory(s
, 0x15, val
);
272 rtc_set_memory(s
, 0x16, val
>> 8);
274 val
= (ram_size
/ 1024) - 1024;
277 rtc_set_memory(s
, 0x17, val
);
278 rtc_set_memory(s
, 0x18, val
>> 8);
279 rtc_set_memory(s
, 0x30, val
);
280 rtc_set_memory(s
, 0x31, val
>> 8);
282 if (above_4g_mem_size
) {
283 rtc_set_memory(s
, 0x5b, (unsigned int)above_4g_mem_size
>> 16);
284 rtc_set_memory(s
, 0x5c, (unsigned int)above_4g_mem_size
>> 24);
285 rtc_set_memory(s
, 0x5d, (uint64_t)above_4g_mem_size
>> 32);
288 if (ram_size
> (16 * 1024 * 1024))
289 val
= (ram_size
/ 65536) - ((16 * 1024 * 1024) / 65536);
294 rtc_set_memory(s
, 0x34, val
);
295 rtc_set_memory(s
, 0x35, val
>> 8);
297 /* set the number of CPU */
298 rtc_set_memory(s
, 0x5f, smp_cpus
- 1);
300 /* set boot devices, and disable floppy signature check if requested */
301 if (set_boot_dev(s
, boot_device
, fd_bootchk
)) {
307 fd0
= fdctrl_get_drive_type(floppy_controller
, 0);
308 fd1
= fdctrl_get_drive_type(floppy_controller
, 1);
310 val
= (cmos_get_fd_drive_type(fd0
) << 4) | cmos_get_fd_drive_type(fd1
);
311 rtc_set_memory(s
, 0x10, val
);
323 val
|= 0x01; /* 1 drive, ready for boot */
326 val
|= 0x41; /* 2 drives, ready for boot */
329 val
|= 0x02; /* FPU is there */
330 val
|= 0x04; /* PS/2 mouse installed */
331 rtc_set_memory(s
, REG_EQUIPMENT_BYTE
, val
);
335 rtc_set_memory(s
, 0x12, (hd_table
[0] ? 0xf0 : 0) | (hd_table
[1] ? 0x0f : 0));
337 cmos_init_hd(0x19, 0x1b, hd_table
[0]->bdrv
, s
);
339 cmos_init_hd(0x1a, 0x24, hd_table
[1]->bdrv
, s
);
342 for (i
= 0; i
< 4; i
++) {
344 int cylinders
, heads
, sectors
, translation
;
345 /* NOTE: bdrv_get_geometry_hint() returns the physical
346 geometry. It is always such that: 1 <= sects <= 63, 1
347 <= heads <= 16, 1 <= cylinders <= 16383. The BIOS
348 geometry can be different if a translation is done. */
349 translation
= bdrv_get_translation_hint(hd_table
[i
]->bdrv
);
350 if (translation
== BIOS_ATA_TRANSLATION_AUTO
) {
351 bdrv_get_geometry_hint(hd_table
[i
]->bdrv
, &cylinders
, &heads
, §ors
);
352 if (cylinders
<= 1024 && heads
<= 16 && sectors
<= 63) {
353 /* No translation. */
356 /* LBA translation. */
362 val
|= translation
<< (i
* 2);
365 rtc_set_memory(s
, 0x39, val
);
368 void ioport_set_a20(int enable
)
370 /* XXX: send to all CPUs ? */
371 cpu_x86_set_a20(first_cpu
, enable
);
374 int ioport_get_a20(void)
376 return ((first_cpu
->a20_mask
>> 20) & 1);
379 static void ioport92_write(void *opaque
, uint32_t addr
, uint32_t val
)
381 ioport_set_a20((val
>> 1) & 1);
382 /* XXX: bit 0 is fast reset */
385 static uint32_t ioport92_read(void *opaque
, uint32_t addr
)
387 return ioport_get_a20() << 1;
390 /***********************************************************/
391 /* Bochs BIOS debug ports */
393 static void bochs_bios_write(void *opaque
, uint32_t addr
, uint32_t val
)
395 static const char shutdown_str
[8] = "Shutdown";
396 static int shutdown_index
= 0;
399 /* Bochs BIOS messages */
402 fprintf(stderr
, "BIOS panic at rombios.c, line %d\n", val
);
407 fprintf(stderr
, "%c", val
);
411 /* same as Bochs power off */
412 if (val
== shutdown_str
[shutdown_index
]) {
414 if (shutdown_index
== 8) {
416 qemu_system_shutdown_request();
423 /* LGPL'ed VGA BIOS messages */
426 fprintf(stderr
, "VGA BIOS panic, line %d\n", val
);
431 fprintf(stderr
, "%c", val
);
437 int e820_add_entry(uint64_t address
, uint64_t length
, uint32_t type
)
439 int index
= e820_table
.count
;
440 struct e820_entry
*entry
;
442 if (index
>= E820_NR_ENTRIES
)
444 entry
= &e820_table
.entry
[index
];
446 entry
->address
= address
;
447 entry
->length
= length
;
451 return e820_table
.count
;
454 static void *bochs_bios_init(void)
457 uint8_t *smbios_table
;
459 uint64_t *numa_fw_cfg
;
462 register_ioport_write(0x400, 1, 2, bochs_bios_write
, NULL
);
463 register_ioport_write(0x401, 1, 2, bochs_bios_write
, NULL
);
464 register_ioport_write(0x402, 1, 1, bochs_bios_write
, NULL
);
465 register_ioport_write(0x403, 1, 1, bochs_bios_write
, NULL
);
466 register_ioport_write(0x8900, 1, 1, bochs_bios_write
, NULL
);
468 register_ioport_write(0x501, 1, 2, bochs_bios_write
, NULL
);
469 register_ioport_write(0x502, 1, 2, bochs_bios_write
, NULL
);
470 register_ioport_write(0x500, 1, 1, bochs_bios_write
, NULL
);
471 register_ioport_write(0x503, 1, 1, bochs_bios_write
, NULL
);
473 fw_cfg
= fw_cfg_init(BIOS_CFG_IOPORT
, BIOS_CFG_IOPORT
+ 1, 0, 0);
475 fw_cfg_add_i32(fw_cfg
, FW_CFG_ID
, 1);
476 fw_cfg_add_i64(fw_cfg
, FW_CFG_RAM_SIZE
, (uint64_t)ram_size
);
477 fw_cfg_add_bytes(fw_cfg
, FW_CFG_ACPI_TABLES
, (uint8_t *)acpi_tables
,
479 fw_cfg_add_bytes(fw_cfg
, FW_CFG_IRQ0_OVERRIDE
, &irq0override
, 1);
481 smbios_table
= smbios_get_table(&smbios_len
);
483 fw_cfg_add_bytes(fw_cfg
, FW_CFG_SMBIOS_ENTRIES
,
484 smbios_table
, smbios_len
);
485 fw_cfg_add_bytes(fw_cfg
, FW_CFG_E820_TABLE
, (uint8_t *)&e820_table
,
486 sizeof(struct e820_table
));
488 /* allocate memory for the NUMA channel: one (64bit) word for the number
489 * of nodes, one word for each VCPU->node and one word for each node to
490 * hold the amount of memory.
492 numa_fw_cfg
= qemu_mallocz((1 + smp_cpus
+ nb_numa_nodes
) * 8);
493 numa_fw_cfg
[0] = cpu_to_le64(nb_numa_nodes
);
494 for (i
= 0; i
< smp_cpus
; i
++) {
495 for (j
= 0; j
< nb_numa_nodes
; j
++) {
496 if (node_cpumask
[j
] & (1 << i
)) {
497 numa_fw_cfg
[i
+ 1] = cpu_to_le64(j
);
502 for (i
= 0; i
< nb_numa_nodes
; i
++) {
503 numa_fw_cfg
[smp_cpus
+ 1 + i
] = cpu_to_le64(node_mem
[i
]);
505 fw_cfg_add_bytes(fw_cfg
, FW_CFG_NUMA
, (uint8_t *)numa_fw_cfg
,
506 (1 + smp_cpus
+ nb_numa_nodes
) * 8);
511 static long get_file_size(FILE *f
)
515 /* XXX: on Unix systems, using fstat() probably makes more sense */
518 fseek(f
, 0, SEEK_END
);
520 fseek(f
, where
, SEEK_SET
);
525 static void load_linux(void *fw_cfg
,
526 const char *kernel_filename
,
527 const char *initrd_filename
,
528 const char *kernel_cmdline
,
529 target_phys_addr_t max_ram_size
)
532 int setup_size
, kernel_size
, initrd_size
= 0, cmdline_size
;
534 uint8_t header
[8192], *setup
, *kernel
, *initrd_data
;
535 target_phys_addr_t real_addr
, prot_addr
, cmdline_addr
, initrd_addr
= 0;
539 /* Align to 16 bytes as a paranoia measure */
540 cmdline_size
= (strlen(kernel_cmdline
)+16) & ~15;
542 /* load the kernel header */
543 f
= fopen(kernel_filename
, "rb");
544 if (!f
|| !(kernel_size
= get_file_size(f
)) ||
545 fread(header
, 1, MIN(ARRAY_SIZE(header
), kernel_size
), f
) !=
546 MIN(ARRAY_SIZE(header
), kernel_size
)) {
547 fprintf(stderr
, "qemu: could not load kernel '%s': %s\n",
548 kernel_filename
, strerror(errno
));
552 /* kernel protocol version */
554 fprintf(stderr
, "header magic: %#x\n", ldl_p(header
+0x202));
556 if (ldl_p(header
+0x202) == 0x53726448)
557 protocol
= lduw_p(header
+0x206);
559 /* This looks like a multiboot kernel. If it is, let's stop
560 treating it like a Linux kernel. */
561 if (load_multiboot(fw_cfg
, f
, kernel_filename
, initrd_filename
,
562 kernel_cmdline
, kernel_size
, header
))
567 if (protocol
< 0x200 || !(header
[0x211] & 0x01)) {
570 cmdline_addr
= 0x9a000 - cmdline_size
;
572 } else if (protocol
< 0x202) {
573 /* High but ancient kernel */
575 cmdline_addr
= 0x9a000 - cmdline_size
;
576 prot_addr
= 0x100000;
578 /* High and recent kernel */
580 cmdline_addr
= 0x20000;
581 prot_addr
= 0x100000;
586 "qemu: real_addr = 0x" TARGET_FMT_plx
"\n"
587 "qemu: cmdline_addr = 0x" TARGET_FMT_plx
"\n"
588 "qemu: prot_addr = 0x" TARGET_FMT_plx
"\n",
594 /* highest address for loading the initrd */
595 if (protocol
>= 0x203)
596 initrd_max
= ldl_p(header
+0x22c);
598 initrd_max
= 0x37ffffff;
600 if (initrd_max
>= max_ram_size
-ACPI_DATA_SIZE
)
601 initrd_max
= max_ram_size
-ACPI_DATA_SIZE
-1;
603 fw_cfg_add_i32(fw_cfg
, FW_CFG_CMDLINE_ADDR
, cmdline_addr
);
604 fw_cfg_add_i32(fw_cfg
, FW_CFG_CMDLINE_SIZE
, strlen(kernel_cmdline
)+1);
605 fw_cfg_add_bytes(fw_cfg
, FW_CFG_CMDLINE_DATA
,
606 (uint8_t*)strdup(kernel_cmdline
),
607 strlen(kernel_cmdline
)+1);
609 if (protocol
>= 0x202) {
610 stl_p(header
+0x228, cmdline_addr
);
612 stw_p(header
+0x20, 0xA33F);
613 stw_p(header
+0x22, cmdline_addr
-real_addr
);
616 /* handle vga= parameter */
617 vmode
= strstr(kernel_cmdline
, "vga=");
619 unsigned int video_mode
;
622 if (!strncmp(vmode
, "normal", 6)) {
624 } else if (!strncmp(vmode
, "ext", 3)) {
626 } else if (!strncmp(vmode
, "ask", 3)) {
629 video_mode
= strtol(vmode
, NULL
, 0);
631 stw_p(header
+0x1fa, video_mode
);
635 /* High nybble = B reserved for Qemu; low nybble is revision number.
636 If this code is substantially changed, you may want to consider
637 incrementing the revision. */
638 if (protocol
>= 0x200)
639 header
[0x210] = 0xB0;
642 if (protocol
>= 0x201) {
643 header
[0x211] |= 0x80; /* CAN_USE_HEAP */
644 stw_p(header
+0x224, cmdline_addr
-real_addr
-0x200);
648 if (initrd_filename
) {
649 if (protocol
< 0x200) {
650 fprintf(stderr
, "qemu: linux kernel too old to load a ram disk\n");
654 initrd_size
= get_image_size(initrd_filename
);
655 if (initrd_size
< 0) {
656 fprintf(stderr
, "qemu: error reading initrd %s\n",
661 initrd_addr
= (initrd_max
-initrd_size
) & ~4095;
663 initrd_data
= qemu_malloc(initrd_size
);
664 load_image(initrd_filename
, initrd_data
);
666 fw_cfg_add_i32(fw_cfg
, FW_CFG_INITRD_ADDR
, initrd_addr
);
667 fw_cfg_add_i32(fw_cfg
, FW_CFG_INITRD_SIZE
, initrd_size
);
668 fw_cfg_add_bytes(fw_cfg
, FW_CFG_INITRD_DATA
, initrd_data
, initrd_size
);
670 stl_p(header
+0x218, initrd_addr
);
671 stl_p(header
+0x21c, initrd_size
);
674 /* load kernel and setup */
675 setup_size
= header
[0x1f1];
678 setup_size
= (setup_size
+1)*512;
679 kernel_size
-= setup_size
;
681 setup
= qemu_malloc(setup_size
);
682 kernel
= qemu_malloc(kernel_size
);
683 fseek(f
, 0, SEEK_SET
);
684 if (fread(setup
, 1, setup_size
, f
) != setup_size
) {
685 fprintf(stderr
, "fread() failed\n");
688 if (fread(kernel
, 1, kernel_size
, f
) != kernel_size
) {
689 fprintf(stderr
, "fread() failed\n");
693 memcpy(setup
, header
, MIN(sizeof(header
), setup_size
));
695 fw_cfg_add_i32(fw_cfg
, FW_CFG_KERNEL_ADDR
, prot_addr
);
696 fw_cfg_add_i32(fw_cfg
, FW_CFG_KERNEL_SIZE
, kernel_size
);
697 fw_cfg_add_bytes(fw_cfg
, FW_CFG_KERNEL_DATA
, kernel
, kernel_size
);
699 fw_cfg_add_i32(fw_cfg
, FW_CFG_SETUP_ADDR
, real_addr
);
700 fw_cfg_add_i32(fw_cfg
, FW_CFG_SETUP_SIZE
, setup_size
);
701 fw_cfg_add_bytes(fw_cfg
, FW_CFG_SETUP_DATA
, setup
, setup_size
);
703 option_rom
[nb_option_roms
] = "linuxboot.bin";
707 #define NE2000_NB_MAX 6
709 static const int ne2000_io
[NE2000_NB_MAX
] = { 0x300, 0x320, 0x340, 0x360,
711 static const int ne2000_irq
[NE2000_NB_MAX
] = { 9, 10, 11, 3, 4, 5 };
713 static const int parallel_io
[MAX_PARALLEL_PORTS
] = { 0x378, 0x278, 0x3bc };
714 static const int parallel_irq
[MAX_PARALLEL_PORTS
] = { 7, 7, 7 };
717 void pc_audio_init (PCIBus
*pci_bus
, qemu_irq
*pic
)
721 for (c
= soundhw
; c
->name
; ++c
) {
724 c
->init
.init_isa(pic
);
727 c
->init
.init_pci(pci_bus
);
735 void pc_init_ne2k_isa(NICInfo
*nd
)
737 static int nb_ne2k
= 0;
739 if (nb_ne2k
== NE2000_NB_MAX
)
741 isa_ne2000_init(ne2000_io
[nb_ne2k
],
742 ne2000_irq
[nb_ne2k
], nd
);
746 int cpu_is_bsp(CPUState
*env
)
748 /* We hard-wire the BSP to the first CPU. */
749 return env
->cpu_index
== 0;
752 /* set CMOS shutdown status register (index 0xF) as S3_resume(0xFE)
753 BIOS will read it and start S3 resume at POST Entry */
754 void pc_cmos_set_s3_resume(void *opaque
, int irq
, int level
)
756 ISADevice
*s
= opaque
;
759 rtc_set_memory(s
, 0xF, 0xFE);
763 void pc_acpi_smi_interrupt(void *opaque
, int irq
, int level
)
765 CPUState
*s
= opaque
;
768 cpu_interrupt(s
, CPU_INTERRUPT_SMI
);
772 static CPUState
*pc_new_cpu(const char *cpu_model
)
776 env
= cpu_init(cpu_model
);
778 fprintf(stderr
, "Unable to find x86 CPU definition\n");
781 if ((env
->cpuid_features
& CPUID_APIC
) || smp_cpus
> 1) {
782 env
->cpuid_apic_id
= env
->cpu_index
;
783 /* APIC reset callback resets cpu */
786 qemu_register_reset((QEMUResetHandler
*)cpu_reset
, env
);
791 void pc_cpus_init(const char *cpu_model
)
796 if (cpu_model
== NULL
) {
798 cpu_model
= "qemu64";
800 cpu_model
= "qemu32";
804 for(i
= 0; i
< smp_cpus
; i
++) {
805 pc_new_cpu(cpu_model
);
809 void pc_memory_init(ram_addr_t ram_size
,
810 const char *kernel_filename
,
811 const char *kernel_cmdline
,
812 const char *initrd_filename
,
813 ram_addr_t
*below_4g_mem_size_p
,
814 ram_addr_t
*above_4g_mem_size_p
)
817 int ret
, linux_boot
, i
;
818 ram_addr_t ram_addr
, bios_offset
, option_rom_offset
;
819 ram_addr_t below_4g_mem_size
, above_4g_mem_size
= 0;
820 int bios_size
, isa_bios_size
;
823 if (ram_size
>= 0xe0000000 ) {
824 above_4g_mem_size
= ram_size
- 0xe0000000;
825 below_4g_mem_size
= 0xe0000000;
827 below_4g_mem_size
= ram_size
;
829 *above_4g_mem_size_p
= above_4g_mem_size
;
830 *below_4g_mem_size_p
= below_4g_mem_size
;
832 linux_boot
= (kernel_filename
!= NULL
);
835 ram_addr
= qemu_ram_alloc(below_4g_mem_size
);
836 cpu_register_physical_memory(0, 0xa0000, ram_addr
);
837 cpu_register_physical_memory(0x100000,
838 below_4g_mem_size
- 0x100000,
839 ram_addr
+ 0x100000);
841 /* above 4giga memory allocation */
842 if (above_4g_mem_size
> 0) {
843 #if TARGET_PHYS_ADDR_BITS == 32
844 hw_error("To much RAM for 32-bit physical address");
846 ram_addr
= qemu_ram_alloc(above_4g_mem_size
);
847 cpu_register_physical_memory(0x100000000ULL
,
855 if (bios_name
== NULL
)
856 bios_name
= BIOS_FILENAME
;
857 filename
= qemu_find_file(QEMU_FILE_TYPE_BIOS
, bios_name
);
859 bios_size
= get_image_size(filename
);
863 if (bios_size
<= 0 ||
864 (bios_size
% 65536) != 0) {
867 bios_offset
= qemu_ram_alloc(bios_size
);
868 ret
= rom_add_file_fixed(bios_name
, (uint32_t)(-bios_size
));
871 fprintf(stderr
, "qemu: could not load PC BIOS '%s'\n", bios_name
);
877 /* map the last 128KB of the BIOS in ISA space */
878 isa_bios_size
= bios_size
;
879 if (isa_bios_size
> (128 * 1024))
880 isa_bios_size
= 128 * 1024;
881 cpu_register_physical_memory(0x100000 - isa_bios_size
,
883 (bios_offset
+ bios_size
- isa_bios_size
) | IO_MEM_ROM
);
885 option_rom_offset
= qemu_ram_alloc(PC_ROM_SIZE
);
886 cpu_register_physical_memory(PC_ROM_MIN_VGA
, PC_ROM_SIZE
, option_rom_offset
);
888 /* map all the bios at the top of memory */
889 cpu_register_physical_memory((uint32_t)(-bios_size
),
890 bios_size
, bios_offset
| IO_MEM_ROM
);
892 fw_cfg
= bochs_bios_init();
896 load_linux(fw_cfg
, kernel_filename
, initrd_filename
, kernel_cmdline
, below_4g_mem_size
);
899 for (i
= 0; i
< nb_option_roms
; i
++) {
900 rom_add_option(option_rom
[i
]);
904 qemu_irq
*pc_allocate_cpu_irq(void)
906 return qemu_allocate_irqs(pic_irq_request
, NULL
, 1);
909 void pc_vga_init(PCIBus
*pci_bus
)
911 if (cirrus_vga_enabled
) {
913 pci_cirrus_vga_init(pci_bus
);
915 isa_cirrus_vga_init();
917 } else if (vmsvga_enabled
) {
919 pci_vmsvga_init(pci_bus
);
921 fprintf(stderr
, "%s: vmware_vga: no PCI bus\n", __FUNCTION__
);
922 } else if (std_vga_enabled
) {
924 pci_vga_init(pci_bus
, 0, 0);
931 void pc_basic_device_init(qemu_irq
*isa_irq
,
932 FDCtrl
**floppy_controller
,
933 ISADevice
**rtc_state
)
936 DriveInfo
*fd
[MAX_FD
];
939 register_ioport_write(0x80, 1, 1, ioport80_write
, NULL
);
941 register_ioport_write(0xf0, 1, 1, ioportF0_write
, NULL
);
943 *rtc_state
= rtc_init(2000);
945 qemu_register_boot_set(pc_boot_set
, *rtc_state
);
947 register_ioport_read(0x92, 1, 1, ioport92_read
, NULL
);
948 register_ioport_write(0x92, 1, 1, ioport92_write
, NULL
);
950 pit
= pit_init(0x40, isa_reserve_irq(0));
956 for(i
= 0; i
< MAX_SERIAL_PORTS
; i
++) {
958 serial_isa_init(i
, serial_hds
[i
]);
962 for(i
= 0; i
< MAX_PARALLEL_PORTS
; i
++) {
963 if (parallel_hds
[i
]) {
964 parallel_init(i
, parallel_hds
[i
]);
968 isa_create_simple("i8042");
971 for(i
= 0; i
< MAX_FD
; i
++) {
972 fd
[i
] = drive_get(IF_FLOPPY
, 0, i
);
974 *floppy_controller
= fdctrl_init_isa(fd
);
977 void pc_pci_device_init(PCIBus
*pci_bus
)
982 max_bus
= drive_get_max_bus(IF_SCSI
);
983 for (bus
= 0; bus
<= max_bus
; bus
++) {
984 pci_create_simple(pci_bus
, -1, "lsi53c895a");