PCI: Bus number from the bridge, not the device
[qemu.git] / hw / isa_mmio.c
blob66bdd2cef6f697ffacdd15b82d148866930a32ee
1 /*
2 * Memory mapped access to ISA IO space.
4 * Copyright (c) 2006 Fabrice Bellard
6 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 * of this software and associated documentation files (the "Software"), to deal
8 * in the Software without restriction, including without limitation the rights
9 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 * copies of the Software, and to permit persons to whom the Software is
11 * furnished to do so, subject to the following conditions:
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22 * THE SOFTWARE.
25 #include "hw.h"
26 #include "isa.h"
28 static void isa_mmio_writeb (void *opaque, target_phys_addr_t addr,
29 uint32_t val)
31 cpu_outb(addr & IOPORTS_MASK, val);
34 static void isa_mmio_writew_be(void *opaque, target_phys_addr_t addr,
35 uint32_t val)
37 val = bswap16(val);
38 cpu_outw(addr & IOPORTS_MASK, val);
41 static void isa_mmio_writew_le(void *opaque, target_phys_addr_t addr,
42 uint32_t val)
44 cpu_outw(addr & IOPORTS_MASK, val);
47 static void isa_mmio_writel_be(void *opaque, target_phys_addr_t addr,
48 uint32_t val)
50 val = bswap32(val);
51 cpu_outl(addr & IOPORTS_MASK, val);
54 static void isa_mmio_writel_le(void *opaque, target_phys_addr_t addr,
55 uint32_t val)
57 cpu_outl(addr & IOPORTS_MASK, val);
60 static uint32_t isa_mmio_readb (void *opaque, target_phys_addr_t addr)
62 uint32_t val;
64 val = cpu_inb(addr & IOPORTS_MASK);
65 return val;
68 static uint32_t isa_mmio_readw_be(void *opaque, target_phys_addr_t addr)
70 uint32_t val;
72 val = cpu_inw(addr & IOPORTS_MASK);
73 val = bswap16(val);
74 return val;
77 static uint32_t isa_mmio_readw_le(void *opaque, target_phys_addr_t addr)
79 uint32_t val;
81 val = cpu_inw(addr & IOPORTS_MASK);
82 return val;
85 static uint32_t isa_mmio_readl_be(void *opaque, target_phys_addr_t addr)
87 uint32_t val;
89 val = cpu_inl(addr & IOPORTS_MASK);
90 val = bswap32(val);
91 return val;
94 static uint32_t isa_mmio_readl_le(void *opaque, target_phys_addr_t addr)
96 uint32_t val;
98 val = cpu_inl(addr & IOPORTS_MASK);
99 return val;
102 static CPUWriteMemoryFunc * const isa_mmio_write_be[] = {
103 &isa_mmio_writeb,
104 &isa_mmio_writew_be,
105 &isa_mmio_writel_be,
108 static CPUReadMemoryFunc * const isa_mmio_read_be[] = {
109 &isa_mmio_readb,
110 &isa_mmio_readw_be,
111 &isa_mmio_readl_be,
114 static CPUWriteMemoryFunc * const isa_mmio_write_le[] = {
115 &isa_mmio_writeb,
116 &isa_mmio_writew_le,
117 &isa_mmio_writel_le,
120 static CPUReadMemoryFunc * const isa_mmio_read_le[] = {
121 &isa_mmio_readb,
122 &isa_mmio_readw_le,
123 &isa_mmio_readl_le,
126 static int isa_mmio_iomemtype = 0;
128 void isa_mmio_init(target_phys_addr_t base, target_phys_addr_t size, int be)
130 if (!isa_mmio_iomemtype) {
131 if (be) {
132 isa_mmio_iomemtype = cpu_register_io_memory(isa_mmio_read_be,
133 isa_mmio_write_be,
134 NULL);
135 } else {
136 isa_mmio_iomemtype = cpu_register_io_memory(isa_mmio_read_le,
137 isa_mmio_write_le,
138 NULL);
141 cpu_register_physical_memory(base, size, isa_mmio_iomemtype);