2 * TI OMAP processors UART emulation.
4 * Copyright (C) 2006-2008 Andrzej Zaborowski <balrog@zabor.org>
5 * Copyright (C) 2007-2009 Nokia Corporation
7 * This program is free software; you can redistribute it and/or
8 * modify it under the terms of the GNU General Public License as
9 * published by the Free Software Foundation; either version 2 or
10 * (at your option) version 3 of the License.
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
17 * You should have received a copy of the GNU General Public License along
18 * with this program; if not, see <http://www.gnu.org/licenses/>.
20 #include "qemu-char.h"
23 /* We use pc-style serial ports. */
28 target_phys_addr_t base
;
29 SerialState
*serial
; /* TODO */
30 struct omap_target_agent_s
*ta
;
43 void omap_uart_reset(struct omap_uart_s
*s
)
52 struct omap_uart_s
*omap_uart_init(target_phys_addr_t base
,
53 qemu_irq irq
, omap_clk fclk
, omap_clk iclk
,
54 qemu_irq txdma
, qemu_irq rxdma
, CharDriverState
*chr
)
56 struct omap_uart_s
*s
= (struct omap_uart_s
*)
57 qemu_mallocz(sizeof(struct omap_uart_s
));
62 #ifdef TARGET_WORDS_BIGENDIAN
63 s
->serial
= serial_mm_init(base
, 2, irq
, omap_clk_getrate(fclk
)/16,
64 chr
?: qemu_chr_open("null", "null", NULL
), 1,
67 s
->serial
= serial_mm_init(base
, 2, irq
, omap_clk_getrate(fclk
)/16,
68 chr
?: qemu_chr_open("null", "null", NULL
), 1,
74 static uint32_t omap_uart_read(void *opaque
, target_phys_addr_t addr
)
76 struct omap_uart_s
*s
= (struct omap_uart_s
*) opaque
;
88 case 0x48: /* EBLR (OMAP2) */
90 case 0x4C: /* OSC_12M_SEL (OMAP1) */
94 case 0x54: /* SYSC (OMAP2) */
96 case 0x58: /* SYSS (OMAP2) */
98 case 0x5c: /* WER (OMAP2) */
100 case 0x60: /* CFPS (OMAP2) */
108 static void omap_uart_write(void *opaque
, target_phys_addr_t addr
,
111 struct omap_uart_s
*s
= (struct omap_uart_s
*) opaque
;
115 case 0x20: /* MDR1 */
116 s
->mdr
[0] = value
& 0x7f;
118 case 0x24: /* MDR2 */
119 s
->mdr
[1] = value
& 0xff;
122 s
->scr
= value
& 0xff;
124 case 0x48: /* EBLR (OMAP2) */
125 s
->eblr
= value
& 0xff;
127 case 0x4C: /* OSC_12M_SEL (OMAP1) */
128 s
->clksel
= value
& 1;
132 case 0x58: /* SYSS (OMAP2) */
135 case 0x54: /* SYSC (OMAP2) */
136 s
->syscontrol
= value
& 0x1d;
140 case 0x5c: /* WER (OMAP2) */
141 s
->wkup
= value
& 0x7f;
143 case 0x60: /* CFPS (OMAP2) */
144 s
->cfps
= value
& 0xff;
151 static CPUReadMemoryFunc
* const omap_uart_readfn
[] = {
157 static CPUWriteMemoryFunc
* const omap_uart_writefn
[] = {
160 omap_badwidth_write8
,
163 struct omap_uart_s
*omap2_uart_init(struct omap_target_agent_s
*ta
,
164 qemu_irq irq
, omap_clk fclk
, omap_clk iclk
,
165 qemu_irq txdma
, qemu_irq rxdma
, CharDriverState
*chr
)
167 target_phys_addr_t base
= omap_l4_attach(ta
, 0, 0);
168 struct omap_uart_s
*s
= omap_uart_init(base
, irq
,
169 fclk
, iclk
, txdma
, rxdma
, chr
);
170 int iomemtype
= cpu_register_io_memory(omap_uart_readfn
,
171 omap_uart_writefn
, s
);
175 cpu_register_physical_memory(base
+ 0x20, 0x100, iomemtype
);
180 void omap_uart_attach(struct omap_uart_s
*s
, CharDriverState
*chr
)
182 /* TODO: Should reuse or destroy current s->serial */
183 #ifdef TARGET_WORDS_BIGENDIAN
184 s
->serial
= serial_mm_init(s
->base
, 2, s
->irq
,
185 omap_clk_getrate(s
->fclk
) / 16,
186 chr
?: qemu_chr_open("null", "null", NULL
), 1,
189 s
->serial
= serial_mm_init(s
->base
, 2, s
->irq
,
190 omap_clk_getrate(s
->fclk
) / 16,
191 chr
?: qemu_chr_open("null", "null", NULL
), 1,