4 * Copyright (c) 2004 Fabrice Bellard
6 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 * of this software and associated documentation files (the "Software"), to deal
8 * in the Software without restriction, including without limitation the rights
9 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 * copies of the Software, and to permit persons to whom the Software is
11 * furnished to do so, subject to the following conditions:
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
25 #include "hw/pci/pci.h"
26 #include "hw/pci/pci_bridge.h"
27 #include "hw/pci/pci_bus.h"
28 #include "monitor/monitor.h"
30 #include "sysemu/sysemu.h"
31 #include "hw/loader.h"
32 #include "qemu/range.h"
33 #include "qmp-commands.h"
34 #include "hw/pci/msi.h"
35 #include "hw/pci/msix.h"
36 #include "exec/address-spaces.h"
40 # define PCI_DPRINTF(format, ...) printf(format, ## __VA_ARGS__)
42 # define PCI_DPRINTF(format, ...) do { } while (0)
45 static void pcibus_dev_print(Monitor
*mon
, DeviceState
*dev
, int indent
);
46 static char *pcibus_get_dev_path(DeviceState
*dev
);
47 static char *pcibus_get_fw_dev_path(DeviceState
*dev
);
48 static int pcibus_reset(BusState
*qbus
);
50 static Property pci_props
[] = {
51 DEFINE_PROP_PCI_DEVFN("addr", PCIDevice
, devfn
, -1),
52 DEFINE_PROP_STRING("romfile", PCIDevice
, romfile
),
53 DEFINE_PROP_UINT32("rombar", PCIDevice
, rom_bar
, 1),
54 DEFINE_PROP_BIT("multifunction", PCIDevice
, cap_present
,
55 QEMU_PCI_CAP_MULTIFUNCTION_BITNR
, false),
56 DEFINE_PROP_BIT("command_serr_enable", PCIDevice
, cap_present
,
57 QEMU_PCI_CAP_SERR_BITNR
, true),
58 DEFINE_PROP_END_OF_LIST()
61 static void pci_bus_class_init(ObjectClass
*klass
, void *data
)
63 BusClass
*k
= BUS_CLASS(klass
);
65 k
->print_dev
= pcibus_dev_print
;
66 k
->get_dev_path
= pcibus_get_dev_path
;
67 k
->get_fw_dev_path
= pcibus_get_fw_dev_path
;
68 k
->reset
= pcibus_reset
;
71 static const TypeInfo pci_bus_info
= {
74 .instance_size
= sizeof(PCIBus
),
75 .class_init
= pci_bus_class_init
,
78 static PCIBus
*pci_find_bus_nr(PCIBus
*bus
, int bus_num
);
79 static void pci_update_mappings(PCIDevice
*d
);
80 static void pci_set_irq(void *opaque
, int irq_num
, int level
);
81 static int pci_add_option_rom(PCIDevice
*pdev
, bool is_default_rom
);
82 static void pci_del_option_rom(PCIDevice
*pdev
);
84 static uint16_t pci_default_sub_vendor_id
= PCI_SUBVENDOR_ID_REDHAT_QUMRANET
;
85 static uint16_t pci_default_sub_device_id
= PCI_SUBDEVICE_ID_QEMU
;
90 QLIST_ENTRY(PCIHostBus
) next
;
92 static QLIST_HEAD(, PCIHostBus
) host_buses
;
94 static const VMStateDescription vmstate_pcibus
= {
97 .minimum_version_id
= 1,
98 .minimum_version_id_old
= 1,
99 .fields
= (VMStateField
[]) {
100 VMSTATE_INT32_EQUAL(nirq
, PCIBus
),
101 VMSTATE_VARRAY_INT32(irq_count
, PCIBus
, nirq
, 0, vmstate_info_int32
, int32_t),
102 VMSTATE_END_OF_LIST()
105 static int pci_bar(PCIDevice
*d
, int reg
)
109 if (reg
!= PCI_ROM_SLOT
)
110 return PCI_BASE_ADDRESS_0
+ reg
* 4;
112 type
= d
->config
[PCI_HEADER_TYPE
] & ~PCI_HEADER_TYPE_MULTI_FUNCTION
;
113 return type
== PCI_HEADER_TYPE_BRIDGE
? PCI_ROM_ADDRESS1
: PCI_ROM_ADDRESS
;
116 static inline int pci_irq_state(PCIDevice
*d
, int irq_num
)
118 return (d
->irq_state
>> irq_num
) & 0x1;
121 static inline void pci_set_irq_state(PCIDevice
*d
, int irq_num
, int level
)
123 d
->irq_state
&= ~(0x1 << irq_num
);
124 d
->irq_state
|= level
<< irq_num
;
127 static void pci_change_irq_level(PCIDevice
*pci_dev
, int irq_num
, int change
)
132 irq_num
= bus
->map_irq(pci_dev
, irq_num
);
135 pci_dev
= bus
->parent_dev
;
137 bus
->irq_count
[irq_num
] += change
;
138 bus
->set_irq(bus
->irq_opaque
, irq_num
, bus
->irq_count
[irq_num
] != 0);
141 int pci_bus_get_irq_level(PCIBus
*bus
, int irq_num
)
143 assert(irq_num
>= 0);
144 assert(irq_num
< bus
->nirq
);
145 return !!bus
->irq_count
[irq_num
];
148 /* Update interrupt status bit in config space on interrupt
150 static void pci_update_irq_status(PCIDevice
*dev
)
152 if (dev
->irq_state
) {
153 dev
->config
[PCI_STATUS
] |= PCI_STATUS_INTERRUPT
;
155 dev
->config
[PCI_STATUS
] &= ~PCI_STATUS_INTERRUPT
;
159 void pci_device_deassert_intx(PCIDevice
*dev
)
162 for (i
= 0; i
< PCI_NUM_PINS
; ++i
) {
163 qemu_set_irq(dev
->irq
[i
], 0);
168 * This function is called on #RST and FLR.
169 * FLR if PCI_EXP_DEVCTL_BCR_FLR is set
171 void pci_device_reset(PCIDevice
*dev
)
175 qdev_reset_all(&dev
->qdev
);
178 pci_update_irq_status(dev
);
179 pci_device_deassert_intx(dev
);
180 /* Clear all writable bits */
181 pci_word_test_and_clear_mask(dev
->config
+ PCI_COMMAND
,
182 pci_get_word(dev
->wmask
+ PCI_COMMAND
) |
183 pci_get_word(dev
->w1cmask
+ PCI_COMMAND
));
184 pci_word_test_and_clear_mask(dev
->config
+ PCI_STATUS
,
185 pci_get_word(dev
->wmask
+ PCI_STATUS
) |
186 pci_get_word(dev
->w1cmask
+ PCI_STATUS
));
187 dev
->config
[PCI_CACHE_LINE_SIZE
] = 0x0;
188 dev
->config
[PCI_INTERRUPT_LINE
] = 0x0;
189 for (r
= 0; r
< PCI_NUM_REGIONS
; ++r
) {
190 PCIIORegion
*region
= &dev
->io_regions
[r
];
195 if (!(region
->type
& PCI_BASE_ADDRESS_SPACE_IO
) &&
196 region
->type
& PCI_BASE_ADDRESS_MEM_TYPE_64
) {
197 pci_set_quad(dev
->config
+ pci_bar(dev
, r
), region
->type
);
199 pci_set_long(dev
->config
+ pci_bar(dev
, r
), region
->type
);
202 pci_update_mappings(dev
);
209 * Trigger pci bus reset under a given bus.
210 * To be called on RST# assert.
212 void pci_bus_reset(PCIBus
*bus
)
216 for (i
= 0; i
< bus
->nirq
; i
++) {
217 bus
->irq_count
[i
] = 0;
219 for (i
= 0; i
< ARRAY_SIZE(bus
->devices
); ++i
) {
220 if (bus
->devices
[i
]) {
221 pci_device_reset(bus
->devices
[i
]);
226 static int pcibus_reset(BusState
*qbus
)
228 pci_bus_reset(DO_UPCAST(PCIBus
, qbus
, qbus
));
230 /* topology traverse is done by pci_bus_reset().
231 Tell qbus/qdev walker not to traverse the tree */
235 static void pci_host_bus_register(int domain
, PCIBus
*bus
)
237 struct PCIHostBus
*host
;
238 host
= g_malloc0(sizeof(*host
));
239 host
->domain
= domain
;
241 QLIST_INSERT_HEAD(&host_buses
, host
, next
);
244 PCIBus
*pci_find_root_bus(int domain
)
246 struct PCIHostBus
*host
;
248 QLIST_FOREACH(host
, &host_buses
, next
) {
249 if (host
->domain
== domain
) {
257 int pci_find_domain(const PCIBus
*bus
)
260 struct PCIHostBus
*host
;
262 /* obtain root bus */
263 while ((d
= bus
->parent_dev
) != NULL
) {
267 QLIST_FOREACH(host
, &host_buses
, next
) {
268 if (host
->bus
== bus
) {
273 abort(); /* should not be reached */
277 void pci_bus_new_inplace(PCIBus
*bus
, DeviceState
*parent
,
279 MemoryRegion
*address_space_mem
,
280 MemoryRegion
*address_space_io
,
283 qbus_create_inplace(&bus
->qbus
, TYPE_PCI_BUS
, parent
, name
);
284 assert(PCI_FUNC(devfn_min
) == 0);
285 bus
->devfn_min
= devfn_min
;
286 bus
->address_space_mem
= address_space_mem
;
287 bus
->address_space_io
= address_space_io
;
290 QLIST_INIT(&bus
->child
);
291 pci_host_bus_register(0, bus
); /* for now only pci domain 0 is supported */
293 vmstate_register(NULL
, -1, &vmstate_pcibus
, bus
);
296 PCIBus
*pci_bus_new(DeviceState
*parent
, const char *name
,
297 MemoryRegion
*address_space_mem
,
298 MemoryRegion
*address_space_io
,
303 bus
= g_malloc0(sizeof(*bus
));
304 pci_bus_new_inplace(bus
, parent
, name
, address_space_mem
,
305 address_space_io
, devfn_min
);
306 OBJECT(bus
)->free
= g_free
;
310 void pci_bus_irqs(PCIBus
*bus
, pci_set_irq_fn set_irq
, pci_map_irq_fn map_irq
,
311 void *irq_opaque
, int nirq
)
313 bus
->set_irq
= set_irq
;
314 bus
->map_irq
= map_irq
;
315 bus
->irq_opaque
= irq_opaque
;
317 bus
->irq_count
= g_malloc0(nirq
* sizeof(bus
->irq_count
[0]));
320 void pci_bus_hotplug(PCIBus
*bus
, pci_hotplug_fn hotplug
, DeviceState
*qdev
)
322 bus
->qbus
.allow_hotplug
= 1;
323 bus
->hotplug
= hotplug
;
324 bus
->hotplug_qdev
= qdev
;
327 PCIBus
*pci_register_bus(DeviceState
*parent
, const char *name
,
328 pci_set_irq_fn set_irq
, pci_map_irq_fn map_irq
,
330 MemoryRegion
*address_space_mem
,
331 MemoryRegion
*address_space_io
,
332 uint8_t devfn_min
, int nirq
)
336 bus
= pci_bus_new(parent
, name
, address_space_mem
,
337 address_space_io
, devfn_min
);
338 pci_bus_irqs(bus
, set_irq
, map_irq
, irq_opaque
, nirq
);
342 int pci_bus_num(PCIBus
*s
)
345 return 0; /* pci host bridge */
346 return s
->parent_dev
->config
[PCI_SECONDARY_BUS
];
349 static int get_pci_config_device(QEMUFile
*f
, void *pv
, size_t size
)
351 PCIDevice
*s
= container_of(pv
, PCIDevice
, config
);
355 assert(size
== pci_config_size(s
));
356 config
= g_malloc(size
);
358 qemu_get_buffer(f
, config
, size
);
359 for (i
= 0; i
< size
; ++i
) {
360 if ((config
[i
] ^ s
->config
[i
]) &
361 s
->cmask
[i
] & ~s
->wmask
[i
] & ~s
->w1cmask
[i
]) {
366 memcpy(s
->config
, config
, size
);
368 pci_update_mappings(s
);
370 memory_region_set_enabled(&s
->bus_master_enable_region
,
371 pci_get_word(s
->config
+ PCI_COMMAND
)
372 & PCI_COMMAND_MASTER
);
378 /* just put buffer */
379 static void put_pci_config_device(QEMUFile
*f
, void *pv
, size_t size
)
381 const uint8_t **v
= pv
;
382 assert(size
== pci_config_size(container_of(pv
, PCIDevice
, config
)));
383 qemu_put_buffer(f
, *v
, size
);
386 static VMStateInfo vmstate_info_pci_config
= {
387 .name
= "pci config",
388 .get
= get_pci_config_device
,
389 .put
= put_pci_config_device
,
392 static int get_pci_irq_state(QEMUFile
*f
, void *pv
, size_t size
)
394 PCIDevice
*s
= container_of(pv
, PCIDevice
, irq_state
);
395 uint32_t irq_state
[PCI_NUM_PINS
];
397 for (i
= 0; i
< PCI_NUM_PINS
; ++i
) {
398 irq_state
[i
] = qemu_get_be32(f
);
399 if (irq_state
[i
] != 0x1 && irq_state
[i
] != 0) {
400 fprintf(stderr
, "irq state %d: must be 0 or 1.\n",
406 for (i
= 0; i
< PCI_NUM_PINS
; ++i
) {
407 pci_set_irq_state(s
, i
, irq_state
[i
]);
413 static void put_pci_irq_state(QEMUFile
*f
, void *pv
, size_t size
)
416 PCIDevice
*s
= container_of(pv
, PCIDevice
, irq_state
);
418 for (i
= 0; i
< PCI_NUM_PINS
; ++i
) {
419 qemu_put_be32(f
, pci_irq_state(s
, i
));
423 static VMStateInfo vmstate_info_pci_irq_state
= {
424 .name
= "pci irq state",
425 .get
= get_pci_irq_state
,
426 .put
= put_pci_irq_state
,
429 const VMStateDescription vmstate_pci_device
= {
432 .minimum_version_id
= 1,
433 .minimum_version_id_old
= 1,
434 .fields
= (VMStateField
[]) {
435 VMSTATE_INT32_LE(version_id
, PCIDevice
),
436 VMSTATE_BUFFER_UNSAFE_INFO(config
, PCIDevice
, 0,
437 vmstate_info_pci_config
,
438 PCI_CONFIG_SPACE_SIZE
),
439 VMSTATE_BUFFER_UNSAFE_INFO(irq_state
, PCIDevice
, 2,
440 vmstate_info_pci_irq_state
,
441 PCI_NUM_PINS
* sizeof(int32_t)),
442 VMSTATE_END_OF_LIST()
446 const VMStateDescription vmstate_pcie_device
= {
447 .name
= "PCIEDevice",
449 .minimum_version_id
= 1,
450 .minimum_version_id_old
= 1,
451 .fields
= (VMStateField
[]) {
452 VMSTATE_INT32_LE(version_id
, PCIDevice
),
453 VMSTATE_BUFFER_UNSAFE_INFO(config
, PCIDevice
, 0,
454 vmstate_info_pci_config
,
455 PCIE_CONFIG_SPACE_SIZE
),
456 VMSTATE_BUFFER_UNSAFE_INFO(irq_state
, PCIDevice
, 2,
457 vmstate_info_pci_irq_state
,
458 PCI_NUM_PINS
* sizeof(int32_t)),
459 VMSTATE_END_OF_LIST()
463 static inline const VMStateDescription
*pci_get_vmstate(PCIDevice
*s
)
465 return pci_is_express(s
) ? &vmstate_pcie_device
: &vmstate_pci_device
;
468 void pci_device_save(PCIDevice
*s
, QEMUFile
*f
)
470 /* Clear interrupt status bit: it is implicit
471 * in irq_state which we are saving.
472 * This makes us compatible with old devices
473 * which never set or clear this bit. */
474 s
->config
[PCI_STATUS
] &= ~PCI_STATUS_INTERRUPT
;
475 vmstate_save_state(f
, pci_get_vmstate(s
), s
);
476 /* Restore the interrupt status bit. */
477 pci_update_irq_status(s
);
480 int pci_device_load(PCIDevice
*s
, QEMUFile
*f
)
483 ret
= vmstate_load_state(f
, pci_get_vmstate(s
), s
, s
->version_id
);
484 /* Restore the interrupt status bit. */
485 pci_update_irq_status(s
);
489 static void pci_set_default_subsystem_id(PCIDevice
*pci_dev
)
491 pci_set_word(pci_dev
->config
+ PCI_SUBSYSTEM_VENDOR_ID
,
492 pci_default_sub_vendor_id
);
493 pci_set_word(pci_dev
->config
+ PCI_SUBSYSTEM_ID
,
494 pci_default_sub_device_id
);
498 * Parse [[<domain>:]<bus>:]<slot>, return -1 on error if funcp == NULL
499 * [[<domain>:]<bus>:]<slot>.<func>, return -1 on error
501 static int pci_parse_devaddr(const char *addr
, int *domp
, int *busp
,
502 unsigned int *slotp
, unsigned int *funcp
)
507 unsigned long dom
= 0, bus
= 0;
508 unsigned int slot
= 0;
509 unsigned int func
= 0;
512 val
= strtoul(p
, &e
, 16);
518 val
= strtoul(p
, &e
, 16);
525 val
= strtoul(p
, &e
, 16);
538 val
= strtoul(p
, &e
, 16);
545 /* if funcp == NULL func is 0 */
546 if (dom
> 0xffff || bus
> 0xff || slot
> 0x1f || func
> 7)
560 int pci_read_devaddr(Monitor
*mon
, const char *addr
, int *domp
, int *busp
,
563 /* strip legacy tag */
564 if (!strncmp(addr
, "pci_addr=", 9)) {
567 if (pci_parse_devaddr(addr
, domp
, busp
, slotp
, NULL
)) {
568 monitor_printf(mon
, "Invalid pci address\n");
574 PCIBus
*pci_get_bus_devfn(int *devfnp
, const char *devaddr
)
581 return pci_find_bus_nr(pci_find_root_bus(0), 0);
584 if (pci_parse_devaddr(devaddr
, &dom
, &bus
, &slot
, NULL
) < 0) {
588 *devfnp
= PCI_DEVFN(slot
, 0);
589 return pci_find_bus_nr(pci_find_root_bus(dom
), bus
);
592 static void pci_init_cmask(PCIDevice
*dev
)
594 pci_set_word(dev
->cmask
+ PCI_VENDOR_ID
, 0xffff);
595 pci_set_word(dev
->cmask
+ PCI_DEVICE_ID
, 0xffff);
596 dev
->cmask
[PCI_STATUS
] = PCI_STATUS_CAP_LIST
;
597 dev
->cmask
[PCI_REVISION_ID
] = 0xff;
598 dev
->cmask
[PCI_CLASS_PROG
] = 0xff;
599 pci_set_word(dev
->cmask
+ PCI_CLASS_DEVICE
, 0xffff);
600 dev
->cmask
[PCI_HEADER_TYPE
] = 0xff;
601 dev
->cmask
[PCI_CAPABILITY_LIST
] = 0xff;
604 static void pci_init_wmask(PCIDevice
*dev
)
606 int config_size
= pci_config_size(dev
);
608 dev
->wmask
[PCI_CACHE_LINE_SIZE
] = 0xff;
609 dev
->wmask
[PCI_INTERRUPT_LINE
] = 0xff;
610 pci_set_word(dev
->wmask
+ PCI_COMMAND
,
611 PCI_COMMAND_IO
| PCI_COMMAND_MEMORY
| PCI_COMMAND_MASTER
|
612 PCI_COMMAND_INTX_DISABLE
);
613 if (dev
->cap_present
& QEMU_PCI_CAP_SERR
) {
614 pci_word_test_and_set_mask(dev
->wmask
+ PCI_COMMAND
, PCI_COMMAND_SERR
);
617 memset(dev
->wmask
+ PCI_CONFIG_HEADER_SIZE
, 0xff,
618 config_size
- PCI_CONFIG_HEADER_SIZE
);
621 static void pci_init_w1cmask(PCIDevice
*dev
)
624 * Note: It's okay to set w1cmask even for readonly bits as
625 * long as their value is hardwired to 0.
627 pci_set_word(dev
->w1cmask
+ PCI_STATUS
,
628 PCI_STATUS_PARITY
| PCI_STATUS_SIG_TARGET_ABORT
|
629 PCI_STATUS_REC_TARGET_ABORT
| PCI_STATUS_REC_MASTER_ABORT
|
630 PCI_STATUS_SIG_SYSTEM_ERROR
| PCI_STATUS_DETECTED_PARITY
);
633 static void pci_init_mask_bridge(PCIDevice
*d
)
635 /* PCI_PRIMARY_BUS, PCI_SECONDARY_BUS, PCI_SUBORDINATE_BUS and
636 PCI_SEC_LETENCY_TIMER */
637 memset(d
->wmask
+ PCI_PRIMARY_BUS
, 0xff, 4);
640 d
->wmask
[PCI_IO_BASE
] = PCI_IO_RANGE_MASK
& 0xff;
641 d
->wmask
[PCI_IO_LIMIT
] = PCI_IO_RANGE_MASK
& 0xff;
642 pci_set_word(d
->wmask
+ PCI_MEMORY_BASE
,
643 PCI_MEMORY_RANGE_MASK
& 0xffff);
644 pci_set_word(d
->wmask
+ PCI_MEMORY_LIMIT
,
645 PCI_MEMORY_RANGE_MASK
& 0xffff);
646 pci_set_word(d
->wmask
+ PCI_PREF_MEMORY_BASE
,
647 PCI_PREF_RANGE_MASK
& 0xffff);
648 pci_set_word(d
->wmask
+ PCI_PREF_MEMORY_LIMIT
,
649 PCI_PREF_RANGE_MASK
& 0xffff);
651 /* PCI_PREF_BASE_UPPER32 and PCI_PREF_LIMIT_UPPER32 */
652 memset(d
->wmask
+ PCI_PREF_BASE_UPPER32
, 0xff, 8);
654 /* Supported memory and i/o types */
655 d
->config
[PCI_IO_BASE
] |= PCI_IO_RANGE_TYPE_16
;
656 d
->config
[PCI_IO_LIMIT
] |= PCI_IO_RANGE_TYPE_16
;
657 pci_word_test_and_set_mask(d
->config
+ PCI_PREF_MEMORY_BASE
,
658 PCI_PREF_RANGE_TYPE_64
);
659 pci_word_test_and_set_mask(d
->config
+ PCI_PREF_MEMORY_LIMIT
,
660 PCI_PREF_RANGE_TYPE_64
);
662 /* TODO: add this define to pci_regs.h in linux and then in qemu. */
663 #define PCI_BRIDGE_CTL_VGA_16BIT 0x10 /* VGA 16-bit decode */
664 #define PCI_BRIDGE_CTL_DISCARD 0x100 /* Primary discard timer */
665 #define PCI_BRIDGE_CTL_SEC_DISCARD 0x200 /* Secondary discard timer */
666 #define PCI_BRIDGE_CTL_DISCARD_STATUS 0x400 /* Discard timer status */
667 #define PCI_BRIDGE_CTL_DISCARD_SERR 0x800 /* Discard timer SERR# enable */
668 pci_set_word(d
->wmask
+ PCI_BRIDGE_CONTROL
,
669 PCI_BRIDGE_CTL_PARITY
|
670 PCI_BRIDGE_CTL_SERR
|
673 PCI_BRIDGE_CTL_VGA_16BIT
|
674 PCI_BRIDGE_CTL_MASTER_ABORT
|
675 PCI_BRIDGE_CTL_BUS_RESET
|
676 PCI_BRIDGE_CTL_FAST_BACK
|
677 PCI_BRIDGE_CTL_DISCARD
|
678 PCI_BRIDGE_CTL_SEC_DISCARD
|
679 PCI_BRIDGE_CTL_DISCARD_SERR
);
680 /* Below does not do anything as we never set this bit, put here for
682 pci_set_word(d
->w1cmask
+ PCI_BRIDGE_CONTROL
,
683 PCI_BRIDGE_CTL_DISCARD_STATUS
);
684 d
->cmask
[PCI_IO_BASE
] |= PCI_IO_RANGE_TYPE_MASK
;
685 d
->cmask
[PCI_IO_LIMIT
] |= PCI_IO_RANGE_TYPE_MASK
;
686 pci_word_test_and_set_mask(d
->cmask
+ PCI_PREF_MEMORY_BASE
,
687 PCI_PREF_RANGE_TYPE_MASK
);
688 pci_word_test_and_set_mask(d
->cmask
+ PCI_PREF_MEMORY_LIMIT
,
689 PCI_PREF_RANGE_TYPE_MASK
);
692 static int pci_init_multifunction(PCIBus
*bus
, PCIDevice
*dev
)
694 uint8_t slot
= PCI_SLOT(dev
->devfn
);
697 if (dev
->cap_present
& QEMU_PCI_CAP_MULTIFUNCTION
) {
698 dev
->config
[PCI_HEADER_TYPE
] |= PCI_HEADER_TYPE_MULTI_FUNCTION
;
702 * multifunction bit is interpreted in two ways as follows.
703 * - all functions must set the bit to 1.
705 * - function 0 must set the bit, but the rest function (> 0)
706 * is allowed to leave the bit to 0.
707 * Example: PIIX3(also in qemu), PIIX4(also in qemu), ICH10,
709 * So OS (at least Linux) checks the bit of only function 0,
710 * and doesn't see the bit of function > 0.
712 * The below check allows both interpretation.
714 if (PCI_FUNC(dev
->devfn
)) {
715 PCIDevice
*f0
= bus
->devices
[PCI_DEVFN(slot
, 0)];
716 if (f0
&& !(f0
->cap_present
& QEMU_PCI_CAP_MULTIFUNCTION
)) {
717 /* function 0 should set multifunction bit */
718 error_report("PCI: single function device can't be populated "
719 "in function %x.%x", slot
, PCI_FUNC(dev
->devfn
));
725 if (dev
->cap_present
& QEMU_PCI_CAP_MULTIFUNCTION
) {
728 /* function 0 indicates single function, so function > 0 must be NULL */
729 for (func
= 1; func
< PCI_FUNC_MAX
; ++func
) {
730 if (bus
->devices
[PCI_DEVFN(slot
, func
)]) {
731 error_report("PCI: %x.0 indicates single function, "
732 "but %x.%x is already populated.",
740 static void pci_config_alloc(PCIDevice
*pci_dev
)
742 int config_size
= pci_config_size(pci_dev
);
744 pci_dev
->config
= g_malloc0(config_size
);
745 pci_dev
->cmask
= g_malloc0(config_size
);
746 pci_dev
->wmask
= g_malloc0(config_size
);
747 pci_dev
->w1cmask
= g_malloc0(config_size
);
748 pci_dev
->used
= g_malloc0(config_size
);
751 static void pci_config_free(PCIDevice
*pci_dev
)
753 g_free(pci_dev
->config
);
754 g_free(pci_dev
->cmask
);
755 g_free(pci_dev
->wmask
);
756 g_free(pci_dev
->w1cmask
);
757 g_free(pci_dev
->used
);
760 /* -1 for devfn means auto assign */
761 static PCIDevice
*do_pci_register_device(PCIDevice
*pci_dev
, PCIBus
*bus
,
762 const char *name
, int devfn
)
764 PCIDeviceClass
*pc
= PCI_DEVICE_GET_CLASS(pci_dev
);
765 PCIConfigReadFunc
*config_read
= pc
->config_read
;
766 PCIConfigWriteFunc
*config_write
= pc
->config_write
;
769 for(devfn
= bus
->devfn_min
; devfn
< ARRAY_SIZE(bus
->devices
);
770 devfn
+= PCI_FUNC_MAX
) {
771 if (!bus
->devices
[devfn
])
774 error_report("PCI: no slot/function available for %s, all in use", name
);
777 } else if (bus
->devices
[devfn
]) {
778 error_report("PCI: slot %d function %d not available for %s, in use by %s",
779 PCI_SLOT(devfn
), PCI_FUNC(devfn
), name
, bus
->devices
[devfn
]->name
);
783 if (bus
->dma_context_fn
) {
784 pci_dev
->dma
= bus
->dma_context_fn(bus
, bus
->dma_context_opaque
, devfn
);
786 /* FIXME: Make dma_context_fn use MemoryRegions instead, so this path is
787 * taken unconditionally */
788 /* FIXME: inherit memory region from bus creator */
789 memory_region_init_alias(&pci_dev
->bus_master_enable_region
, "bus master",
790 get_system_memory(), 0,
791 memory_region_size(get_system_memory()));
792 memory_region_set_enabled(&pci_dev
->bus_master_enable_region
, false);
793 address_space_init(&pci_dev
->bus_master_as
, &pci_dev
->bus_master_enable_region
);
794 pci_dev
->dma
= g_new(DMAContext
, 1);
795 dma_context_init(pci_dev
->dma
, &pci_dev
->bus_master_as
, NULL
, NULL
, NULL
);
797 pci_dev
->devfn
= devfn
;
798 pstrcpy(pci_dev
->name
, sizeof(pci_dev
->name
), name
);
799 pci_dev
->irq_state
= 0;
800 pci_config_alloc(pci_dev
);
802 pci_config_set_vendor_id(pci_dev
->config
, pc
->vendor_id
);
803 pci_config_set_device_id(pci_dev
->config
, pc
->device_id
);
804 pci_config_set_revision(pci_dev
->config
, pc
->revision
);
805 pci_config_set_class(pci_dev
->config
, pc
->class_id
);
807 if (!pc
->is_bridge
) {
808 if (pc
->subsystem_vendor_id
|| pc
->subsystem_id
) {
809 pci_set_word(pci_dev
->config
+ PCI_SUBSYSTEM_VENDOR_ID
,
810 pc
->subsystem_vendor_id
);
811 pci_set_word(pci_dev
->config
+ PCI_SUBSYSTEM_ID
,
814 pci_set_default_subsystem_id(pci_dev
);
817 /* subsystem_vendor_id/subsystem_id are only for header type 0 */
818 assert(!pc
->subsystem_vendor_id
);
819 assert(!pc
->subsystem_id
);
821 pci_init_cmask(pci_dev
);
822 pci_init_wmask(pci_dev
);
823 pci_init_w1cmask(pci_dev
);
825 pci_init_mask_bridge(pci_dev
);
827 if (pci_init_multifunction(bus
, pci_dev
)) {
828 pci_config_free(pci_dev
);
833 config_read
= pci_default_read_config
;
835 config_write
= pci_default_write_config
;
836 pci_dev
->config_read
= config_read
;
837 pci_dev
->config_write
= config_write
;
838 bus
->devices
[devfn
] = pci_dev
;
839 pci_dev
->irq
= qemu_allocate_irqs(pci_set_irq
, pci_dev
, PCI_NUM_PINS
);
840 pci_dev
->version_id
= 2; /* Current pci device vmstate version */
844 static void do_pci_unregister_device(PCIDevice
*pci_dev
)
846 qemu_free_irqs(pci_dev
->irq
);
847 pci_dev
->bus
->devices
[pci_dev
->devfn
] = NULL
;
848 pci_config_free(pci_dev
);
850 if (!pci_dev
->bus
->dma_context_fn
) {
851 address_space_destroy(&pci_dev
->bus_master_as
);
852 memory_region_destroy(&pci_dev
->bus_master_enable_region
);
853 g_free(pci_dev
->dma
);
858 static void pci_unregister_io_regions(PCIDevice
*pci_dev
)
863 for(i
= 0; i
< PCI_NUM_REGIONS
; i
++) {
864 r
= &pci_dev
->io_regions
[i
];
865 if (!r
->size
|| r
->addr
== PCI_BAR_UNMAPPED
)
867 memory_region_del_subregion(r
->address_space
, r
->memory
);
871 static int pci_unregister_device(DeviceState
*dev
)
873 PCIDevice
*pci_dev
= PCI_DEVICE(dev
);
874 PCIDeviceClass
*pc
= PCI_DEVICE_GET_CLASS(pci_dev
);
876 pci_unregister_io_regions(pci_dev
);
877 pci_del_option_rom(pci_dev
);
883 do_pci_unregister_device(pci_dev
);
887 void pci_register_bar(PCIDevice
*pci_dev
, int region_num
,
888 uint8_t type
, MemoryRegion
*memory
)
893 pcibus_t size
= memory_region_size(memory
);
895 assert(region_num
>= 0);
896 assert(region_num
< PCI_NUM_REGIONS
);
897 if (size
& (size
-1)) {
898 fprintf(stderr
, "ERROR: PCI region size must be pow2 "
899 "type=0x%x, size=0x%"FMT_PCIBUS
"\n", type
, size
);
903 r
= &pci_dev
->io_regions
[region_num
];
904 r
->addr
= PCI_BAR_UNMAPPED
;
910 addr
= pci_bar(pci_dev
, region_num
);
911 if (region_num
== PCI_ROM_SLOT
) {
912 /* ROM enable bit is writable */
913 wmask
|= PCI_ROM_ADDRESS_ENABLE
;
915 pci_set_long(pci_dev
->config
+ addr
, type
);
916 if (!(r
->type
& PCI_BASE_ADDRESS_SPACE_IO
) &&
917 r
->type
& PCI_BASE_ADDRESS_MEM_TYPE_64
) {
918 pci_set_quad(pci_dev
->wmask
+ addr
, wmask
);
919 pci_set_quad(pci_dev
->cmask
+ addr
, ~0ULL);
921 pci_set_long(pci_dev
->wmask
+ addr
, wmask
& 0xffffffff);
922 pci_set_long(pci_dev
->cmask
+ addr
, 0xffffffff);
924 pci_dev
->io_regions
[region_num
].memory
= memory
;
925 pci_dev
->io_regions
[region_num
].address_space
926 = type
& PCI_BASE_ADDRESS_SPACE_IO
927 ? pci_dev
->bus
->address_space_io
928 : pci_dev
->bus
->address_space_mem
;
931 pcibus_t
pci_get_bar_addr(PCIDevice
*pci_dev
, int region_num
)
933 return pci_dev
->io_regions
[region_num
].addr
;
936 static pcibus_t
pci_bar_address(PCIDevice
*d
,
937 int reg
, uint8_t type
, pcibus_t size
)
939 pcibus_t new_addr
, last_addr
;
940 int bar
= pci_bar(d
, reg
);
941 uint16_t cmd
= pci_get_word(d
->config
+ PCI_COMMAND
);
943 if (type
& PCI_BASE_ADDRESS_SPACE_IO
) {
944 if (!(cmd
& PCI_COMMAND_IO
)) {
945 return PCI_BAR_UNMAPPED
;
947 new_addr
= pci_get_long(d
->config
+ bar
) & ~(size
- 1);
948 last_addr
= new_addr
+ size
- 1;
949 /* NOTE: we have only 64K ioports on PC */
950 if (last_addr
<= new_addr
|| new_addr
== 0 || last_addr
> UINT16_MAX
) {
951 return PCI_BAR_UNMAPPED
;
956 if (!(cmd
& PCI_COMMAND_MEMORY
)) {
957 return PCI_BAR_UNMAPPED
;
959 if (type
& PCI_BASE_ADDRESS_MEM_TYPE_64
) {
960 new_addr
= pci_get_quad(d
->config
+ bar
);
962 new_addr
= pci_get_long(d
->config
+ bar
);
964 /* the ROM slot has a specific enable bit */
965 if (reg
== PCI_ROM_SLOT
&& !(new_addr
& PCI_ROM_ADDRESS_ENABLE
)) {
966 return PCI_BAR_UNMAPPED
;
968 new_addr
&= ~(size
- 1);
969 last_addr
= new_addr
+ size
- 1;
970 /* NOTE: we do not support wrapping */
971 /* XXX: as we cannot support really dynamic
972 mappings, we handle specific values as invalid
974 if (last_addr
<= new_addr
|| new_addr
== 0 ||
975 last_addr
== PCI_BAR_UNMAPPED
) {
976 return PCI_BAR_UNMAPPED
;
979 /* Now pcibus_t is 64bit.
980 * Check if 32 bit BAR wraps around explicitly.
981 * Without this, PC ide doesn't work well.
982 * TODO: remove this work around.
984 if (!(type
& PCI_BASE_ADDRESS_MEM_TYPE_64
) && last_addr
>= UINT32_MAX
) {
985 return PCI_BAR_UNMAPPED
;
989 * OS is allowed to set BAR beyond its addressable
990 * bits. For example, 32 bit OS can set 64bit bar
991 * to >4G. Check it. TODO: we might need to support
992 * it in the future for e.g. PAE.
994 if (last_addr
>= HWADDR_MAX
) {
995 return PCI_BAR_UNMAPPED
;
1001 static void pci_update_mappings(PCIDevice
*d
)
1007 for(i
= 0; i
< PCI_NUM_REGIONS
; i
++) {
1008 r
= &d
->io_regions
[i
];
1010 /* this region isn't registered */
1014 new_addr
= pci_bar_address(d
, i
, r
->type
, r
->size
);
1016 /* This bar isn't changed */
1017 if (new_addr
== r
->addr
)
1020 /* now do the real mapping */
1021 if (r
->addr
!= PCI_BAR_UNMAPPED
) {
1022 memory_region_del_subregion(r
->address_space
, r
->memory
);
1025 if (r
->addr
!= PCI_BAR_UNMAPPED
) {
1026 memory_region_add_subregion_overlap(r
->address_space
,
1027 r
->addr
, r
->memory
, 1);
1032 static inline int pci_irq_disabled(PCIDevice
*d
)
1034 return pci_get_word(d
->config
+ PCI_COMMAND
) & PCI_COMMAND_INTX_DISABLE
;
1037 /* Called after interrupt disabled field update in config space,
1038 * assert/deassert interrupts if necessary.
1039 * Gets original interrupt disable bit value (before update). */
1040 static void pci_update_irq_disabled(PCIDevice
*d
, int was_irq_disabled
)
1042 int i
, disabled
= pci_irq_disabled(d
);
1043 if (disabled
== was_irq_disabled
)
1045 for (i
= 0; i
< PCI_NUM_PINS
; ++i
) {
1046 int state
= pci_irq_state(d
, i
);
1047 pci_change_irq_level(d
, i
, disabled
? -state
: state
);
1051 uint32_t pci_default_read_config(PCIDevice
*d
,
1052 uint32_t address
, int len
)
1056 memcpy(&val
, d
->config
+ address
, len
);
1057 return le32_to_cpu(val
);
1060 void pci_default_write_config(PCIDevice
*d
, uint32_t addr
, uint32_t val
, int l
)
1062 int i
, was_irq_disabled
= pci_irq_disabled(d
);
1064 for (i
= 0; i
< l
; val
>>= 8, ++i
) {
1065 uint8_t wmask
= d
->wmask
[addr
+ i
];
1066 uint8_t w1cmask
= d
->w1cmask
[addr
+ i
];
1067 assert(!(wmask
& w1cmask
));
1068 d
->config
[addr
+ i
] = (d
->config
[addr
+ i
] & ~wmask
) | (val
& wmask
);
1069 d
->config
[addr
+ i
] &= ~(val
& w1cmask
); /* W1C: Write 1 to Clear */
1071 if (ranges_overlap(addr
, l
, PCI_BASE_ADDRESS_0
, 24) ||
1072 ranges_overlap(addr
, l
, PCI_ROM_ADDRESS
, 4) ||
1073 ranges_overlap(addr
, l
, PCI_ROM_ADDRESS1
, 4) ||
1074 range_covers_byte(addr
, l
, PCI_COMMAND
))
1075 pci_update_mappings(d
);
1077 if (range_covers_byte(addr
, l
, PCI_COMMAND
)) {
1078 pci_update_irq_disabled(d
, was_irq_disabled
);
1079 memory_region_set_enabled(&d
->bus_master_enable_region
,
1080 pci_get_word(d
->config
+ PCI_COMMAND
)
1081 & PCI_COMMAND_MASTER
);
1084 msi_write_config(d
, addr
, val
, l
);
1085 msix_write_config(d
, addr
, val
, l
);
1088 /***********************************************************/
1089 /* generic PCI irq support */
1091 /* 0 <= irq_num <= 3. level must be 0 or 1 */
1092 static void pci_set_irq(void *opaque
, int irq_num
, int level
)
1094 PCIDevice
*pci_dev
= opaque
;
1097 change
= level
- pci_irq_state(pci_dev
, irq_num
);
1101 pci_set_irq_state(pci_dev
, irq_num
, level
);
1102 pci_update_irq_status(pci_dev
);
1103 if (pci_irq_disabled(pci_dev
))
1105 pci_change_irq_level(pci_dev
, irq_num
, change
);
1108 /* Special hooks used by device assignment */
1109 void pci_bus_set_route_irq_fn(PCIBus
*bus
, pci_route_irq_fn route_intx_to_irq
)
1111 assert(!bus
->parent_dev
);
1112 bus
->route_intx_to_irq
= route_intx_to_irq
;
1115 PCIINTxRoute
pci_device_route_intx_to_irq(PCIDevice
*dev
, int pin
)
1121 pin
= bus
->map_irq(dev
, pin
);
1122 dev
= bus
->parent_dev
;
1125 if (!bus
->route_intx_to_irq
) {
1126 error_report("PCI: Bug - unimplemented PCI INTx routing (%s)\n",
1127 object_get_typename(OBJECT(bus
->qbus
.parent
)));
1128 return (PCIINTxRoute
) { PCI_INTX_DISABLED
, -1 };
1131 return bus
->route_intx_to_irq(bus
->irq_opaque
, pin
);
1134 bool pci_intx_route_changed(PCIINTxRoute
*old
, PCIINTxRoute
*new)
1136 return old
->mode
!= new->mode
|| old
->irq
!= new->irq
;
1139 void pci_bus_fire_intx_routing_notifier(PCIBus
*bus
)
1145 for (i
= 0; i
< ARRAY_SIZE(bus
->devices
); ++i
) {
1146 dev
= bus
->devices
[i
];
1147 if (dev
&& dev
->intx_routing_notifier
) {
1148 dev
->intx_routing_notifier(dev
);
1150 QLIST_FOREACH(sec
, &bus
->child
, sibling
) {
1151 pci_bus_fire_intx_routing_notifier(sec
);
1156 void pci_device_set_intx_routing_notifier(PCIDevice
*dev
,
1157 PCIINTxRoutingNotifier notifier
)
1159 dev
->intx_routing_notifier
= notifier
;
1163 * PCI-to-PCI bridge specification
1164 * 9.1: Interrupt routing. Table 9-1
1166 * the PCI Express Base Specification, Revision 2.1
1167 * 2.2.8.1: INTx interrutp signaling - Rules
1168 * the Implementation Note
1172 * 0 <= pin <= 3 0 = INTA, 1 = INTB, 2 = INTC, 3 = INTD
1173 * 0-origin unlike PCI interrupt pin register.
1175 int pci_swizzle_map_irq_fn(PCIDevice
*pci_dev
, int pin
)
1177 return (pin
+ PCI_SLOT(pci_dev
->devfn
)) % PCI_NUM_PINS
;
1180 /***********************************************************/
1181 /* monitor info on PCI */
1186 const char *fw_name
;
1187 uint16_t fw_ign_bits
;
1190 static const pci_class_desc pci_class_descriptions
[] =
1192 { 0x0001, "VGA controller", "display"},
1193 { 0x0100, "SCSI controller", "scsi"},
1194 { 0x0101, "IDE controller", "ide"},
1195 { 0x0102, "Floppy controller", "fdc"},
1196 { 0x0103, "IPI controller", "ipi"},
1197 { 0x0104, "RAID controller", "raid"},
1198 { 0x0106, "SATA controller"},
1199 { 0x0107, "SAS controller"},
1200 { 0x0180, "Storage controller"},
1201 { 0x0200, "Ethernet controller", "ethernet"},
1202 { 0x0201, "Token Ring controller", "token-ring"},
1203 { 0x0202, "FDDI controller", "fddi"},
1204 { 0x0203, "ATM controller", "atm"},
1205 { 0x0280, "Network controller"},
1206 { 0x0300, "VGA controller", "display", 0x00ff},
1207 { 0x0301, "XGA controller"},
1208 { 0x0302, "3D controller"},
1209 { 0x0380, "Display controller"},
1210 { 0x0400, "Video controller", "video"},
1211 { 0x0401, "Audio controller", "sound"},
1213 { 0x0403, "Audio controller", "sound"},
1214 { 0x0480, "Multimedia controller"},
1215 { 0x0500, "RAM controller", "memory"},
1216 { 0x0501, "Flash controller", "flash"},
1217 { 0x0580, "Memory controller"},
1218 { 0x0600, "Host bridge", "host"},
1219 { 0x0601, "ISA bridge", "isa"},
1220 { 0x0602, "EISA bridge", "eisa"},
1221 { 0x0603, "MC bridge", "mca"},
1222 { 0x0604, "PCI bridge", "pci"},
1223 { 0x0605, "PCMCIA bridge", "pcmcia"},
1224 { 0x0606, "NUBUS bridge", "nubus"},
1225 { 0x0607, "CARDBUS bridge", "cardbus"},
1226 { 0x0608, "RACEWAY bridge"},
1227 { 0x0680, "Bridge"},
1228 { 0x0700, "Serial port", "serial"},
1229 { 0x0701, "Parallel port", "parallel"},
1230 { 0x0800, "Interrupt controller", "interrupt-controller"},
1231 { 0x0801, "DMA controller", "dma-controller"},
1232 { 0x0802, "Timer", "timer"},
1233 { 0x0803, "RTC", "rtc"},
1234 { 0x0900, "Keyboard", "keyboard"},
1235 { 0x0901, "Pen", "pen"},
1236 { 0x0902, "Mouse", "mouse"},
1237 { 0x0A00, "Dock station", "dock", 0x00ff},
1238 { 0x0B00, "i386 cpu", "cpu", 0x00ff},
1239 { 0x0c00, "Fireware contorller", "fireware"},
1240 { 0x0c01, "Access bus controller", "access-bus"},
1241 { 0x0c02, "SSA controller", "ssa"},
1242 { 0x0c03, "USB controller", "usb"},
1243 { 0x0c04, "Fibre channel controller", "fibre-channel"},
1248 static void pci_for_each_device_under_bus(PCIBus
*bus
,
1249 void (*fn
)(PCIBus
*b
, PCIDevice
*d
,
1256 for(devfn
= 0; devfn
< ARRAY_SIZE(bus
->devices
); devfn
++) {
1257 d
= bus
->devices
[devfn
];
1264 void pci_for_each_device(PCIBus
*bus
, int bus_num
,
1265 void (*fn
)(PCIBus
*b
, PCIDevice
*d
, void *opaque
),
1268 bus
= pci_find_bus_nr(bus
, bus_num
);
1271 pci_for_each_device_under_bus(bus
, fn
, opaque
);
1275 static const pci_class_desc
*get_class_desc(int class)
1277 const pci_class_desc
*desc
;
1279 desc
= pci_class_descriptions
;
1280 while (desc
->desc
&& class != desc
->class) {
1287 static PciDeviceInfoList
*qmp_query_pci_devices(PCIBus
*bus
, int bus_num
);
1289 static PciMemoryRegionList
*qmp_query_pci_regions(const PCIDevice
*dev
)
1291 PciMemoryRegionList
*head
= NULL
, *cur_item
= NULL
;
1294 for (i
= 0; i
< PCI_NUM_REGIONS
; i
++) {
1295 const PCIIORegion
*r
= &dev
->io_regions
[i
];
1296 PciMemoryRegionList
*region
;
1302 region
= g_malloc0(sizeof(*region
));
1303 region
->value
= g_malloc0(sizeof(*region
->value
));
1305 if (r
->type
& PCI_BASE_ADDRESS_SPACE_IO
) {
1306 region
->value
->type
= g_strdup("io");
1308 region
->value
->type
= g_strdup("memory");
1309 region
->value
->has_prefetch
= true;
1310 region
->value
->prefetch
= !!(r
->type
& PCI_BASE_ADDRESS_MEM_PREFETCH
);
1311 region
->value
->has_mem_type_64
= true;
1312 region
->value
->mem_type_64
= !!(r
->type
& PCI_BASE_ADDRESS_MEM_TYPE_64
);
1315 region
->value
->bar
= i
;
1316 region
->value
->address
= r
->addr
;
1317 region
->value
->size
= r
->size
;
1319 /* XXX: waiting for the qapi to support GSList */
1321 head
= cur_item
= region
;
1323 cur_item
->next
= region
;
1331 static PciBridgeInfo
*qmp_query_pci_bridge(PCIDevice
*dev
, PCIBus
*bus
,
1334 PciBridgeInfo
*info
;
1336 info
= g_malloc0(sizeof(*info
));
1338 info
->bus
.number
= dev
->config
[PCI_PRIMARY_BUS
];
1339 info
->bus
.secondary
= dev
->config
[PCI_SECONDARY_BUS
];
1340 info
->bus
.subordinate
= dev
->config
[PCI_SUBORDINATE_BUS
];
1342 info
->bus
.io_range
= g_malloc0(sizeof(*info
->bus
.io_range
));
1343 info
->bus
.io_range
->base
= pci_bridge_get_base(dev
, PCI_BASE_ADDRESS_SPACE_IO
);
1344 info
->bus
.io_range
->limit
= pci_bridge_get_limit(dev
, PCI_BASE_ADDRESS_SPACE_IO
);
1346 info
->bus
.memory_range
= g_malloc0(sizeof(*info
->bus
.memory_range
));
1347 info
->bus
.memory_range
->base
= pci_bridge_get_base(dev
, PCI_BASE_ADDRESS_SPACE_MEMORY
);
1348 info
->bus
.memory_range
->limit
= pci_bridge_get_limit(dev
, PCI_BASE_ADDRESS_SPACE_MEMORY
);
1350 info
->bus
.prefetchable_range
= g_malloc0(sizeof(*info
->bus
.prefetchable_range
));
1351 info
->bus
.prefetchable_range
->base
= pci_bridge_get_base(dev
, PCI_BASE_ADDRESS_MEM_PREFETCH
);
1352 info
->bus
.prefetchable_range
->limit
= pci_bridge_get_limit(dev
, PCI_BASE_ADDRESS_MEM_PREFETCH
);
1354 if (dev
->config
[PCI_SECONDARY_BUS
] != 0) {
1355 PCIBus
*child_bus
= pci_find_bus_nr(bus
, dev
->config
[PCI_SECONDARY_BUS
]);
1357 info
->has_devices
= true;
1358 info
->devices
= qmp_query_pci_devices(child_bus
, dev
->config
[PCI_SECONDARY_BUS
]);
1365 static PciDeviceInfo
*qmp_query_pci_device(PCIDevice
*dev
, PCIBus
*bus
,
1368 const pci_class_desc
*desc
;
1369 PciDeviceInfo
*info
;
1373 info
= g_malloc0(sizeof(*info
));
1374 info
->bus
= bus_num
;
1375 info
->slot
= PCI_SLOT(dev
->devfn
);
1376 info
->function
= PCI_FUNC(dev
->devfn
);
1378 class = pci_get_word(dev
->config
+ PCI_CLASS_DEVICE
);
1379 info
->class_info
.class = class;
1380 desc
= get_class_desc(class);
1382 info
->class_info
.has_desc
= true;
1383 info
->class_info
.desc
= g_strdup(desc
->desc
);
1386 info
->id
.vendor
= pci_get_word(dev
->config
+ PCI_VENDOR_ID
);
1387 info
->id
.device
= pci_get_word(dev
->config
+ PCI_DEVICE_ID
);
1388 info
->regions
= qmp_query_pci_regions(dev
);
1389 info
->qdev_id
= g_strdup(dev
->qdev
.id
? dev
->qdev
.id
: "");
1391 if (dev
->config
[PCI_INTERRUPT_PIN
] != 0) {
1392 info
->has_irq
= true;
1393 info
->irq
= dev
->config
[PCI_INTERRUPT_LINE
];
1396 type
= dev
->config
[PCI_HEADER_TYPE
] & ~PCI_HEADER_TYPE_MULTI_FUNCTION
;
1397 if (type
== PCI_HEADER_TYPE_BRIDGE
) {
1398 info
->has_pci_bridge
= true;
1399 info
->pci_bridge
= qmp_query_pci_bridge(dev
, bus
, bus_num
);
1405 static PciDeviceInfoList
*qmp_query_pci_devices(PCIBus
*bus
, int bus_num
)
1407 PciDeviceInfoList
*info
, *head
= NULL
, *cur_item
= NULL
;
1411 for (devfn
= 0; devfn
< ARRAY_SIZE(bus
->devices
); devfn
++) {
1412 dev
= bus
->devices
[devfn
];
1414 info
= g_malloc0(sizeof(*info
));
1415 info
->value
= qmp_query_pci_device(dev
, bus
, bus_num
);
1417 /* XXX: waiting for the qapi to support GSList */
1419 head
= cur_item
= info
;
1421 cur_item
->next
= info
;
1430 static PciInfo
*qmp_query_pci_bus(PCIBus
*bus
, int bus_num
)
1432 PciInfo
*info
= NULL
;
1434 bus
= pci_find_bus_nr(bus
, bus_num
);
1436 info
= g_malloc0(sizeof(*info
));
1437 info
->bus
= bus_num
;
1438 info
->devices
= qmp_query_pci_devices(bus
, bus_num
);
1444 PciInfoList
*qmp_query_pci(Error
**errp
)
1446 PciInfoList
*info
, *head
= NULL
, *cur_item
= NULL
;
1447 struct PCIHostBus
*host
;
1449 QLIST_FOREACH(host
, &host_buses
, next
) {
1450 info
= g_malloc0(sizeof(*info
));
1451 info
->value
= qmp_query_pci_bus(host
->bus
, 0);
1453 /* XXX: waiting for the qapi to support GSList */
1455 head
= cur_item
= info
;
1457 cur_item
->next
= info
;
1465 static const char * const pci_nic_models
[] = {
1477 static const char * const pci_nic_names
[] = {
1489 /* Initialize a PCI NIC. */
1490 /* FIXME callers should check for failure, but don't */
1491 PCIDevice
*pci_nic_init(NICInfo
*nd
, const char *default_model
,
1492 const char *default_devaddr
)
1494 const char *devaddr
= nd
->devaddr
? nd
->devaddr
: default_devaddr
;
1501 i
= qemu_find_nic_model(nd
, pci_nic_models
, default_model
);
1505 bus
= pci_get_bus_devfn(&devfn
, devaddr
);
1507 error_report("Invalid PCI device address %s for device %s",
1508 devaddr
, pci_nic_names
[i
]);
1512 pci_dev
= pci_create(bus
, devfn
, pci_nic_names
[i
]);
1513 dev
= &pci_dev
->qdev
;
1514 qdev_set_nic_properties(dev
, nd
);
1515 if (qdev_init(dev
) < 0)
1520 PCIDevice
*pci_nic_init_nofail(NICInfo
*nd
, const char *default_model
,
1521 const char *default_devaddr
)
1525 if (qemu_show_nic_models(nd
->model
, pci_nic_models
))
1528 res
= pci_nic_init(nd
, default_model
, default_devaddr
);
1534 PCIDevice
*pci_vga_init(PCIBus
*bus
)
1536 switch (vga_interface_type
) {
1538 return pci_create_simple(bus
, -1, "cirrus-vga");
1540 return pci_create_simple(bus
, -1, "qxl-vga");
1542 return pci_create_simple(bus
, -1, "VGA");
1544 return pci_create_simple(bus
, -1, "vmware-svga");
1546 default: /* Other non-PCI types. Checking for unsupported types is already
1552 /* Whether a given bus number is in range of the secondary
1553 * bus of the given bridge device. */
1554 static bool pci_secondary_bus_in_range(PCIDevice
*dev
, int bus_num
)
1556 return !(pci_get_word(dev
->config
+ PCI_BRIDGE_CONTROL
) &
1557 PCI_BRIDGE_CTL_BUS_RESET
) /* Don't walk the bus if it's reset. */ &&
1558 dev
->config
[PCI_SECONDARY_BUS
] < bus_num
&&
1559 bus_num
<= dev
->config
[PCI_SUBORDINATE_BUS
];
1562 static PCIBus
*pci_find_bus_nr(PCIBus
*bus
, int bus_num
)
1570 if (pci_bus_num(bus
) == bus_num
) {
1574 /* Consider all bus numbers in range for the host pci bridge. */
1575 if (bus
->parent_dev
&&
1576 !pci_secondary_bus_in_range(bus
->parent_dev
, bus_num
)) {
1581 for (; bus
; bus
= sec
) {
1582 QLIST_FOREACH(sec
, &bus
->child
, sibling
) {
1583 assert(sec
->parent_dev
);
1584 if (sec
->parent_dev
->config
[PCI_SECONDARY_BUS
] == bus_num
) {
1587 if (pci_secondary_bus_in_range(sec
->parent_dev
, bus_num
)) {
1596 PCIDevice
*pci_find_device(PCIBus
*bus
, int bus_num
, uint8_t devfn
)
1598 bus
= pci_find_bus_nr(bus
, bus_num
);
1603 return bus
->devices
[devfn
];
1606 static int pci_qdev_init(DeviceState
*qdev
)
1608 PCIDevice
*pci_dev
= (PCIDevice
*)qdev
;
1609 PCIDeviceClass
*pc
= PCI_DEVICE_GET_CLASS(pci_dev
);
1612 bool is_default_rom
;
1614 /* initialize cap_present for pci_is_express() and pci_config_size() */
1615 if (pc
->is_express
) {
1616 pci_dev
->cap_present
|= QEMU_PCI_CAP_EXPRESS
;
1619 bus
= FROM_QBUS(PCIBus
, qdev_get_parent_bus(qdev
));
1620 pci_dev
= do_pci_register_device(pci_dev
, bus
,
1621 object_get_typename(OBJECT(qdev
)),
1623 if (pci_dev
== NULL
)
1625 if (qdev
->hotplugged
&& pc
->no_hotplug
) {
1626 qerror_report(QERR_DEVICE_NO_HOTPLUG
, object_get_typename(OBJECT(pci_dev
)));
1627 do_pci_unregister_device(pci_dev
);
1631 rc
= pc
->init(pci_dev
);
1633 do_pci_unregister_device(pci_dev
);
1639 is_default_rom
= false;
1640 if (pci_dev
->romfile
== NULL
&& pc
->romfile
!= NULL
) {
1641 pci_dev
->romfile
= g_strdup(pc
->romfile
);
1642 is_default_rom
= true;
1644 pci_add_option_rom(pci_dev
, is_default_rom
);
1647 /* Let buses differentiate between hotplug and when device is
1648 * enabled during qemu machine creation. */
1649 rc
= bus
->hotplug(bus
->hotplug_qdev
, pci_dev
,
1650 qdev
->hotplugged
? PCI_HOTPLUG_ENABLED
:
1651 PCI_COLDPLUG_ENABLED
);
1653 int r
= pci_unregister_device(&pci_dev
->qdev
);
1661 static int pci_unplug_device(DeviceState
*qdev
)
1663 PCIDevice
*dev
= PCI_DEVICE(qdev
);
1664 PCIDeviceClass
*pc
= PCI_DEVICE_GET_CLASS(dev
);
1666 if (pc
->no_hotplug
) {
1667 qerror_report(QERR_DEVICE_NO_HOTPLUG
, object_get_typename(OBJECT(dev
)));
1670 return dev
->bus
->hotplug(dev
->bus
->hotplug_qdev
, dev
,
1671 PCI_HOTPLUG_DISABLED
);
1674 PCIDevice
*pci_create_multifunction(PCIBus
*bus
, int devfn
, bool multifunction
,
1679 dev
= qdev_create(&bus
->qbus
, name
);
1680 qdev_prop_set_int32(dev
, "addr", devfn
);
1681 qdev_prop_set_bit(dev
, "multifunction", multifunction
);
1682 return PCI_DEVICE(dev
);
1685 PCIDevice
*pci_create_simple_multifunction(PCIBus
*bus
, int devfn
,
1689 PCIDevice
*dev
= pci_create_multifunction(bus
, devfn
, multifunction
, name
);
1690 qdev_init_nofail(&dev
->qdev
);
1694 PCIDevice
*pci_create(PCIBus
*bus
, int devfn
, const char *name
)
1696 return pci_create_multifunction(bus
, devfn
, false, name
);
1699 PCIDevice
*pci_create_simple(PCIBus
*bus
, int devfn
, const char *name
)
1701 return pci_create_simple_multifunction(bus
, devfn
, false, name
);
1704 static uint8_t pci_find_space(PCIDevice
*pdev
, uint8_t size
)
1706 int offset
= PCI_CONFIG_HEADER_SIZE
;
1708 for (i
= PCI_CONFIG_HEADER_SIZE
; i
< PCI_CONFIG_SPACE_SIZE
; ++i
) {
1711 else if (i
- offset
+ 1 == size
)
1717 static uint8_t pci_find_capability_list(PCIDevice
*pdev
, uint8_t cap_id
,
1722 if (!(pdev
->config
[PCI_STATUS
] & PCI_STATUS_CAP_LIST
))
1725 for (prev
= PCI_CAPABILITY_LIST
; (next
= pdev
->config
[prev
]);
1726 prev
= next
+ PCI_CAP_LIST_NEXT
)
1727 if (pdev
->config
[next
+ PCI_CAP_LIST_ID
] == cap_id
)
1735 static uint8_t pci_find_capability_at_offset(PCIDevice
*pdev
, uint8_t offset
)
1737 uint8_t next
, prev
, found
= 0;
1739 if (!(pdev
->used
[offset
])) {
1743 assert(pdev
->config
[PCI_STATUS
] & PCI_STATUS_CAP_LIST
);
1745 for (prev
= PCI_CAPABILITY_LIST
; (next
= pdev
->config
[prev
]);
1746 prev
= next
+ PCI_CAP_LIST_NEXT
) {
1747 if (next
<= offset
&& next
> found
) {
1754 /* Patch the PCI vendor and device ids in a PCI rom image if necessary.
1755 This is needed for an option rom which is used for more than one device. */
1756 static void pci_patch_ids(PCIDevice
*pdev
, uint8_t *ptr
, int size
)
1760 uint16_t rom_vendor_id
;
1761 uint16_t rom_device_id
;
1763 uint16_t pcir_offset
;
1766 /* Words in rom data are little endian (like in PCI configuration),
1767 so they can be read / written with pci_get_word / pci_set_word. */
1769 /* Only a valid rom will be patched. */
1770 rom_magic
= pci_get_word(ptr
);
1771 if (rom_magic
!= 0xaa55) {
1772 PCI_DPRINTF("Bad ROM magic %04x\n", rom_magic
);
1775 pcir_offset
= pci_get_word(ptr
+ 0x18);
1776 if (pcir_offset
+ 8 >= size
|| memcmp(ptr
+ pcir_offset
, "PCIR", 4)) {
1777 PCI_DPRINTF("Bad PCIR offset 0x%x or signature\n", pcir_offset
);
1781 vendor_id
= pci_get_word(pdev
->config
+ PCI_VENDOR_ID
);
1782 device_id
= pci_get_word(pdev
->config
+ PCI_DEVICE_ID
);
1783 rom_vendor_id
= pci_get_word(ptr
+ pcir_offset
+ 4);
1784 rom_device_id
= pci_get_word(ptr
+ pcir_offset
+ 6);
1786 PCI_DPRINTF("%s: ROM id %04x%04x / PCI id %04x%04x\n", pdev
->romfile
,
1787 vendor_id
, device_id
, rom_vendor_id
, rom_device_id
);
1791 if (vendor_id
!= rom_vendor_id
) {
1792 /* Patch vendor id and checksum (at offset 6 for etherboot roms). */
1793 checksum
+= (uint8_t)rom_vendor_id
+ (uint8_t)(rom_vendor_id
>> 8);
1794 checksum
-= (uint8_t)vendor_id
+ (uint8_t)(vendor_id
>> 8);
1795 PCI_DPRINTF("ROM checksum %02x / %02x\n", ptr
[6], checksum
);
1797 pci_set_word(ptr
+ pcir_offset
+ 4, vendor_id
);
1800 if (device_id
!= rom_device_id
) {
1801 /* Patch device id and checksum (at offset 6 for etherboot roms). */
1802 checksum
+= (uint8_t)rom_device_id
+ (uint8_t)(rom_device_id
>> 8);
1803 checksum
-= (uint8_t)device_id
+ (uint8_t)(device_id
>> 8);
1804 PCI_DPRINTF("ROM checksum %02x / %02x\n", ptr
[6], checksum
);
1806 pci_set_word(ptr
+ pcir_offset
+ 6, device_id
);
1810 /* Add an option rom for the device */
1811 static int pci_add_option_rom(PCIDevice
*pdev
, bool is_default_rom
)
1817 const VMStateDescription
*vmsd
;
1821 if (strlen(pdev
->romfile
) == 0)
1824 if (!pdev
->rom_bar
) {
1826 * Load rom via fw_cfg instead of creating a rom bar,
1827 * for 0.11 compatibility.
1829 int class = pci_get_word(pdev
->config
+ PCI_CLASS_DEVICE
);
1830 if (class == 0x0300) {
1831 rom_add_vga(pdev
->romfile
);
1833 rom_add_option(pdev
->romfile
, -1);
1838 path
= qemu_find_file(QEMU_FILE_TYPE_BIOS
, pdev
->romfile
);
1840 path
= g_strdup(pdev
->romfile
);
1843 size
= get_image_size(path
);
1845 error_report("%s: failed to find romfile \"%s\"",
1846 __FUNCTION__
, pdev
->romfile
);
1850 if (size
& (size
- 1)) {
1851 size
= 1 << qemu_fls(size
);
1854 vmsd
= qdev_get_vmsd(DEVICE(pdev
));
1857 snprintf(name
, sizeof(name
), "%s.rom", vmsd
->name
);
1859 snprintf(name
, sizeof(name
), "%s.rom", object_get_typename(OBJECT(pdev
)));
1861 pdev
->has_rom
= true;
1862 memory_region_init_ram(&pdev
->rom
, name
, size
);
1863 vmstate_register_ram(&pdev
->rom
, &pdev
->qdev
);
1864 ptr
= memory_region_get_ram_ptr(&pdev
->rom
);
1865 load_image(path
, ptr
);
1868 if (is_default_rom
) {
1869 /* Only the default rom images will be patched (if needed). */
1870 pci_patch_ids(pdev
, ptr
, size
);
1873 qemu_put_ram_ptr(ptr
);
1875 pci_register_bar(pdev
, PCI_ROM_SLOT
, 0, &pdev
->rom
);
1880 static void pci_del_option_rom(PCIDevice
*pdev
)
1885 vmstate_unregister_ram(&pdev
->rom
, &pdev
->qdev
);
1886 memory_region_destroy(&pdev
->rom
);
1887 pdev
->has_rom
= false;
1892 * Reserve space and add capability to the linked list in pci config space
1895 * Find and reserve space and add capability to the linked list
1896 * in pci config space */
1897 int pci_add_capability(PCIDevice
*pdev
, uint8_t cap_id
,
1898 uint8_t offset
, uint8_t size
)
1901 int i
, overlapping_cap
;
1904 offset
= pci_find_space(pdev
, size
);
1909 /* Verify that capabilities don't overlap. Note: device assignment
1910 * depends on this check to verify that the device is not broken.
1911 * Should never trigger for emulated devices, but it's helpful
1912 * for debugging these. */
1913 for (i
= offset
; i
< offset
+ size
; i
++) {
1914 overlapping_cap
= pci_find_capability_at_offset(pdev
, i
);
1915 if (overlapping_cap
) {
1916 fprintf(stderr
, "ERROR: %04x:%02x:%02x.%x "
1917 "Attempt to add PCI capability %x at offset "
1918 "%x overlaps existing capability %x at offset %x\n",
1919 pci_find_domain(pdev
->bus
), pci_bus_num(pdev
->bus
),
1920 PCI_SLOT(pdev
->devfn
), PCI_FUNC(pdev
->devfn
),
1921 cap_id
, offset
, overlapping_cap
, i
);
1927 config
= pdev
->config
+ offset
;
1928 config
[PCI_CAP_LIST_ID
] = cap_id
;
1929 config
[PCI_CAP_LIST_NEXT
] = pdev
->config
[PCI_CAPABILITY_LIST
];
1930 pdev
->config
[PCI_CAPABILITY_LIST
] = offset
;
1931 pdev
->config
[PCI_STATUS
] |= PCI_STATUS_CAP_LIST
;
1932 memset(pdev
->used
+ offset
, 0xFF, QEMU_ALIGN_UP(size
, 4));
1933 /* Make capability read-only by default */
1934 memset(pdev
->wmask
+ offset
, 0, size
);
1935 /* Check capability by default */
1936 memset(pdev
->cmask
+ offset
, 0xFF, size
);
1940 /* Unlink capability from the pci config space. */
1941 void pci_del_capability(PCIDevice
*pdev
, uint8_t cap_id
, uint8_t size
)
1943 uint8_t prev
, offset
= pci_find_capability_list(pdev
, cap_id
, &prev
);
1946 pdev
->config
[prev
] = pdev
->config
[offset
+ PCI_CAP_LIST_NEXT
];
1947 /* Make capability writable again */
1948 memset(pdev
->wmask
+ offset
, 0xff, size
);
1949 memset(pdev
->w1cmask
+ offset
, 0, size
);
1950 /* Clear cmask as device-specific registers can't be checked */
1951 memset(pdev
->cmask
+ offset
, 0, size
);
1952 memset(pdev
->used
+ offset
, 0, QEMU_ALIGN_UP(size
, 4));
1954 if (!pdev
->config
[PCI_CAPABILITY_LIST
])
1955 pdev
->config
[PCI_STATUS
] &= ~PCI_STATUS_CAP_LIST
;
1958 uint8_t pci_find_capability(PCIDevice
*pdev
, uint8_t cap_id
)
1960 return pci_find_capability_list(pdev
, cap_id
, NULL
);
1963 static void pcibus_dev_print(Monitor
*mon
, DeviceState
*dev
, int indent
)
1965 PCIDevice
*d
= (PCIDevice
*)dev
;
1966 const pci_class_desc
*desc
;
1971 class = pci_get_word(d
->config
+ PCI_CLASS_DEVICE
);
1972 desc
= pci_class_descriptions
;
1973 while (desc
->desc
&& class != desc
->class)
1976 snprintf(ctxt
, sizeof(ctxt
), "%s", desc
->desc
);
1978 snprintf(ctxt
, sizeof(ctxt
), "Class %04x", class);
1981 monitor_printf(mon
, "%*sclass %s, addr %02x:%02x.%x, "
1982 "pci id %04x:%04x (sub %04x:%04x)\n",
1983 indent
, "", ctxt
, pci_bus_num(d
->bus
),
1984 PCI_SLOT(d
->devfn
), PCI_FUNC(d
->devfn
),
1985 pci_get_word(d
->config
+ PCI_VENDOR_ID
),
1986 pci_get_word(d
->config
+ PCI_DEVICE_ID
),
1987 pci_get_word(d
->config
+ PCI_SUBSYSTEM_VENDOR_ID
),
1988 pci_get_word(d
->config
+ PCI_SUBSYSTEM_ID
));
1989 for (i
= 0; i
< PCI_NUM_REGIONS
; i
++) {
1990 r
= &d
->io_regions
[i
];
1993 monitor_printf(mon
, "%*sbar %d: %s at 0x%"FMT_PCIBUS
1994 " [0x%"FMT_PCIBUS
"]\n",
1996 i
, r
->type
& PCI_BASE_ADDRESS_SPACE_IO
? "i/o" : "mem",
1997 r
->addr
, r
->addr
+ r
->size
- 1);
2001 static char *pci_dev_fw_name(DeviceState
*dev
, char *buf
, int len
)
2003 PCIDevice
*d
= (PCIDevice
*)dev
;
2004 const char *name
= NULL
;
2005 const pci_class_desc
*desc
= pci_class_descriptions
;
2006 int class = pci_get_word(d
->config
+ PCI_CLASS_DEVICE
);
2008 while (desc
->desc
&&
2009 (class & ~desc
->fw_ign_bits
) !=
2010 (desc
->class & ~desc
->fw_ign_bits
)) {
2015 name
= desc
->fw_name
;
2019 pstrcpy(buf
, len
, name
);
2021 snprintf(buf
, len
, "pci%04x,%04x",
2022 pci_get_word(d
->config
+ PCI_VENDOR_ID
),
2023 pci_get_word(d
->config
+ PCI_DEVICE_ID
));
2029 static char *pcibus_get_fw_dev_path(DeviceState
*dev
)
2031 PCIDevice
*d
= (PCIDevice
*)dev
;
2032 char path
[50], name
[33];
2035 off
= snprintf(path
, sizeof(path
), "%s@%x",
2036 pci_dev_fw_name(dev
, name
, sizeof name
),
2037 PCI_SLOT(d
->devfn
));
2038 if (PCI_FUNC(d
->devfn
))
2039 snprintf(path
+ off
, sizeof(path
) + off
, ",%x", PCI_FUNC(d
->devfn
));
2040 return g_strdup(path
);
2043 static char *pcibus_get_dev_path(DeviceState
*dev
)
2045 PCIDevice
*d
= container_of(dev
, PCIDevice
, qdev
);
2048 /* Path format: Domain:00:Slot.Function:Slot.Function....:Slot.Function.
2049 * 00 is added here to make this format compatible with
2050 * domain:Bus:Slot.Func for systems without nested PCI bridges.
2051 * Slot.Function list specifies the slot and function numbers for all
2052 * devices on the path from root to the specific device. */
2053 char domain
[] = "DDDD:00";
2054 char slot
[] = ":SS.F";
2055 int domain_len
= sizeof domain
- 1 /* For '\0' */;
2056 int slot_len
= sizeof slot
- 1 /* For '\0' */;
2061 /* Calculate # of slots on path between device and root. */;
2063 for (t
= d
; t
; t
= t
->bus
->parent_dev
) {
2067 path_len
= domain_len
+ slot_len
* slot_depth
;
2069 /* Allocate memory, fill in the terminating null byte. */
2070 path
= g_malloc(path_len
+ 1 /* For '\0' */);
2071 path
[path_len
] = '\0';
2073 /* First field is the domain. */
2074 s
= snprintf(domain
, sizeof domain
, "%04x:00", pci_find_domain(d
->bus
));
2075 assert(s
== domain_len
);
2076 memcpy(path
, domain
, domain_len
);
2078 /* Fill in slot numbers. We walk up from device to root, so need to print
2079 * them in the reverse order, last to first. */
2080 p
= path
+ path_len
;
2081 for (t
= d
; t
; t
= t
->bus
->parent_dev
) {
2083 s
= snprintf(slot
, sizeof slot
, ":%02x.%x",
2084 PCI_SLOT(t
->devfn
), PCI_FUNC(t
->devfn
));
2085 assert(s
== slot_len
);
2086 memcpy(p
, slot
, slot_len
);
2092 static int pci_qdev_find_recursive(PCIBus
*bus
,
2093 const char *id
, PCIDevice
**pdev
)
2095 DeviceState
*qdev
= qdev_find_recursive(&bus
->qbus
, id
);
2100 /* roughly check if given qdev is pci device */
2101 if (object_dynamic_cast(OBJECT(qdev
), TYPE_PCI_DEVICE
)) {
2102 *pdev
= PCI_DEVICE(qdev
);
2108 int pci_qdev_find_device(const char *id
, PCIDevice
**pdev
)
2110 struct PCIHostBus
*host
;
2113 QLIST_FOREACH(host
, &host_buses
, next
) {
2114 int tmp
= pci_qdev_find_recursive(host
->bus
, id
, pdev
);
2119 if (tmp
!= -ENODEV
) {
2127 MemoryRegion
*pci_address_space(PCIDevice
*dev
)
2129 return dev
->bus
->address_space_mem
;
2132 MemoryRegion
*pci_address_space_io(PCIDevice
*dev
)
2134 return dev
->bus
->address_space_io
;
2137 static void pci_device_class_init(ObjectClass
*klass
, void *data
)
2139 DeviceClass
*k
= DEVICE_CLASS(klass
);
2140 k
->init
= pci_qdev_init
;
2141 k
->unplug
= pci_unplug_device
;
2142 k
->exit
= pci_unregister_device
;
2143 k
->bus_type
= TYPE_PCI_BUS
;
2144 k
->props
= pci_props
;
2147 void pci_setup_iommu(PCIBus
*bus
, PCIDMAContextFunc fn
, void *opaque
)
2149 bus
->dma_context_fn
= fn
;
2150 bus
->dma_context_opaque
= opaque
;
2153 static const TypeInfo pci_device_type_info
= {
2154 .name
= TYPE_PCI_DEVICE
,
2155 .parent
= TYPE_DEVICE
,
2156 .instance_size
= sizeof(PCIDevice
),
2158 .class_size
= sizeof(PCIDeviceClass
),
2159 .class_init
= pci_device_class_init
,
2162 static void pci_register_types(void)
2164 type_register_static(&pci_bus_info
);
2165 type_register_static(&pci_device_type_info
);
2168 type_init(pci_register_types
)