3 * TI X3130 pci express downstream port switch
5 * Copyright (c) 2010 Isaku Yamahata <yamahata at valinux co jp>
6 * VA Linux Systems Japan K.K.
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License as published by
10 * the Free Software Foundation; either version 2 of the License, or
11 * (at your option) any later version.
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
18 * You should have received a copy of the GNU General Public License along
19 * with this program; if not, see <http://www.gnu.org/licenses/>.
22 #include "hw/pci/pci_ids.h"
23 #include "hw/pci/msi.h"
24 #include "hw/pci/pcie.h"
25 #include "xio3130_downstream.h"
27 #define PCI_DEVICE_ID_TI_XIO3130D 0x8233 /* downstream port */
28 #define XIO3130_REVISION 0x1
29 #define XIO3130_MSI_OFFSET 0x70
30 #define XIO3130_MSI_SUPPORTED_FLAGS PCI_MSI_FLAGS_64BIT
31 #define XIO3130_MSI_NR_VECTOR 1
32 #define XIO3130_SSVID_OFFSET 0x80
33 #define XIO3130_SSVID_SVID 0
34 #define XIO3130_SSVID_SSID 0
35 #define XIO3130_EXP_OFFSET 0x90
36 #define XIO3130_AER_OFFSET 0x100
38 static void xio3130_downstream_write_config(PCIDevice
*d
, uint32_t address
,
39 uint32_t val
, int len
)
41 pci_bridge_write_config(d
, address
, val
, len
);
42 pcie_cap_flr_write_config(d
, address
, val
, len
);
43 pcie_cap_slot_write_config(d
, address
, val
, len
);
44 pcie_aer_write_config(d
, address
, val
, len
);
47 static void xio3130_downstream_reset(DeviceState
*qdev
)
49 PCIDevice
*d
= PCI_DEVICE(qdev
);
51 pcie_cap_deverr_reset(d
);
52 pcie_cap_slot_reset(d
);
53 pcie_cap_ari_reset(d
);
54 pci_bridge_reset(qdev
);
57 static int xio3130_downstream_initfn(PCIDevice
*d
)
59 PCIBridge
* br
= DO_UPCAST(PCIBridge
, dev
, d
);
60 PCIEPort
*p
= DO_UPCAST(PCIEPort
, br
, br
);
61 PCIESlot
*s
= DO_UPCAST(PCIESlot
, port
, p
);
64 rc
= pci_bridge_initfn(d
, TYPE_PCIE_BUS
);
69 pcie_port_init_reg(d
);
71 rc
= msi_init(d
, XIO3130_MSI_OFFSET
, XIO3130_MSI_NR_VECTOR
,
72 XIO3130_MSI_SUPPORTED_FLAGS
& PCI_MSI_FLAGS_64BIT
,
73 XIO3130_MSI_SUPPORTED_FLAGS
& PCI_MSI_FLAGS_MASKBIT
);
77 rc
= pci_bridge_ssvid_init(d
, XIO3130_SSVID_OFFSET
,
78 XIO3130_SSVID_SVID
, XIO3130_SSVID_SSID
);
82 rc
= pcie_cap_init(d
, XIO3130_EXP_OFFSET
, PCI_EXP_TYPE_DOWNSTREAM
,
88 pcie_cap_deverr_init(d
);
89 pcie_cap_slot_init(d
, s
->slot
);
90 pcie_chassis_create(s
->chassis
);
91 rc
= pcie_chassis_add_slot(s
);
96 rc
= pcie_aer_init(d
, XIO3130_AER_OFFSET
);
104 pcie_chassis_del_slot(s
);
110 pci_bridge_exitfn(d
);
114 static void xio3130_downstream_exitfn(PCIDevice
*d
)
116 PCIBridge
* br
= DO_UPCAST(PCIBridge
, dev
, d
);
117 PCIEPort
*p
= DO_UPCAST(PCIEPort
, br
, br
);
118 PCIESlot
*s
= DO_UPCAST(PCIESlot
, port
, p
);
121 pcie_chassis_del_slot(s
);
124 pci_bridge_exitfn(d
);
127 PCIESlot
*xio3130_downstream_init(PCIBus
*bus
, int devfn
, bool multifunction
,
128 const char *bus_name
, pci_map_irq_fn map_irq
,
129 uint8_t port
, uint8_t chassis
,
136 d
= pci_create_multifunction(bus
, devfn
, multifunction
,
137 "xio3130-downstream");
141 br
= DO_UPCAST(PCIBridge
, dev
, d
);
143 qdev
= &br
->dev
.qdev
;
144 pci_bridge_map_irq(br
, bus_name
, map_irq
);
145 qdev_prop_set_uint8(qdev
, "port", port
);
146 qdev_prop_set_uint8(qdev
, "chassis", chassis
);
147 qdev_prop_set_uint16(qdev
, "slot", slot
);
148 qdev_init_nofail(qdev
);
150 return DO_UPCAST(PCIESlot
, port
, DO_UPCAST(PCIEPort
, br
, br
));
153 static const VMStateDescription vmstate_xio3130_downstream
= {
154 .name
= "xio3130-express-downstream-port",
156 .minimum_version_id
= 1,
157 .minimum_version_id_old
= 1,
158 .post_load
= pcie_cap_slot_post_load
,
159 .fields
= (VMStateField
[]) {
160 VMSTATE_PCIE_DEVICE(port
.br
.dev
, PCIESlot
),
161 VMSTATE_STRUCT(port
.br
.dev
.exp
.aer_log
, PCIESlot
, 0,
162 vmstate_pcie_aer_log
, PCIEAERLog
),
163 VMSTATE_END_OF_LIST()
167 static Property xio3130_downstream_properties
[] = {
168 DEFINE_PROP_UINT8("port", PCIESlot
, port
.port
, 0),
169 DEFINE_PROP_UINT8("chassis", PCIESlot
, chassis
, 0),
170 DEFINE_PROP_UINT16("slot", PCIESlot
, slot
, 0),
171 DEFINE_PROP_UINT16("aer_log_max", PCIESlot
,
172 port
.br
.dev
.exp
.aer_log
.log_max
,
173 PCIE_AER_LOG_MAX_DEFAULT
),
174 DEFINE_PROP_END_OF_LIST(),
177 static void xio3130_downstream_class_init(ObjectClass
*klass
, void *data
)
179 DeviceClass
*dc
= DEVICE_CLASS(klass
);
180 PCIDeviceClass
*k
= PCI_DEVICE_CLASS(klass
);
184 k
->config_write
= xio3130_downstream_write_config
;
185 k
->init
= xio3130_downstream_initfn
;
186 k
->exit
= xio3130_downstream_exitfn
;
187 k
->vendor_id
= PCI_VENDOR_ID_TI
;
188 k
->device_id
= PCI_DEVICE_ID_TI_XIO3130D
;
189 k
->revision
= XIO3130_REVISION
;
190 dc
->desc
= "TI X3130 Downstream Port of PCI Express Switch";
191 dc
->reset
= xio3130_downstream_reset
;
192 dc
->vmsd
= &vmstate_xio3130_downstream
;
193 dc
->props
= xio3130_downstream_properties
;
196 static const TypeInfo xio3130_downstream_info
= {
197 .name
= "xio3130-downstream",
198 .parent
= TYPE_PCI_DEVICE
,
199 .instance_size
= sizeof(PCIESlot
),
200 .class_init
= xio3130_downstream_class_init
,
203 static void xio3130_downstream_register_types(void)
205 type_register_static(&xio3130_downstream_info
);
208 type_init(xio3130_downstream_register_types
)
215 * indent-tab-mode: nil