spapr/xive: rework the mapping the KVM memory regions
[qemu.git] / hw / ppc / spapr_irq.c
blob02bc5e8c3d9e0fdd72dadcd3e24dfb630965c402
1 /*
2 * QEMU PowerPC sPAPR IRQ interface
4 * Copyright (c) 2018, IBM Corporation.
6 * This code is licensed under the GPL version 2 or later. See the
7 * COPYING file in the top-level directory.
8 */
10 #include "qemu/osdep.h"
11 #include "qemu/log.h"
12 #include "qemu/error-report.h"
13 #include "qapi/error.h"
14 #include "hw/ppc/spapr.h"
15 #include "hw/ppc/spapr_cpu_core.h"
16 #include "hw/ppc/spapr_xive.h"
17 #include "hw/ppc/xics.h"
18 #include "hw/ppc/xics_spapr.h"
19 #include "cpu-models.h"
20 #include "sysemu/kvm.h"
22 #include "trace.h"
24 void spapr_irq_msi_init(SpaprMachineState *spapr, uint32_t nr_msis)
26 spapr->irq_map_nr = nr_msis;
27 spapr->irq_map = bitmap_new(spapr->irq_map_nr);
30 int spapr_irq_msi_alloc(SpaprMachineState *spapr, uint32_t num, bool align,
31 Error **errp)
33 int irq;
36 * The 'align_mask' parameter of bitmap_find_next_zero_area()
37 * should be one less than a power of 2; 0 means no
38 * alignment. Adapt the 'align' value of the former allocator
39 * to fit the requirements of bitmap_find_next_zero_area()
41 align -= 1;
43 irq = bitmap_find_next_zero_area(spapr->irq_map, spapr->irq_map_nr, 0, num,
44 align);
45 if (irq == spapr->irq_map_nr) {
46 error_setg(errp, "can't find a free %d-IRQ block", num);
47 return -1;
50 bitmap_set(spapr->irq_map, irq, num);
52 return irq + SPAPR_IRQ_MSI;
55 void spapr_irq_msi_free(SpaprMachineState *spapr, int irq, uint32_t num)
57 bitmap_clear(spapr->irq_map, irq - SPAPR_IRQ_MSI, num);
60 void spapr_irq_msi_reset(SpaprMachineState *spapr)
62 bitmap_clear(spapr->irq_map, 0, spapr->irq_map_nr);
65 static void spapr_irq_init_device(SpaprMachineState *spapr,
66 SpaprIrq *irq, Error **errp)
68 MachineState *machine = MACHINE(spapr);
69 Error *local_err = NULL;
71 if (kvm_enabled() && machine_kernel_irqchip_allowed(machine)) {
72 irq->init_kvm(spapr, &local_err);
73 if (local_err && machine_kernel_irqchip_required(machine)) {
74 error_prepend(&local_err,
75 "kernel_irqchip requested but unavailable: ");
76 error_propagate(errp, local_err);
77 return;
80 if (!local_err) {
81 return;
85 * We failed to initialize the KVM device, fallback to
86 * emulated mode
88 error_prepend(&local_err, "kernel_irqchip allowed but unavailable: ");
89 warn_report_err(local_err);
92 irq->init_emu(spapr, errp);
96 * XICS IRQ backend.
99 static void spapr_irq_init_xics(SpaprMachineState *spapr, int nr_irqs,
100 Error **errp)
102 Object *obj;
103 Error *local_err = NULL;
105 obj = object_new(TYPE_ICS_SIMPLE);
106 object_property_add_child(OBJECT(spapr), "ics", obj, &error_abort);
107 object_property_add_const_link(obj, ICS_PROP_XICS, OBJECT(spapr),
108 &error_fatal);
109 object_property_set_int(obj, nr_irqs, "nr-irqs", &error_fatal);
110 object_property_set_bool(obj, true, "realized", &local_err);
111 if (local_err) {
112 error_propagate(errp, local_err);
113 return;
116 spapr->ics = ICS_BASE(obj);
118 xics_spapr_init(spapr);
121 #define ICS_IRQ_FREE(ics, srcno) \
122 (!((ics)->irqs[(srcno)].flags & (XICS_FLAGS_IRQ_MASK)))
124 static int spapr_irq_claim_xics(SpaprMachineState *spapr, int irq, bool lsi,
125 Error **errp)
127 ICSState *ics = spapr->ics;
129 assert(ics);
131 if (!ics_valid_irq(ics, irq)) {
132 error_setg(errp, "IRQ %d is invalid", irq);
133 return -1;
136 if (!ICS_IRQ_FREE(ics, irq - ics->offset)) {
137 error_setg(errp, "IRQ %d is not free", irq);
138 return -1;
141 ics_set_irq_type(ics, irq - ics->offset, lsi);
142 return 0;
145 static void spapr_irq_free_xics(SpaprMachineState *spapr, int irq, int num)
147 ICSState *ics = spapr->ics;
148 uint32_t srcno = irq - ics->offset;
149 int i;
151 if (ics_valid_irq(ics, irq)) {
152 trace_spapr_irq_free(0, irq, num);
153 for (i = srcno; i < srcno + num; ++i) {
154 if (ICS_IRQ_FREE(ics, i)) {
155 trace_spapr_irq_free_warn(0, i);
157 memset(&ics->irqs[i], 0, sizeof(ICSIRQState));
162 static qemu_irq spapr_qirq_xics(SpaprMachineState *spapr, int irq)
164 ICSState *ics = spapr->ics;
165 uint32_t srcno = irq - ics->offset;
167 if (ics_valid_irq(ics, irq)) {
168 return spapr->qirqs[srcno];
171 return NULL;
174 static void spapr_irq_print_info_xics(SpaprMachineState *spapr, Monitor *mon)
176 CPUState *cs;
178 CPU_FOREACH(cs) {
179 PowerPCCPU *cpu = POWERPC_CPU(cs);
181 icp_pic_print_info(spapr_cpu_state(cpu)->icp, mon);
184 ics_pic_print_info(spapr->ics, mon);
187 static void spapr_irq_cpu_intc_create_xics(SpaprMachineState *spapr,
188 PowerPCCPU *cpu, Error **errp)
190 Error *local_err = NULL;
191 Object *obj;
192 SpaprCpuState *spapr_cpu = spapr_cpu_state(cpu);
194 obj = icp_create(OBJECT(cpu), TYPE_ICP, XICS_FABRIC(spapr),
195 &local_err);
196 if (local_err) {
197 error_propagate(errp, local_err);
198 return;
201 spapr_cpu->icp = ICP(obj);
204 static int spapr_irq_post_load_xics(SpaprMachineState *spapr, int version_id)
206 if (!kvm_irqchip_in_kernel()) {
207 CPUState *cs;
208 CPU_FOREACH(cs) {
209 PowerPCCPU *cpu = POWERPC_CPU(cs);
210 icp_resend(spapr_cpu_state(cpu)->icp);
213 return 0;
216 static void spapr_irq_set_irq_xics(void *opaque, int srcno, int val)
218 SpaprMachineState *spapr = opaque;
220 ics_simple_set_irq(spapr->ics, srcno, val);
223 static void spapr_irq_reset_xics(SpaprMachineState *spapr, Error **errp)
225 Error *local_err = NULL;
227 spapr_irq_init_device(spapr, &spapr_irq_xics, &local_err);
228 if (local_err) {
229 error_propagate(errp, local_err);
230 return;
234 static const char *spapr_irq_get_nodename_xics(SpaprMachineState *spapr)
236 return XICS_NODENAME;
239 static void spapr_irq_init_emu_xics(SpaprMachineState *spapr, Error **errp)
243 static void spapr_irq_init_kvm_xics(SpaprMachineState *spapr, Error **errp)
245 if (kvm_enabled()) {
246 xics_kvm_connect(spapr, errp);
250 #define SPAPR_IRQ_XICS_NR_IRQS 0x1000
251 #define SPAPR_IRQ_XICS_NR_MSIS \
252 (XICS_IRQ_BASE + SPAPR_IRQ_XICS_NR_IRQS - SPAPR_IRQ_MSI)
254 SpaprIrq spapr_irq_xics = {
255 .nr_irqs = SPAPR_IRQ_XICS_NR_IRQS,
256 .nr_msis = SPAPR_IRQ_XICS_NR_MSIS,
257 .ov5 = SPAPR_OV5_XIVE_LEGACY,
259 .init = spapr_irq_init_xics,
260 .claim = spapr_irq_claim_xics,
261 .free = spapr_irq_free_xics,
262 .qirq = spapr_qirq_xics,
263 .print_info = spapr_irq_print_info_xics,
264 .dt_populate = spapr_dt_xics,
265 .cpu_intc_create = spapr_irq_cpu_intc_create_xics,
266 .post_load = spapr_irq_post_load_xics,
267 .reset = spapr_irq_reset_xics,
268 .set_irq = spapr_irq_set_irq_xics,
269 .get_nodename = spapr_irq_get_nodename_xics,
270 .init_emu = spapr_irq_init_emu_xics,
271 .init_kvm = spapr_irq_init_kvm_xics,
275 * XIVE IRQ backend.
277 static void spapr_irq_init_xive(SpaprMachineState *spapr, int nr_irqs,
278 Error **errp)
280 uint32_t nr_servers = spapr_max_server_number(spapr);
281 DeviceState *dev;
282 int i;
284 dev = qdev_create(NULL, TYPE_SPAPR_XIVE);
285 qdev_prop_set_uint32(dev, "nr-irqs", nr_irqs);
287 * 8 XIVE END structures per CPU. One for each available priority
289 qdev_prop_set_uint32(dev, "nr-ends", nr_servers << 3);
290 qdev_init_nofail(dev);
292 spapr->xive = SPAPR_XIVE(dev);
294 /* Enable the CPU IPIs */
295 for (i = 0; i < nr_servers; ++i) {
296 spapr_xive_irq_claim(spapr->xive, SPAPR_IRQ_IPI + i, false);
299 spapr_xive_hcall_init(spapr);
302 static int spapr_irq_claim_xive(SpaprMachineState *spapr, int irq, bool lsi,
303 Error **errp)
305 if (!spapr_xive_irq_claim(spapr->xive, irq, lsi)) {
306 error_setg(errp, "IRQ %d is invalid", irq);
307 return -1;
309 return 0;
312 static void spapr_irq_free_xive(SpaprMachineState *spapr, int irq, int num)
314 int i;
316 for (i = irq; i < irq + num; ++i) {
317 spapr_xive_irq_free(spapr->xive, i);
321 static qemu_irq spapr_qirq_xive(SpaprMachineState *spapr, int irq)
323 SpaprXive *xive = spapr->xive;
325 if (irq >= xive->nr_irqs) {
326 return NULL;
329 /* The sPAPR machine/device should have claimed the IRQ before */
330 assert(xive_eas_is_valid(&xive->eat[irq]));
332 return spapr->qirqs[irq];
335 static void spapr_irq_print_info_xive(SpaprMachineState *spapr,
336 Monitor *mon)
338 CPUState *cs;
340 CPU_FOREACH(cs) {
341 PowerPCCPU *cpu = POWERPC_CPU(cs);
343 xive_tctx_pic_print_info(spapr_cpu_state(cpu)->tctx, mon);
346 spapr_xive_pic_print_info(spapr->xive, mon);
349 static void spapr_irq_cpu_intc_create_xive(SpaprMachineState *spapr,
350 PowerPCCPU *cpu, Error **errp)
352 Error *local_err = NULL;
353 Object *obj;
354 SpaprCpuState *spapr_cpu = spapr_cpu_state(cpu);
356 obj = xive_tctx_create(OBJECT(cpu), XIVE_ROUTER(spapr->xive), &local_err);
357 if (local_err) {
358 error_propagate(errp, local_err);
359 return;
362 spapr_cpu->tctx = XIVE_TCTX(obj);
365 * (TCG) Early setting the OS CAM line for hotplugged CPUs as they
366 * don't beneficiate from the reset of the XIVE IRQ backend
368 spapr_xive_set_tctx_os_cam(spapr_cpu->tctx);
371 static int spapr_irq_post_load_xive(SpaprMachineState *spapr, int version_id)
373 return spapr_xive_post_load(spapr->xive, version_id);
376 static void spapr_irq_reset_xive(SpaprMachineState *spapr, Error **errp)
378 CPUState *cs;
379 Error *local_err = NULL;
381 CPU_FOREACH(cs) {
382 PowerPCCPU *cpu = POWERPC_CPU(cs);
384 /* (TCG) Set the OS CAM line of the thread interrupt context. */
385 spapr_xive_set_tctx_os_cam(spapr_cpu_state(cpu)->tctx);
388 spapr_irq_init_device(spapr, &spapr_irq_xive, &local_err);
389 if (local_err) {
390 error_propagate(errp, local_err);
391 return;
394 /* Activate the XIVE MMIOs */
395 spapr_xive_mmio_set_enabled(spapr->xive, true);
398 static void spapr_irq_set_irq_xive(void *opaque, int srcno, int val)
400 SpaprMachineState *spapr = opaque;
402 if (kvm_irqchip_in_kernel()) {
403 kvmppc_xive_source_set_irq(&spapr->xive->source, srcno, val);
404 } else {
405 xive_source_set_irq(&spapr->xive->source, srcno, val);
409 static const char *spapr_irq_get_nodename_xive(SpaprMachineState *spapr)
411 return spapr->xive->nodename;
414 static void spapr_irq_init_emu_xive(SpaprMachineState *spapr, Error **errp)
418 static void spapr_irq_init_kvm_xive(SpaprMachineState *spapr, Error **errp)
420 if (kvm_enabled()) {
421 kvmppc_xive_connect(spapr->xive, errp);
426 * XIVE uses the full IRQ number space. Set it to 8K to be compatible
427 * with XICS.
430 #define SPAPR_IRQ_XIVE_NR_IRQS 0x2000
431 #define SPAPR_IRQ_XIVE_NR_MSIS (SPAPR_IRQ_XIVE_NR_IRQS - SPAPR_IRQ_MSI)
433 SpaprIrq spapr_irq_xive = {
434 .nr_irqs = SPAPR_IRQ_XIVE_NR_IRQS,
435 .nr_msis = SPAPR_IRQ_XIVE_NR_MSIS,
436 .ov5 = SPAPR_OV5_XIVE_EXPLOIT,
438 .init = spapr_irq_init_xive,
439 .claim = spapr_irq_claim_xive,
440 .free = spapr_irq_free_xive,
441 .qirq = spapr_qirq_xive,
442 .print_info = spapr_irq_print_info_xive,
443 .dt_populate = spapr_dt_xive,
444 .cpu_intc_create = spapr_irq_cpu_intc_create_xive,
445 .post_load = spapr_irq_post_load_xive,
446 .reset = spapr_irq_reset_xive,
447 .set_irq = spapr_irq_set_irq_xive,
448 .get_nodename = spapr_irq_get_nodename_xive,
449 .init_emu = spapr_irq_init_emu_xive,
450 .init_kvm = spapr_irq_init_kvm_xive,
454 * Dual XIVE and XICS IRQ backend.
456 * Both interrupt mode, XIVE and XICS, objects are created but the
457 * machine starts in legacy interrupt mode (XICS). It can be changed
458 * by the CAS negotiation process and, in that case, the new mode is
459 * activated after an extra machine reset.
463 * Returns the sPAPR IRQ backend negotiated by CAS. XICS is the
464 * default.
466 static SpaprIrq *spapr_irq_current(SpaprMachineState *spapr)
468 return spapr_ovec_test(spapr->ov5_cas, OV5_XIVE_EXPLOIT) ?
469 &spapr_irq_xive : &spapr_irq_xics;
472 static void spapr_irq_init_dual(SpaprMachineState *spapr, int nr_irqs,
473 Error **errp)
475 Error *local_err = NULL;
477 spapr_irq_xics.init(spapr, spapr_irq_xics.nr_irqs, &local_err);
478 if (local_err) {
479 error_propagate(errp, local_err);
480 return;
483 spapr_irq_xive.init(spapr, spapr_irq_xive.nr_irqs, &local_err);
484 if (local_err) {
485 error_propagate(errp, local_err);
486 return;
490 static int spapr_irq_claim_dual(SpaprMachineState *spapr, int irq, bool lsi,
491 Error **errp)
493 Error *local_err = NULL;
494 int ret;
496 ret = spapr_irq_xics.claim(spapr, irq, lsi, &local_err);
497 if (local_err) {
498 error_propagate(errp, local_err);
499 return ret;
502 ret = spapr_irq_xive.claim(spapr, irq, lsi, &local_err);
503 if (local_err) {
504 error_propagate(errp, local_err);
505 return ret;
508 return ret;
511 static void spapr_irq_free_dual(SpaprMachineState *spapr, int irq, int num)
513 spapr_irq_xics.free(spapr, irq, num);
514 spapr_irq_xive.free(spapr, irq, num);
517 static qemu_irq spapr_qirq_dual(SpaprMachineState *spapr, int irq)
519 return spapr_irq_current(spapr)->qirq(spapr, irq);
522 static void spapr_irq_print_info_dual(SpaprMachineState *spapr, Monitor *mon)
524 spapr_irq_current(spapr)->print_info(spapr, mon);
527 static void spapr_irq_dt_populate_dual(SpaprMachineState *spapr,
528 uint32_t nr_servers, void *fdt,
529 uint32_t phandle)
531 spapr_irq_current(spapr)->dt_populate(spapr, nr_servers, fdt, phandle);
534 static void spapr_irq_cpu_intc_create_dual(SpaprMachineState *spapr,
535 PowerPCCPU *cpu, Error **errp)
537 Error *local_err = NULL;
539 spapr_irq_xive.cpu_intc_create(spapr, cpu, &local_err);
540 if (local_err) {
541 error_propagate(errp, local_err);
542 return;
545 spapr_irq_xics.cpu_intc_create(spapr, cpu, errp);
548 static int spapr_irq_post_load_dual(SpaprMachineState *spapr, int version_id)
551 * Force a reset of the XIVE backend after migration. The machine
552 * defaults to XICS at startup.
554 if (spapr_ovec_test(spapr->ov5_cas, OV5_XIVE_EXPLOIT)) {
555 if (kvm_irqchip_in_kernel()) {
556 xics_kvm_disconnect(spapr, &error_fatal);
558 spapr_irq_xive.reset(spapr, &error_fatal);
561 return spapr_irq_current(spapr)->post_load(spapr, version_id);
564 static void spapr_irq_reset_dual(SpaprMachineState *spapr, Error **errp)
566 Error *local_err = NULL;
569 * Deactivate the XIVE MMIOs. The XIVE backend will reenable them
570 * if selected.
572 spapr_xive_mmio_set_enabled(spapr->xive, false);
574 /* Destroy all KVM devices */
575 if (kvm_irqchip_in_kernel()) {
576 xics_kvm_disconnect(spapr, &local_err);
577 if (local_err) {
578 error_propagate(errp, local_err);
579 error_prepend(errp, "KVM XICS disconnect failed: ");
580 return;
582 kvmppc_xive_disconnect(spapr->xive, &local_err);
583 if (local_err) {
584 error_propagate(errp, local_err);
585 error_prepend(errp, "KVM XIVE disconnect failed: ");
586 return;
590 spapr_irq_current(spapr)->reset(spapr, errp);
593 static void spapr_irq_set_irq_dual(void *opaque, int srcno, int val)
595 SpaprMachineState *spapr = opaque;
597 spapr_irq_current(spapr)->set_irq(spapr, srcno, val);
600 static const char *spapr_irq_get_nodename_dual(SpaprMachineState *spapr)
602 return spapr_irq_current(spapr)->get_nodename(spapr);
606 * Define values in sync with the XIVE and XICS backend
608 #define SPAPR_IRQ_DUAL_NR_IRQS 0x2000
609 #define SPAPR_IRQ_DUAL_NR_MSIS (SPAPR_IRQ_DUAL_NR_IRQS - SPAPR_IRQ_MSI)
611 SpaprIrq spapr_irq_dual = {
612 .nr_irqs = SPAPR_IRQ_DUAL_NR_IRQS,
613 .nr_msis = SPAPR_IRQ_DUAL_NR_MSIS,
614 .ov5 = SPAPR_OV5_XIVE_BOTH,
616 .init = spapr_irq_init_dual,
617 .claim = spapr_irq_claim_dual,
618 .free = spapr_irq_free_dual,
619 .qirq = spapr_qirq_dual,
620 .print_info = spapr_irq_print_info_dual,
621 .dt_populate = spapr_irq_dt_populate_dual,
622 .cpu_intc_create = spapr_irq_cpu_intc_create_dual,
623 .post_load = spapr_irq_post_load_dual,
624 .reset = spapr_irq_reset_dual,
625 .set_irq = spapr_irq_set_irq_dual,
626 .get_nodename = spapr_irq_get_nodename_dual,
627 .init_emu = NULL, /* should not be used */
628 .init_kvm = NULL, /* should not be used */
632 static void spapr_irq_check(SpaprMachineState *spapr, Error **errp)
634 MachineState *machine = MACHINE(spapr);
637 * Sanity checks on non-P9 machines. On these, XIVE is not
638 * advertised, see spapr_dt_ov5_platform_support()
640 if (!ppc_type_check_compat(machine->cpu_type, CPU_POWERPC_LOGICAL_3_00,
641 0, spapr->max_compat_pvr)) {
643 * If the 'dual' interrupt mode is selected, force XICS as CAS
644 * negotiation is useless.
646 if (spapr->irq == &spapr_irq_dual) {
647 spapr->irq = &spapr_irq_xics;
648 return;
652 * Non-P9 machines using only XIVE is a bogus setup. We have two
653 * scenarios to take into account because of the compat mode:
655 * 1. POWER7/8 machines should fail to init later on when creating
656 * the XIVE interrupt presenters because a POWER9 exception
657 * model is required.
659 * 2. POWER9 machines using the POWER8 compat mode won't fail and
660 * will let the OS boot with a partial XIVE setup : DT
661 * properties but no hcalls.
663 * To cover both and not confuse the OS, add an early failure in
664 * QEMU.
666 if (spapr->irq == &spapr_irq_xive) {
667 error_setg(errp, "XIVE-only machines require a POWER9 CPU");
668 return;
673 * On a POWER9 host, some older KVM XICS devices cannot be destroyed and
674 * re-created. Detect that early to avoid QEMU to exit later when the
675 * guest reboots.
677 if (kvm_enabled() &&
678 spapr->irq == &spapr_irq_dual &&
679 machine_kernel_irqchip_required(machine) &&
680 xics_kvm_has_broken_disconnect(spapr)) {
681 error_setg(errp, "KVM is too old to support ic-mode=dual,kernel-irqchip=on");
682 return;
687 * sPAPR IRQ frontend routines for devices
689 void spapr_irq_init(SpaprMachineState *spapr, Error **errp)
691 MachineState *machine = MACHINE(spapr);
692 Error *local_err = NULL;
694 if (machine_kernel_irqchip_split(machine)) {
695 error_setg(errp, "kernel_irqchip split mode not supported on pseries");
696 return;
699 if (!kvm_enabled() && machine_kernel_irqchip_required(machine)) {
700 error_setg(errp,
701 "kernel_irqchip requested but only available with KVM");
702 return;
705 spapr_irq_check(spapr, &local_err);
706 if (local_err) {
707 error_propagate(errp, local_err);
708 return;
711 /* Initialize the MSI IRQ allocator. */
712 if (!SPAPR_MACHINE_GET_CLASS(spapr)->legacy_irq_allocation) {
713 spapr_irq_msi_init(spapr, spapr->irq->nr_msis);
716 spapr->irq->init(spapr, spapr->irq->nr_irqs, errp);
718 spapr->qirqs = qemu_allocate_irqs(spapr->irq->set_irq, spapr,
719 spapr->irq->nr_irqs);
722 int spapr_irq_claim(SpaprMachineState *spapr, int irq, bool lsi, Error **errp)
724 return spapr->irq->claim(spapr, irq, lsi, errp);
727 void spapr_irq_free(SpaprMachineState *spapr, int irq, int num)
729 spapr->irq->free(spapr, irq, num);
732 qemu_irq spapr_qirq(SpaprMachineState *spapr, int irq)
734 return spapr->irq->qirq(spapr, irq);
737 int spapr_irq_post_load(SpaprMachineState *spapr, int version_id)
739 return spapr->irq->post_load(spapr, version_id);
742 void spapr_irq_reset(SpaprMachineState *spapr, Error **errp)
744 if (spapr->irq->reset) {
745 spapr->irq->reset(spapr, errp);
749 int spapr_irq_get_phandle(SpaprMachineState *spapr, void *fdt, Error **errp)
751 const char *nodename = spapr->irq->get_nodename(spapr);
752 int offset, phandle;
754 offset = fdt_subnode_offset(fdt, 0, nodename);
755 if (offset < 0) {
756 error_setg(errp, "Can't find node \"%s\": %s", nodename,
757 fdt_strerror(offset));
758 return -1;
761 phandle = fdt_get_phandle(fdt, offset);
762 if (!phandle) {
763 error_setg(errp, "Can't get phandle of node \"%s\"", nodename);
764 return -1;
767 return phandle;
771 * XICS legacy routines - to deprecate one day
774 static int ics_find_free_block(ICSState *ics, int num, int alignnum)
776 int first, i;
778 for (first = 0; first < ics->nr_irqs; first += alignnum) {
779 if (num > (ics->nr_irqs - first)) {
780 return -1;
782 for (i = first; i < first + num; ++i) {
783 if (!ICS_IRQ_FREE(ics, i)) {
784 break;
787 if (i == (first + num)) {
788 return first;
792 return -1;
795 int spapr_irq_find(SpaprMachineState *spapr, int num, bool align, Error **errp)
797 ICSState *ics = spapr->ics;
798 int first = -1;
800 assert(ics);
803 * MSIMesage::data is used for storing VIRQ so
804 * it has to be aligned to num to support multiple
805 * MSI vectors. MSI-X is not affected by this.
806 * The hint is used for the first IRQ, the rest should
807 * be allocated continuously.
809 if (align) {
810 assert((num == 1) || (num == 2) || (num == 4) ||
811 (num == 8) || (num == 16) || (num == 32));
812 first = ics_find_free_block(ics, num, num);
813 } else {
814 first = ics_find_free_block(ics, num, 1);
817 if (first < 0) {
818 error_setg(errp, "can't find a free %d-IRQ block", num);
819 return -1;
822 return first + ics->offset;
825 #define SPAPR_IRQ_XICS_LEGACY_NR_IRQS 0x400
827 SpaprIrq spapr_irq_xics_legacy = {
828 .nr_irqs = SPAPR_IRQ_XICS_LEGACY_NR_IRQS,
829 .nr_msis = SPAPR_IRQ_XICS_LEGACY_NR_IRQS,
830 .ov5 = SPAPR_OV5_XIVE_LEGACY,
832 .init = spapr_irq_init_xics,
833 .claim = spapr_irq_claim_xics,
834 .free = spapr_irq_free_xics,
835 .qirq = spapr_qirq_xics,
836 .print_info = spapr_irq_print_info_xics,
837 .dt_populate = spapr_dt_xics,
838 .cpu_intc_create = spapr_irq_cpu_intc_create_xics,
839 .post_load = spapr_irq_post_load_xics,
840 .reset = spapr_irq_reset_xics,
841 .set_irq = spapr_irq_set_irq_xics,
842 .get_nodename = spapr_irq_get_nodename_xics,
843 .init_emu = spapr_irq_init_emu_xics,
844 .init_kvm = spapr_irq_init_kvm_xics,