4 * Copyright (c) 2006 Fabrice Bellard
5 * Copyright (c) 2011-2013 Andreas Färber
7 * Permission is hereby granted, free of charge, to any person obtaining a copy
8 * of this software and associated documentation files (the "Software"), to deal
9 * in the Software without restriction, including without limitation the rights
10 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
11 * copies of the Software, and to permit persons to whom the Software is
12 * furnished to do so, subject to the following conditions:
14 * The above copyright notice and this permission notice shall be included in
15 * all copies or substantial portions of the Software.
17 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
21 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
22 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
27 #include "hw/pci/pci.h"
28 #include "hw/pci/pci_bus.h"
29 #include "hw/pci/pci_host.h"
30 #include "hw/i386/pc.h"
31 #include "hw/loader.h"
32 #include "exec/address-spaces.h"
35 #define TYPE_RAVEN_PCI_DEVICE "raven"
36 #define TYPE_RAVEN_PCI_HOST_BRIDGE "raven-pcihost"
38 #define RAVEN_PCI_DEVICE(obj) \
39 OBJECT_CHECK(RavenPCIState, (obj), TYPE_RAVEN_PCI_DEVICE)
41 typedef struct RavenPCIState
{
49 #define RAVEN_PCI_HOST_BRIDGE(obj) \
50 OBJECT_CHECK(PREPPCIState, (obj), TYPE_RAVEN_PCI_HOST_BRIDGE)
52 typedef struct PRePPCIState
{
53 PCIHostState parent_obj
;
55 qemu_irq irq
[PCI_NUM_PINS
];
57 AddressSpace pci_io_as
;
59 MemoryRegion pci_io_non_contiguous
;
60 MemoryRegion pci_memory
;
61 MemoryRegion pci_intack
;
63 MemoryRegion bm_ram_alias
;
64 MemoryRegion bm_pci_memory_alias
;
66 RavenPCIState pci_dev
;
71 #define BIOS_SIZE (1024 * 1024)
73 static inline uint32_t raven_pci_io_config(hwaddr addr
)
77 for (i
= 0; i
< 11; i
++) {
78 if ((addr
& (1 << (11 + i
))) != 0) {
82 return (addr
& 0x7ff) | (i
<< 11);
85 static void raven_pci_io_write(void *opaque
, hwaddr addr
,
86 uint64_t val
, unsigned int size
)
88 PREPPCIState
*s
= opaque
;
89 PCIHostState
*phb
= PCI_HOST_BRIDGE(s
);
90 pci_data_write(phb
->bus
, raven_pci_io_config(addr
), val
, size
);
93 static uint64_t raven_pci_io_read(void *opaque
, hwaddr addr
,
96 PREPPCIState
*s
= opaque
;
97 PCIHostState
*phb
= PCI_HOST_BRIDGE(s
);
98 return pci_data_read(phb
->bus
, raven_pci_io_config(addr
), size
);
101 static const MemoryRegionOps raven_pci_io_ops
= {
102 .read
= raven_pci_io_read
,
103 .write
= raven_pci_io_write
,
104 .endianness
= DEVICE_LITTLE_ENDIAN
,
107 static uint64_t raven_intack_read(void *opaque
, hwaddr addr
,
110 return pic_read_irq(isa_pic
);
113 static const MemoryRegionOps raven_intack_ops
= {
114 .read
= raven_intack_read
,
116 .max_access_size
= 1,
120 static inline hwaddr
raven_io_address(PREPPCIState
*s
,
123 if (s
->contiguous_map
== 0) {
124 /* 64 KB contiguous space for IOs */
127 /* 8 MB non-contiguous space for IOs */
128 addr
= (addr
& 0x1F) | ((addr
& 0x007FFF000) >> 7);
131 /* FIXME: handle endianness switch */
136 static uint64_t raven_io_read(void *opaque
, hwaddr addr
,
139 PREPPCIState
*s
= opaque
;
142 addr
= raven_io_address(s
, addr
);
143 address_space_read(&s
->pci_io_as
, addr
+ 0x80000000, buf
, size
);
147 } else if (size
== 2) {
148 return lduw_le_p(buf
);
149 } else if (size
== 4) {
150 return ldl_le_p(buf
);
152 g_assert_not_reached();
156 static void raven_io_write(void *opaque
, hwaddr addr
,
157 uint64_t val
, unsigned int size
)
159 PREPPCIState
*s
= opaque
;
162 addr
= raven_io_address(s
, addr
);
166 } else if (size
== 2) {
168 } else if (size
== 4) {
171 g_assert_not_reached();
174 address_space_write(&s
->pci_io_as
, addr
+ 0x80000000, buf
, size
);
177 static const MemoryRegionOps raven_io_ops
= {
178 .read
= raven_io_read
,
179 .write
= raven_io_write
,
180 .endianness
= DEVICE_LITTLE_ENDIAN
,
181 .impl
.max_access_size
= 4,
182 .valid
.unaligned
= true,
185 static int raven_map_irq(PCIDevice
*pci_dev
, int irq_num
)
187 return (irq_num
+ (pci_dev
->devfn
>> 3)) & 1;
190 static void raven_set_irq(void *opaque
, int irq_num
, int level
)
192 qemu_irq
*pic
= opaque
;
194 qemu_set_irq(pic
[irq_num
] , level
);
197 static AddressSpace
*raven_pcihost_set_iommu(PCIBus
*bus
, void *opaque
,
200 PREPPCIState
*s
= opaque
;
205 static void raven_change_gpio(void *opaque
, int n
, int level
)
207 PREPPCIState
*s
= opaque
;
209 s
->contiguous_map
= level
;
212 static void raven_pcihost_realizefn(DeviceState
*d
, Error
**errp
)
214 SysBusDevice
*dev
= SYS_BUS_DEVICE(d
);
215 PCIHostState
*h
= PCI_HOST_BRIDGE(dev
);
216 PREPPCIState
*s
= RAVEN_PCI_HOST_BRIDGE(dev
);
217 MemoryRegion
*address_space_mem
= get_system_memory();
220 for (i
= 0; i
< PCI_NUM_PINS
; i
++) {
221 sysbus_init_irq(dev
, &s
->irq
[i
]);
224 qdev_init_gpio_in(d
, raven_change_gpio
, 1);
226 pci_bus_irqs(&s
->pci_bus
, raven_set_irq
, raven_map_irq
, s
->irq
,
229 memory_region_init_io(&h
->conf_mem
, OBJECT(h
), &pci_host_conf_le_ops
, s
,
231 memory_region_add_subregion(&s
->pci_io
, 0xcf8, &h
->conf_mem
);
233 memory_region_init_io(&h
->data_mem
, OBJECT(h
), &pci_host_data_le_ops
, s
,
235 memory_region_add_subregion(&s
->pci_io
, 0xcfc, &h
->data_mem
);
237 memory_region_init_io(&h
->mmcfg
, OBJECT(s
), &raven_pci_io_ops
, s
,
238 "pciio", 0x00400000);
239 memory_region_add_subregion(address_space_mem
, 0x80800000, &h
->mmcfg
);
241 memory_region_init_io(&s
->pci_intack
, OBJECT(s
), &raven_intack_ops
, s
,
243 memory_region_add_subregion(address_space_mem
, 0xbffffff0, &s
->pci_intack
);
245 /* TODO Remove once realize propagates to child devices. */
246 object_property_set_bool(OBJECT(&s
->pci_dev
), true, "realized", errp
);
249 static void raven_pcihost_initfn(Object
*obj
)
251 PCIHostState
*h
= PCI_HOST_BRIDGE(obj
);
252 PREPPCIState
*s
= RAVEN_PCI_HOST_BRIDGE(obj
);
253 MemoryRegion
*address_space_mem
= get_system_memory();
254 DeviceState
*pci_dev
;
256 memory_region_init(&s
->pci_io
, obj
, "pci-io", 0x3f800000);
257 memory_region_init_io(&s
->pci_io_non_contiguous
, obj
, &raven_io_ops
, s
,
258 "pci-io-non-contiguous", 0x00800000);
259 memory_region_init(&s
->pci_memory
, obj
, "pci-memory", 0x3f000000);
260 address_space_init(&s
->pci_io_as
, &s
->pci_io
, "raven-io");
262 /* CPU address space */
263 memory_region_add_subregion(address_space_mem
, 0x80000000, &s
->pci_io
);
264 memory_region_add_subregion_overlap(address_space_mem
, 0x80000000,
265 &s
->pci_io_non_contiguous
, 1);
266 memory_region_add_subregion(address_space_mem
, 0xc0000000, &s
->pci_memory
);
267 pci_bus_new_inplace(&s
->pci_bus
, sizeof(s
->pci_bus
), DEVICE(obj
), NULL
,
268 &s
->pci_memory
, &s
->pci_io
, 0, TYPE_PCI_BUS
);
270 /* Bus master address space */
271 memory_region_init(&s
->bm
, obj
, "bm-raven", UINT32_MAX
);
272 memory_region_init_alias(&s
->bm_pci_memory_alias
, obj
, "bm-pci-memory",
274 memory_region_size(&s
->pci_memory
));
275 memory_region_init_alias(&s
->bm_ram_alias
, obj
, "bm-system",
276 get_system_memory(), 0, 0x80000000);
277 memory_region_add_subregion(&s
->bm
, 0 , &s
->bm_pci_memory_alias
);
278 memory_region_add_subregion(&s
->bm
, 0x80000000, &s
->bm_ram_alias
);
279 address_space_init(&s
->bm_as
, &s
->bm
, "raven-bm");
280 pci_setup_iommu(&s
->pci_bus
, raven_pcihost_set_iommu
, s
);
282 h
->bus
= &s
->pci_bus
;
284 object_initialize(&s
->pci_dev
, sizeof(s
->pci_dev
), TYPE_RAVEN_PCI_DEVICE
);
285 pci_dev
= DEVICE(&s
->pci_dev
);
286 qdev_set_parent_bus(pci_dev
, BUS(&s
->pci_bus
));
287 object_property_set_int(OBJECT(&s
->pci_dev
), PCI_DEVFN(0, 0), "addr",
289 qdev_prop_set_bit(pci_dev
, "multifunction", false);
292 static int raven_init(PCIDevice
*d
)
294 RavenPCIState
*s
= RAVEN_PCI_DEVICE(d
);
298 d
->config
[0x0C] = 0x08; // cache_line_size
299 d
->config
[0x0D] = 0x10; // latency_timer
300 d
->config
[0x34] = 0x00; // capabilities_pointer
302 memory_region_init_ram(&s
->bios
, OBJECT(s
), "bios", BIOS_SIZE
);
303 memory_region_set_readonly(&s
->bios
, true);
304 memory_region_add_subregion(get_system_memory(), (uint32_t)(-BIOS_SIZE
),
306 vmstate_register_ram_global(&s
->bios
);
308 filename
= qemu_find_file(QEMU_FILE_TYPE_BIOS
, s
->bios_name
);
310 if (s
->elf_machine
!= EM_NONE
) {
311 bios_size
= load_elf(filename
, NULL
, NULL
, NULL
,
312 NULL
, NULL
, 1, s
->elf_machine
, 0);
315 bios_size
= get_image_size(filename
);
316 if (bios_size
> 0 && bios_size
<= BIOS_SIZE
) {
318 bios_size
= (bios_size
+ 0xfff) & ~0xfff;
319 bios_addr
= (uint32_t)(-BIOS_SIZE
);
320 bios_size
= load_image_targphys(filename
, bios_addr
,
325 if (bios_size
< 0 || bios_size
> BIOS_SIZE
) {
326 hw_error("qemu: could not load bios image '%s'\n", s
->bios_name
);
336 static const VMStateDescription vmstate_raven
= {
339 .minimum_version_id
= 0,
340 .fields
= (VMStateField
[]) {
341 VMSTATE_PCI_DEVICE(dev
, RavenPCIState
),
342 VMSTATE_END_OF_LIST()
346 static void raven_class_init(ObjectClass
*klass
, void *data
)
348 PCIDeviceClass
*k
= PCI_DEVICE_CLASS(klass
);
349 DeviceClass
*dc
= DEVICE_CLASS(klass
);
351 k
->init
= raven_init
;
352 k
->vendor_id
= PCI_VENDOR_ID_MOTOROLA
;
353 k
->device_id
= PCI_DEVICE_ID_MOTOROLA_RAVEN
;
355 k
->class_id
= PCI_CLASS_BRIDGE_HOST
;
356 dc
->desc
= "PReP Host Bridge - Motorola Raven";
357 dc
->vmsd
= &vmstate_raven
;
359 * PCI-facing part of the host bridge, not usable without the
360 * host-facing part, which can't be device_add'ed, yet.
362 dc
->cannot_instantiate_with_device_add_yet
= true;
365 static const TypeInfo raven_info
= {
366 .name
= TYPE_RAVEN_PCI_DEVICE
,
367 .parent
= TYPE_PCI_DEVICE
,
368 .instance_size
= sizeof(RavenPCIState
),
369 .class_init
= raven_class_init
,
372 static Property raven_pcihost_properties
[] = {
373 DEFINE_PROP_UINT32("elf-machine", PREPPCIState
, pci_dev
.elf_machine
,
375 DEFINE_PROP_STRING("bios-name", PREPPCIState
, pci_dev
.bios_name
),
376 DEFINE_PROP_END_OF_LIST()
379 static void raven_pcihost_class_init(ObjectClass
*klass
, void *data
)
381 DeviceClass
*dc
= DEVICE_CLASS(klass
);
383 set_bit(DEVICE_CATEGORY_BRIDGE
, dc
->categories
);
384 dc
->realize
= raven_pcihost_realizefn
;
385 dc
->props
= raven_pcihost_properties
;
389 static const TypeInfo raven_pcihost_info
= {
390 .name
= TYPE_RAVEN_PCI_HOST_BRIDGE
,
391 .parent
= TYPE_PCI_HOST_BRIDGE
,
392 .instance_size
= sizeof(PREPPCIState
),
393 .instance_init
= raven_pcihost_initfn
,
394 .class_init
= raven_pcihost_class_init
,
397 static void raven_register_types(void)
399 type_register_static(&raven_pcihost_info
);
400 type_register_static(&raven_info
);
403 type_init(raven_register_types
)