Merge remote-tracking branch 'remotes/rth/tags/tcg-pull-20150316' into staging
[qemu.git] / hw / lm32 / lm32_boards.c
blobaf0abdbed94ac0dc2b14e2f8d67815139c8dab66
1 /*
2 * QEMU models for LatticeMico32 uclinux and evr32 boards.
4 * Copyright (c) 2010 Michael Walle <michael@walle.cc>
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
16 * You should have received a copy of the GNU Lesser General Public
17 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
20 #include "hw/sysbus.h"
21 #include "hw/hw.h"
22 #include "hw/block/flash.h"
23 #include "hw/devices.h"
24 #include "hw/boards.h"
25 #include "hw/loader.h"
26 #include "sysemu/block-backend.h"
27 #include "elf.h"
28 #include "lm32_hwsetup.h"
29 #include "lm32.h"
30 #include "exec/address-spaces.h"
32 typedef struct {
33 LM32CPU *cpu;
34 hwaddr bootstrap_pc;
35 hwaddr flash_base;
36 hwaddr hwsetup_base;
37 hwaddr initrd_base;
38 size_t initrd_size;
39 hwaddr cmdline_base;
40 } ResetInfo;
42 static void cpu_irq_handler(void *opaque, int irq, int level)
44 LM32CPU *cpu = opaque;
45 CPUState *cs = CPU(cpu);
47 if (level) {
48 cpu_interrupt(cs, CPU_INTERRUPT_HARD);
49 } else {
50 cpu_reset_interrupt(cs, CPU_INTERRUPT_HARD);
54 static void main_cpu_reset(void *opaque)
56 ResetInfo *reset_info = opaque;
57 CPULM32State *env = &reset_info->cpu->env;
59 cpu_reset(CPU(reset_info->cpu));
61 /* init defaults */
62 env->pc = (uint32_t)reset_info->bootstrap_pc;
63 env->regs[R_R1] = (uint32_t)reset_info->hwsetup_base;
64 env->regs[R_R2] = (uint32_t)reset_info->cmdline_base;
65 env->regs[R_R3] = (uint32_t)reset_info->initrd_base;
66 env->regs[R_R4] = (uint32_t)(reset_info->initrd_base +
67 reset_info->initrd_size);
68 env->eba = reset_info->flash_base;
69 env->deba = reset_info->flash_base;
72 static void lm32_evr_init(MachineState *machine)
74 const char *cpu_model = machine->cpu_model;
75 const char *kernel_filename = machine->kernel_filename;
76 LM32CPU *cpu;
77 CPULM32State *env;
78 DriveInfo *dinfo;
79 MemoryRegion *address_space_mem = get_system_memory();
80 MemoryRegion *phys_ram = g_new(MemoryRegion, 1);
81 qemu_irq *cpu_irq, irq[32];
82 ResetInfo *reset_info;
83 int i;
85 /* memory map */
86 hwaddr flash_base = 0x04000000;
87 size_t flash_sector_size = 256 * 1024;
88 size_t flash_size = 32 * 1024 * 1024;
89 hwaddr ram_base = 0x08000000;
90 size_t ram_size = 64 * 1024 * 1024;
91 hwaddr timer0_base = 0x80002000;
92 hwaddr uart0_base = 0x80006000;
93 hwaddr timer1_base = 0x8000a000;
94 int uart0_irq = 0;
95 int timer0_irq = 1;
96 int timer1_irq = 3;
98 reset_info = g_malloc0(sizeof(ResetInfo));
100 if (cpu_model == NULL) {
101 cpu_model = "lm32-full";
103 cpu = cpu_lm32_init(cpu_model);
104 if (cpu == NULL) {
105 fprintf(stderr, "qemu: unable to find CPU '%s'\n", cpu_model);
106 exit(1);
109 env = &cpu->env;
110 reset_info->cpu = cpu;
112 reset_info->flash_base = flash_base;
114 memory_region_init_ram(phys_ram, NULL, "lm32_evr.sdram", ram_size,
115 &error_abort);
116 vmstate_register_ram_global(phys_ram);
117 memory_region_add_subregion(address_space_mem, ram_base, phys_ram);
119 dinfo = drive_get(IF_PFLASH, 0, 0);
120 /* Spansion S29NS128P */
121 pflash_cfi02_register(flash_base, NULL, "lm32_evr.flash", flash_size,
122 dinfo ? blk_by_legacy_dinfo(dinfo) : NULL,
123 flash_sector_size, flash_size / flash_sector_size,
124 1, 2, 0x01, 0x7e, 0x43, 0x00, 0x555, 0x2aa, 1);
126 /* create irq lines */
127 cpu_irq = qemu_allocate_irqs(cpu_irq_handler, cpu, 1);
128 env->pic_state = lm32_pic_init(*cpu_irq);
129 for (i = 0; i < 32; i++) {
130 irq[i] = qdev_get_gpio_in(env->pic_state, i);
133 sysbus_create_simple("lm32-uart", uart0_base, irq[uart0_irq]);
134 sysbus_create_simple("lm32-timer", timer0_base, irq[timer0_irq]);
135 sysbus_create_simple("lm32-timer", timer1_base, irq[timer1_irq]);
137 /* make sure juart isn't the first chardev */
138 env->juart_state = lm32_juart_init();
140 reset_info->bootstrap_pc = flash_base;
142 if (kernel_filename) {
143 uint64_t entry;
144 int kernel_size;
146 kernel_size = load_elf(kernel_filename, NULL, NULL, &entry, NULL, NULL,
147 1, ELF_MACHINE, 0);
148 reset_info->bootstrap_pc = entry;
150 if (kernel_size < 0) {
151 kernel_size = load_image_targphys(kernel_filename, ram_base,
152 ram_size);
153 reset_info->bootstrap_pc = ram_base;
156 if (kernel_size < 0) {
157 fprintf(stderr, "qemu: could not load kernel '%s'\n",
158 kernel_filename);
159 exit(1);
163 qemu_register_reset(main_cpu_reset, reset_info);
166 static void lm32_uclinux_init(MachineState *machine)
168 const char *cpu_model = machine->cpu_model;
169 const char *kernel_filename = machine->kernel_filename;
170 const char *kernel_cmdline = machine->kernel_cmdline;
171 const char *initrd_filename = machine->initrd_filename;
172 LM32CPU *cpu;
173 CPULM32State *env;
174 DriveInfo *dinfo;
175 MemoryRegion *address_space_mem = get_system_memory();
176 MemoryRegion *phys_ram = g_new(MemoryRegion, 1);
177 qemu_irq *cpu_irq, irq[32];
178 HWSetup *hw;
179 ResetInfo *reset_info;
180 int i;
182 /* memory map */
183 hwaddr flash_base = 0x04000000;
184 size_t flash_sector_size = 256 * 1024;
185 size_t flash_size = 32 * 1024 * 1024;
186 hwaddr ram_base = 0x08000000;
187 size_t ram_size = 64 * 1024 * 1024;
188 hwaddr uart0_base = 0x80000000;
189 hwaddr timer0_base = 0x80002000;
190 hwaddr timer1_base = 0x80010000;
191 hwaddr timer2_base = 0x80012000;
192 int uart0_irq = 0;
193 int timer0_irq = 1;
194 int timer1_irq = 20;
195 int timer2_irq = 21;
196 hwaddr hwsetup_base = 0x0bffe000;
197 hwaddr cmdline_base = 0x0bfff000;
198 hwaddr initrd_base = 0x08400000;
199 size_t initrd_max = 0x01000000;
201 reset_info = g_malloc0(sizeof(ResetInfo));
203 if (cpu_model == NULL) {
204 cpu_model = "lm32-full";
206 cpu = cpu_lm32_init(cpu_model);
207 if (cpu == NULL) {
208 fprintf(stderr, "qemu: unable to find CPU '%s'\n", cpu_model);
209 exit(1);
212 env = &cpu->env;
213 reset_info->cpu = cpu;
215 reset_info->flash_base = flash_base;
217 memory_region_init_ram(phys_ram, NULL, "lm32_uclinux.sdram", ram_size,
218 &error_abort);
219 vmstate_register_ram_global(phys_ram);
220 memory_region_add_subregion(address_space_mem, ram_base, phys_ram);
222 dinfo = drive_get(IF_PFLASH, 0, 0);
223 /* Spansion S29NS128P */
224 pflash_cfi02_register(flash_base, NULL, "lm32_uclinux.flash", flash_size,
225 dinfo ? blk_by_legacy_dinfo(dinfo) : NULL,
226 flash_sector_size, flash_size / flash_sector_size,
227 1, 2, 0x01, 0x7e, 0x43, 0x00, 0x555, 0x2aa, 1);
229 /* create irq lines */
230 cpu_irq = qemu_allocate_irqs(cpu_irq_handler, env, 1);
231 env->pic_state = lm32_pic_init(*cpu_irq);
232 for (i = 0; i < 32; i++) {
233 irq[i] = qdev_get_gpio_in(env->pic_state, i);
236 sysbus_create_simple("lm32-uart", uart0_base, irq[uart0_irq]);
237 sysbus_create_simple("lm32-timer", timer0_base, irq[timer0_irq]);
238 sysbus_create_simple("lm32-timer", timer1_base, irq[timer1_irq]);
239 sysbus_create_simple("lm32-timer", timer2_base, irq[timer2_irq]);
241 /* make sure juart isn't the first chardev */
242 env->juart_state = lm32_juart_init();
244 reset_info->bootstrap_pc = flash_base;
246 if (kernel_filename) {
247 uint64_t entry;
248 int kernel_size;
250 kernel_size = load_elf(kernel_filename, NULL, NULL, &entry, NULL, NULL,
251 1, ELF_MACHINE, 0);
252 reset_info->bootstrap_pc = entry;
254 if (kernel_size < 0) {
255 kernel_size = load_image_targphys(kernel_filename, ram_base,
256 ram_size);
257 reset_info->bootstrap_pc = ram_base;
260 if (kernel_size < 0) {
261 fprintf(stderr, "qemu: could not load kernel '%s'\n",
262 kernel_filename);
263 exit(1);
267 /* generate a rom with the hardware description */
268 hw = hwsetup_init();
269 hwsetup_add_cpu(hw, "LM32", 75000000);
270 hwsetup_add_flash(hw, "flash", flash_base, flash_size);
271 hwsetup_add_ddr_sdram(hw, "ddr_sdram", ram_base, ram_size);
272 hwsetup_add_timer(hw, "timer0", timer0_base, timer0_irq);
273 hwsetup_add_timer(hw, "timer1_dev_only", timer1_base, timer1_irq);
274 hwsetup_add_timer(hw, "timer2_dev_only", timer2_base, timer2_irq);
275 hwsetup_add_uart(hw, "uart", uart0_base, uart0_irq);
276 hwsetup_add_trailer(hw);
277 hwsetup_create_rom(hw, hwsetup_base);
278 hwsetup_free(hw);
280 reset_info->hwsetup_base = hwsetup_base;
282 if (kernel_cmdline && strlen(kernel_cmdline)) {
283 pstrcpy_targphys("cmdline", cmdline_base, TARGET_PAGE_SIZE,
284 kernel_cmdline);
285 reset_info->cmdline_base = cmdline_base;
288 if (initrd_filename) {
289 size_t initrd_size;
290 initrd_size = load_image_targphys(initrd_filename, initrd_base,
291 initrd_max);
292 reset_info->initrd_base = initrd_base;
293 reset_info->initrd_size = initrd_size;
296 qemu_register_reset(main_cpu_reset, reset_info);
299 static QEMUMachine lm32_evr_machine = {
300 .name = "lm32-evr",
301 .desc = "LatticeMico32 EVR32 eval system",
302 .init = lm32_evr_init,
303 .is_default = 1,
306 static QEMUMachine lm32_uclinux_machine = {
307 .name = "lm32-uclinux",
308 .desc = "lm32 platform for uClinux and u-boot by Theobroma Systems",
309 .init = lm32_uclinux_init,
310 .is_default = 0,
313 static void lm32_machine_init(void)
315 qemu_register_machine(&lm32_uclinux_machine);
316 qemu_register_machine(&lm32_evr_machine);
319 machine_init(lm32_machine_init);