2 * QEMU Uninorth PCI host (for all Mac99 and newer machines)
4 * Copyright (c) 2006 Fabrice Bellard
6 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 * of this software and associated documentation files (the "Software"), to deal
8 * in the Software without restriction, including without limitation the rights
9 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 * copies of the Software, and to permit persons to whom the Software is
11 * furnished to do so, subject to the following conditions:
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
33 #define UNIN_DPRINTF(fmt, ...) \
34 do { printf("UNIN: " fmt , ## __VA_ARGS__); } while (0)
36 #define UNIN_DPRINTF(fmt, ...)
39 typedef struct UNINState
{
41 PCIHostState host_state
;
44 /* Don't know if this matches real hardware, but it agrees with OHW. */
45 static int pci_unin_map_irq(PCIDevice
*pci_dev
, int irq_num
)
47 return (irq_num
+ (pci_dev
->devfn
>> 3)) & 3;
50 static void pci_unin_set_irq(void *opaque
, int irq_num
, int level
)
52 qemu_irq
*pic
= opaque
;
54 qemu_set_irq(pic
[irq_num
+ 8], level
);
57 static void pci_unin_save(QEMUFile
* f
, void *opaque
)
59 PCIDevice
*d
= opaque
;
61 pci_device_save(d
, f
);
64 static int pci_unin_load(QEMUFile
* f
, void *opaque
, int version_id
)
66 PCIDevice
*d
= opaque
;
71 return pci_device_load(d
, f
);
74 static void pci_unin_reset(void *opaque
)
78 static int pci_unin_main_init_device(SysBusDevice
*dev
)
81 int pci_mem_config
, pci_mem_data
;
83 /* Use values found on a real PowerMac */
84 /* Uninorth main bus */
85 s
= FROM_SYSBUS(UNINState
, dev
);
87 pci_mem_config
= pci_host_conf_register_mmio(&s
->host_state
);
88 pci_mem_data
= pci_host_data_register_mmio(&s
->host_state
);
89 sysbus_init_mmio(dev
, 0x1000, pci_mem_config
);
90 sysbus_init_mmio(dev
, 0x1000, pci_mem_data
);
92 register_savevm("uninorth", 0, 1, pci_unin_save
, pci_unin_load
, &s
->host_state
);
93 qemu_register_reset(pci_unin_reset
, &s
->host_state
);
97 static int pci_dec_21154_init_device(SysBusDevice
*dev
)
100 int pci_mem_config
, pci_mem_data
;
102 /* Uninorth bridge */
103 s
= FROM_SYSBUS(UNINState
, dev
);
105 // XXX: s = &pci_bridge[2];
106 pci_mem_config
= pci_host_conf_register_mmio_noswap(&s
->host_state
);
107 pci_mem_data
= pci_host_data_register_mmio(&s
->host_state
);
108 sysbus_init_mmio(dev
, 0x1000, pci_mem_config
);
109 sysbus_init_mmio(dev
, 0x1000, pci_mem_data
);
113 static int pci_unin_agp_init_device(SysBusDevice
*dev
)
116 int pci_mem_config
, pci_mem_data
;
118 /* Uninorth AGP bus */
119 s
= FROM_SYSBUS(UNINState
, dev
);
121 pci_mem_config
= pci_host_conf_register_mmio_noswap(&s
->host_state
);
122 pci_mem_data
= pci_host_data_register_mmio(&s
->host_state
);
123 sysbus_init_mmio(dev
, 0x1000, pci_mem_config
);
124 sysbus_init_mmio(dev
, 0x1000, pci_mem_data
);
128 static int pci_unin_internal_init_device(SysBusDevice
*dev
)
131 int pci_mem_config
, pci_mem_data
;
133 /* Uninorth internal bus */
134 s
= FROM_SYSBUS(UNINState
, dev
);
136 pci_mem_config
= pci_host_conf_register_mmio_noswap(&s
->host_state
);
137 pci_mem_data
= pci_host_data_register_mmio(&s
->host_state
);
138 sysbus_init_mmio(dev
, 0x1000, pci_mem_config
);
139 sysbus_init_mmio(dev
, 0x1000, pci_mem_data
);
143 PCIBus
*pci_pmac_init(qemu_irq
*pic
)
149 /* Use values found on a real PowerMac */
150 /* Uninorth main bus */
151 dev
= qdev_create(NULL
, "uni-north");
152 qdev_init_nofail(dev
);
153 s
= sysbus_from_qdev(dev
);
154 d
= FROM_SYSBUS(UNINState
, s
);
155 d
->host_state
.bus
= pci_register_bus(&d
->busdev
.qdev
, "pci",
156 pci_unin_set_irq
, pci_unin_map_irq
,
160 pci_create_simple(d
->host_state
.bus
, 11 << 3, "uni-north");
163 sysbus_mmio_map(s
, 0, 0xf2800000);
164 sysbus_mmio_map(s
, 1, 0xf2c00000);
166 /* DEC 21154 bridge */
168 /* XXX: not activated as PPC BIOS doesn't handle multiple buses properly */
169 pci_create_simple(d
->host_state
.bus
, 12 << 3, "dec-21154");
172 /* Uninorth AGP bus */
173 pci_create_simple(d
->host_state
.bus
, 11 << 3, "uni-north-agp");
174 dev
= qdev_create(NULL
, "uni-north-agp");
175 qdev_init_nofail(dev
);
176 s
= sysbus_from_qdev(dev
);
177 sysbus_mmio_map(s
, 0, 0xf0800000);
178 sysbus_mmio_map(s
, 1, 0xf0c00000);
180 /* Uninorth internal bus */
182 /* XXX: not needed for now */
183 pci_create_simple(d
->host_state
.bus
, 14 << 3, "uni-north-pci");
184 dev
= qdev_create(NULL
, "uni-north-pci");
185 qdev_init_nofail(dev
);
186 s
= sysbus_from_qdev(dev
);
187 sysbus_mmio_map(s
, 0, 0xf4800000);
188 sysbus_mmio_map(s
, 1, 0xf4c00000);
191 return d
->host_state
.bus
;
194 static int unin_main_pci_host_init(PCIDevice
*d
)
196 pci_config_set_vendor_id(d
->config
, PCI_VENDOR_ID_APPLE
);
197 pci_config_set_device_id(d
->config
, PCI_DEVICE_ID_APPLE_UNI_N_PCI
);
198 d
->config
[0x08] = 0x00; // revision
199 pci_config_set_class(d
->config
, PCI_CLASS_BRIDGE_HOST
);
200 d
->config
[0x0C] = 0x08; // cache_line_size
201 d
->config
[0x0D] = 0x10; // latency_timer
202 d
->config
[PCI_HEADER_TYPE
] = PCI_HEADER_TYPE_NORMAL
; // header_type
203 d
->config
[0x34] = 0x00; // capabilities_pointer
207 static int dec_21154_pci_host_init(PCIDevice
*d
)
209 /* pci-to-pci bridge */
210 pci_config_set_vendor_id(d
->config
, PCI_VENDOR_ID_DEC
);
211 pci_config_set_device_id(d
->config
, PCI_DEVICE_ID_DEC_21154
);
212 d
->config
[0x08] = 0x05; // revision
213 pci_config_set_class(d
->config
, PCI_CLASS_BRIDGE_PCI
);
214 d
->config
[0x0C] = 0x08; // cache_line_size
215 d
->config
[0x0D] = 0x20; // latency_timer
216 d
->config
[PCI_HEADER_TYPE
] = PCI_HEADER_TYPE_BRIDGE
; // header_type
218 d
->config
[0x18] = 0x01; // primary_bus
219 d
->config
[0x19] = 0x02; // secondary_bus
220 d
->config
[0x1A] = 0x02; // subordinate_bus
221 d
->config
[0x1B] = 0x20; // secondary_latency_timer
222 d
->config
[0x1C] = 0x11; // io_base
223 d
->config
[0x1D] = 0x01; // io_limit
224 d
->config
[0x20] = 0x00; // memory_base
225 d
->config
[0x21] = 0x80;
226 d
->config
[0x22] = 0x00; // memory_limit
227 d
->config
[0x23] = 0x80;
228 d
->config
[0x24] = 0x01; // prefetchable_memory_base
229 d
->config
[0x25] = 0x80;
230 d
->config
[0x26] = 0xF1; // prefectchable_memory_limit
231 d
->config
[0x27] = 0x7F;
232 // d->config[0x34] = 0xdc // capabilities_pointer
236 static int unin_agp_pci_host_init(PCIDevice
*d
)
238 pci_config_set_vendor_id(d
->config
, PCI_VENDOR_ID_APPLE
);
239 pci_config_set_device_id(d
->config
, PCI_DEVICE_ID_APPLE_UNI_N_AGP
);
240 d
->config
[0x08] = 0x00; // revision
241 pci_config_set_class(d
->config
, PCI_CLASS_BRIDGE_HOST
);
242 d
->config
[0x0C] = 0x08; // cache_line_size
243 d
->config
[0x0D] = 0x10; // latency_timer
244 d
->config
[PCI_HEADER_TYPE
] = PCI_HEADER_TYPE_NORMAL
; // header_type
245 // d->config[0x34] = 0x80; // capabilities_pointer
249 static int unin_internal_pci_host_init(PCIDevice
*d
)
251 pci_config_set_vendor_id(d
->config
, PCI_VENDOR_ID_APPLE
);
252 pci_config_set_device_id(d
->config
, PCI_DEVICE_ID_APPLE_UNI_N_I_PCI
);
253 d
->config
[0x08] = 0x00; // revision
254 pci_config_set_class(d
->config
, PCI_CLASS_BRIDGE_HOST
);
255 d
->config
[0x0C] = 0x08; // cache_line_size
256 d
->config
[0x0D] = 0x10; // latency_timer
257 d
->config
[PCI_HEADER_TYPE
] = PCI_HEADER_TYPE_NORMAL
; // header_type
258 d
->config
[0x34] = 0x00; // capabilities_pointer
262 static PCIDeviceInfo unin_main_pci_host_info
= {
263 .qdev
.name
= "uni-north",
264 .qdev
.size
= sizeof(PCIDevice
),
265 .init
= unin_main_pci_host_init
,
268 static PCIDeviceInfo dec_21154_pci_host_info
= {
269 .qdev
.name
= "dec-21154",
270 .qdev
.size
= sizeof(PCIDevice
),
271 .init
= dec_21154_pci_host_init
,
272 .header_type
= PCI_HEADER_TYPE_BRIDGE
,
275 static PCIDeviceInfo unin_agp_pci_host_info
= {
276 .qdev
.name
= "uni-north-agp",
277 .qdev
.size
= sizeof(PCIDevice
),
278 .init
= unin_agp_pci_host_init
,
281 static PCIDeviceInfo unin_internal_pci_host_info
= {
282 .qdev
.name
= "uni-north-pci",
283 .qdev
.size
= sizeof(PCIDevice
),
284 .init
= unin_internal_pci_host_init
,
287 static void unin_register_devices(void)
289 sysbus_register_dev("uni-north", sizeof(UNINState
),
290 pci_unin_main_init_device
);
291 pci_qdev_register(&unin_main_pci_host_info
);
292 sysbus_register_dev("dec-21154", sizeof(UNINState
),
293 pci_dec_21154_init_device
);
294 pci_qdev_register(&dec_21154_pci_host_info
);
295 sysbus_register_dev("uni-north-agp", sizeof(UNINState
),
296 pci_unin_agp_init_device
);
297 pci_qdev_register(&unin_agp_pci_host_info
);
298 sysbus_register_dev("uni-north-pci", sizeof(UNINState
),
299 pci_unin_internal_init_device
);
300 pci_qdev_register(&unin_internal_pci_host_info
);
303 device_init(unin_register_devices
)