pc: reserve more memory for ACPI for new machine types
[qemu.git] / hw / intc / i8259_common.c
blobfbf26e55762f9708cdf6c768ba0d3e95afdd094c
1 /*
2 * QEMU 8259 - common bits of emulated and KVM kernel model
4 * Copyright (c) 2003-2004 Fabrice Bellard
5 * Copyright (c) 2011 Jan Kiszka, Siemens AG
7 * Permission is hereby granted, free of charge, to any person obtaining a copy
8 * of this software and associated documentation files (the "Software"), to deal
9 * in the Software without restriction, including without limitation the rights
10 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
11 * copies of the Software, and to permit persons to whom the Software is
12 * furnished to do so, subject to the following conditions:
14 * The above copyright notice and this permission notice shall be included in
15 * all copies or substantial portions of the Software.
17 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
21 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
22 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
23 * THE SOFTWARE.
25 #include "hw/i386/pc.h"
26 #include "hw/isa/i8259_internal.h"
28 void pic_reset_common(PICCommonState *s)
30 s->last_irr = 0;
31 s->irr &= s->elcr;
32 s->imr = 0;
33 s->isr = 0;
34 s->priority_add = 0;
35 s->irq_base = 0;
36 s->read_reg_select = 0;
37 s->poll = 0;
38 s->special_mask = 0;
39 s->init_state = 0;
40 s->auto_eoi = 0;
41 s->rotate_on_auto_eoi = 0;
42 s->special_fully_nested_mode = 0;
43 s->init4 = 0;
44 s->single_mode = 0;
45 /* Note: ELCR is not reset */
48 static void pic_dispatch_pre_save(void *opaque)
50 PICCommonState *s = opaque;
51 PICCommonClass *info = PIC_COMMON_GET_CLASS(s);
53 if (info->pre_save) {
54 info->pre_save(s);
58 static int pic_dispatch_post_load(void *opaque, int version_id)
60 PICCommonState *s = opaque;
61 PICCommonClass *info = PIC_COMMON_GET_CLASS(s);
63 if (info->post_load) {
64 info->post_load(s);
66 return 0;
69 static void pic_common_realize(DeviceState *dev, Error **errp)
71 PICCommonState *s = PIC_COMMON(dev);
73 isa_register_ioport(NULL, &s->base_io, s->iobase);
74 if (s->elcr_addr != -1) {
75 isa_register_ioport(NULL, &s->elcr_io, s->elcr_addr);
78 qdev_set_legacy_instance_id(dev, s->iobase, 1);
81 ISADevice *i8259_init_chip(const char *name, ISABus *bus, bool master)
83 DeviceState *dev;
84 ISADevice *isadev;
86 isadev = isa_create(bus, name);
87 dev = DEVICE(isadev);
88 qdev_prop_set_uint32(dev, "iobase", master ? 0x20 : 0xa0);
89 qdev_prop_set_uint32(dev, "elcr_addr", master ? 0x4d0 : 0x4d1);
90 qdev_prop_set_uint8(dev, "elcr_mask", master ? 0xf8 : 0xde);
91 qdev_prop_set_bit(dev, "master", master);
92 qdev_init_nofail(dev);
94 return isadev;
97 static const VMStateDescription vmstate_pic_common = {
98 .name = "i8259",
99 .version_id = 1,
100 .minimum_version_id = 1,
101 .pre_save = pic_dispatch_pre_save,
102 .post_load = pic_dispatch_post_load,
103 .fields = (VMStateField[]) {
104 VMSTATE_UINT8(last_irr, PICCommonState),
105 VMSTATE_UINT8(irr, PICCommonState),
106 VMSTATE_UINT8(imr, PICCommonState),
107 VMSTATE_UINT8(isr, PICCommonState),
108 VMSTATE_UINT8(priority_add, PICCommonState),
109 VMSTATE_UINT8(irq_base, PICCommonState),
110 VMSTATE_UINT8(read_reg_select, PICCommonState),
111 VMSTATE_UINT8(poll, PICCommonState),
112 VMSTATE_UINT8(special_mask, PICCommonState),
113 VMSTATE_UINT8(init_state, PICCommonState),
114 VMSTATE_UINT8(auto_eoi, PICCommonState),
115 VMSTATE_UINT8(rotate_on_auto_eoi, PICCommonState),
116 VMSTATE_UINT8(special_fully_nested_mode, PICCommonState),
117 VMSTATE_UINT8(init4, PICCommonState),
118 VMSTATE_UINT8(single_mode, PICCommonState),
119 VMSTATE_UINT8(elcr, PICCommonState),
120 VMSTATE_END_OF_LIST()
124 static Property pic_properties_common[] = {
125 DEFINE_PROP_UINT32("iobase", PICCommonState, iobase, -1),
126 DEFINE_PROP_UINT32("elcr_addr", PICCommonState, elcr_addr, -1),
127 DEFINE_PROP_UINT8("elcr_mask", PICCommonState, elcr_mask, -1),
128 DEFINE_PROP_BIT("master", PICCommonState, master, 0, false),
129 DEFINE_PROP_END_OF_LIST(),
132 static void pic_common_class_init(ObjectClass *klass, void *data)
134 DeviceClass *dc = DEVICE_CLASS(klass);
136 dc->vmsd = &vmstate_pic_common;
137 dc->props = pic_properties_common;
138 dc->realize = pic_common_realize;
140 * Reason: unlike ordinary ISA devices, the PICs need additional
141 * wiring: its IRQ input lines are set up by board code, and the
142 * wiring of the slave to the master is hard-coded in device model
143 * code.
145 dc->cannot_instantiate_with_device_add_yet = true;
148 static const TypeInfo pic_common_type = {
149 .name = TYPE_PIC_COMMON,
150 .parent = TYPE_ISA_DEVICE,
151 .instance_size = sizeof(PICCommonState),
152 .class_size = sizeof(PICCommonClass),
153 .class_init = pic_common_class_init,
154 .abstract = true,
157 static void pic_common_register_types(void)
159 type_register_static(&pic_common_type);
162 type_init(pic_common_register_types)