2 * QEMU PC System Emulator
4 * Copyright (c) 2003-2004 Fabrice Bellard
6 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 * of this software and associated documentation files (the "Software"), to deal
8 * in the Software without restriction, including without limitation the rights
9 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 * copies of the Software, and to permit persons to whom the Software is
11 * furnished to do so, subject to the following conditions:
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
25 #include "qemu/osdep.h"
26 #include "qemu/units.h"
27 #include "hw/i386/x86.h"
28 #include "hw/i386/pc.h"
29 #include "hw/char/serial.h"
30 #include "hw/char/parallel.h"
31 #include "hw/i386/apic.h"
32 #include "hw/i386/topology.h"
33 #include "hw/i386/fw_cfg.h"
34 #include "hw/i386/vmport.h"
35 #include "sysemu/cpus.h"
36 #include "hw/block/fdc.h"
38 #include "hw/pci/pci.h"
39 #include "hw/pci/pci_bus.h"
40 #include "hw/nvram/fw_cfg.h"
41 #include "hw/timer/hpet.h"
42 #include "hw/firmware/smbios.h"
43 #include "hw/loader.h"
45 #include "migration/vmstate.h"
46 #include "multiboot.h"
47 #include "hw/rtc/mc146818rtc.h"
48 #include "hw/intc/i8259.h"
49 #include "hw/dma/i8257.h"
50 #include "hw/timer/i8254.h"
51 #include "hw/input/i8042.h"
53 #include "hw/audio/pcspk.h"
54 #include "hw/pci/msi.h"
55 #include "hw/sysbus.h"
56 #include "sysemu/sysemu.h"
57 #include "sysemu/tcg.h"
58 #include "sysemu/numa.h"
59 #include "sysemu/kvm.h"
60 #include "sysemu/xen.h"
61 #include "sysemu/reset.h"
62 #include "sysemu/runstate.h"
63 #include "kvm/kvm_i386.h"
64 #include "hw/xen/xen.h"
65 #include "hw/xen/start_info.h"
66 #include "ui/qemu-spice.h"
67 #include "exec/memory.h"
68 #include "qemu/bitmap.h"
69 #include "qemu/config-file.h"
70 #include "qemu/error-report.h"
71 #include "qemu/option.h"
72 #include "qemu/cutils.h"
73 #include "hw/acpi/acpi.h"
74 #include "hw/acpi/cpu_hotplug.h"
75 #include "acpi-build.h"
76 #include "hw/mem/pc-dimm.h"
77 #include "hw/mem/nvdimm.h"
78 #include "qapi/error.h"
79 #include "qapi/qapi-visit-common.h"
80 #include "qapi/visitor.h"
81 #include "hw/core/cpu.h"
83 #include "hw/i386/intel_iommu.h"
84 #include "hw/net/ne2000-isa.h"
85 #include "standard-headers/asm-x86/bootparam.h"
86 #include "hw/virtio/virtio-iommu.h"
87 #include "hw/virtio/virtio-pmem-pci.h"
88 #include "hw/virtio/virtio-mem-pci.h"
89 #include "hw/mem/memory-device.h"
90 #include "sysemu/replay.h"
91 #include "qapi/qmp/qerror.h"
92 #include "e820_memory_layout.h"
95 #include CONFIG_DEVICES
97 GlobalProperty pc_compat_6_1
[] = {
98 { TYPE_X86_CPU
, "hv-version-id-build", "0x1bbc" },
99 { TYPE_X86_CPU
, "hv-version-id-major", "0x0006" },
100 { TYPE_X86_CPU
, "hv-version-id-minor", "0x0001" },
101 { "ICH9-LPC", "x-keep-pci-slot-hpc", "false" },
103 const size_t pc_compat_6_1_len
= G_N_ELEMENTS(pc_compat_6_1
);
105 GlobalProperty pc_compat_6_0
[] = {
106 { "qemu64" "-" TYPE_X86_CPU
, "family", "6" },
107 { "qemu64" "-" TYPE_X86_CPU
, "model", "6" },
108 { "qemu64" "-" TYPE_X86_CPU
, "stepping", "3" },
109 { TYPE_X86_CPU
, "x-vendor-cpuid-only", "off" },
110 { "ICH9-LPC", ACPI_PM_PROP_ACPI_PCIHP_BRIDGE
, "off" },
111 { "ICH9-LPC", "x-keep-pci-slot-hpc", "true" },
113 const size_t pc_compat_6_0_len
= G_N_ELEMENTS(pc_compat_6_0
);
115 GlobalProperty pc_compat_5_2
[] = {
116 { "ICH9-LPC", "x-smi-cpu-hotunplug", "off" },
118 const size_t pc_compat_5_2_len
= G_N_ELEMENTS(pc_compat_5_2
);
120 GlobalProperty pc_compat_5_1
[] = {
121 { "ICH9-LPC", "x-smi-cpu-hotplug", "off" },
122 { TYPE_X86_CPU
, "kvm-msi-ext-dest-id", "off" },
124 const size_t pc_compat_5_1_len
= G_N_ELEMENTS(pc_compat_5_1
);
126 GlobalProperty pc_compat_5_0
[] = {
128 const size_t pc_compat_5_0_len
= G_N_ELEMENTS(pc_compat_5_0
);
130 GlobalProperty pc_compat_4_2
[] = {
131 { "mch", "smbase-smram", "off" },
133 const size_t pc_compat_4_2_len
= G_N_ELEMENTS(pc_compat_4_2
);
135 GlobalProperty pc_compat_4_1
[] = {};
136 const size_t pc_compat_4_1_len
= G_N_ELEMENTS(pc_compat_4_1
);
138 GlobalProperty pc_compat_4_0
[] = {};
139 const size_t pc_compat_4_0_len
= G_N_ELEMENTS(pc_compat_4_0
);
141 GlobalProperty pc_compat_3_1
[] = {
142 { "intel-iommu", "dma-drain", "off" },
143 { "Opteron_G3" "-" TYPE_X86_CPU
, "rdtscp", "off" },
144 { "Opteron_G4" "-" TYPE_X86_CPU
, "rdtscp", "off" },
145 { "Opteron_G4" "-" TYPE_X86_CPU
, "npt", "off" },
146 { "Opteron_G4" "-" TYPE_X86_CPU
, "nrip-save", "off" },
147 { "Opteron_G5" "-" TYPE_X86_CPU
, "rdtscp", "off" },
148 { "Opteron_G5" "-" TYPE_X86_CPU
, "npt", "off" },
149 { "Opteron_G5" "-" TYPE_X86_CPU
, "nrip-save", "off" },
150 { "EPYC" "-" TYPE_X86_CPU
, "npt", "off" },
151 { "EPYC" "-" TYPE_X86_CPU
, "nrip-save", "off" },
152 { "EPYC-IBPB" "-" TYPE_X86_CPU
, "npt", "off" },
153 { "EPYC-IBPB" "-" TYPE_X86_CPU
, "nrip-save", "off" },
154 { "Skylake-Client" "-" TYPE_X86_CPU
, "mpx", "on" },
155 { "Skylake-Client-IBRS" "-" TYPE_X86_CPU
, "mpx", "on" },
156 { "Skylake-Server" "-" TYPE_X86_CPU
, "mpx", "on" },
157 { "Skylake-Server-IBRS" "-" TYPE_X86_CPU
, "mpx", "on" },
158 { "Cascadelake-Server" "-" TYPE_X86_CPU
, "mpx", "on" },
159 { "Icelake-Client" "-" TYPE_X86_CPU
, "mpx", "on" },
160 { "Icelake-Server" "-" TYPE_X86_CPU
, "mpx", "on" },
161 { "Cascadelake-Server" "-" TYPE_X86_CPU
, "stepping", "5" },
162 { TYPE_X86_CPU
, "x-intel-pt-auto-level", "off" },
164 const size_t pc_compat_3_1_len
= G_N_ELEMENTS(pc_compat_3_1
);
166 GlobalProperty pc_compat_3_0
[] = {
167 { TYPE_X86_CPU
, "x-hv-synic-kvm-only", "on" },
168 { "Skylake-Server" "-" TYPE_X86_CPU
, "pku", "off" },
169 { "Skylake-Server-IBRS" "-" TYPE_X86_CPU
, "pku", "off" },
171 const size_t pc_compat_3_0_len
= G_N_ELEMENTS(pc_compat_3_0
);
173 GlobalProperty pc_compat_2_12
[] = {
174 { TYPE_X86_CPU
, "legacy-cache", "on" },
175 { TYPE_X86_CPU
, "topoext", "off" },
176 { "EPYC-" TYPE_X86_CPU
, "xlevel", "0x8000000a" },
177 { "EPYC-IBPB-" TYPE_X86_CPU
, "xlevel", "0x8000000a" },
179 const size_t pc_compat_2_12_len
= G_N_ELEMENTS(pc_compat_2_12
);
181 GlobalProperty pc_compat_2_11
[] = {
182 { TYPE_X86_CPU
, "x-migrate-smi-count", "off" },
183 { "Skylake-Server" "-" TYPE_X86_CPU
, "clflushopt", "off" },
185 const size_t pc_compat_2_11_len
= G_N_ELEMENTS(pc_compat_2_11
);
187 GlobalProperty pc_compat_2_10
[] = {
188 { TYPE_X86_CPU
, "x-hv-max-vps", "0x40" },
189 { "i440FX-pcihost", "x-pci-hole64-fix", "off" },
190 { "q35-pcihost", "x-pci-hole64-fix", "off" },
192 const size_t pc_compat_2_10_len
= G_N_ELEMENTS(pc_compat_2_10
);
194 GlobalProperty pc_compat_2_9
[] = {
195 { "mch", "extended-tseg-mbytes", "0" },
197 const size_t pc_compat_2_9_len
= G_N_ELEMENTS(pc_compat_2_9
);
199 GlobalProperty pc_compat_2_8
[] = {
200 { TYPE_X86_CPU
, "tcg-cpuid", "off" },
201 { "kvmclock", "x-mach-use-reliable-get-clock", "off" },
202 { "ICH9-LPC", "x-smi-broadcast", "off" },
203 { TYPE_X86_CPU
, "vmware-cpuid-freq", "off" },
204 { "Haswell-" TYPE_X86_CPU
, "stepping", "1" },
206 const size_t pc_compat_2_8_len
= G_N_ELEMENTS(pc_compat_2_8
);
208 GlobalProperty pc_compat_2_7
[] = {
209 { TYPE_X86_CPU
, "l3-cache", "off" },
210 { TYPE_X86_CPU
, "full-cpuid-auto-level", "off" },
211 { "Opteron_G3" "-" TYPE_X86_CPU
, "family", "15" },
212 { "Opteron_G3" "-" TYPE_X86_CPU
, "model", "6" },
213 { "Opteron_G3" "-" TYPE_X86_CPU
, "stepping", "1" },
214 { "isa-pcspk", "migrate", "off" },
216 const size_t pc_compat_2_7_len
= G_N_ELEMENTS(pc_compat_2_7
);
218 GlobalProperty pc_compat_2_6
[] = {
219 { TYPE_X86_CPU
, "cpuid-0xb", "off" },
220 { "vmxnet3", "romfile", "" },
221 { TYPE_X86_CPU
, "fill-mtrr-mask", "off" },
222 { "apic-common", "legacy-instance-id", "on", }
224 const size_t pc_compat_2_6_len
= G_N_ELEMENTS(pc_compat_2_6
);
226 GlobalProperty pc_compat_2_5
[] = {};
227 const size_t pc_compat_2_5_len
= G_N_ELEMENTS(pc_compat_2_5
);
229 GlobalProperty pc_compat_2_4
[] = {
230 PC_CPU_MODEL_IDS("2.4.0")
231 { "Haswell-" TYPE_X86_CPU
, "abm", "off" },
232 { "Haswell-noTSX-" TYPE_X86_CPU
, "abm", "off" },
233 { "Broadwell-" TYPE_X86_CPU
, "abm", "off" },
234 { "Broadwell-noTSX-" TYPE_X86_CPU
, "abm", "off" },
235 { "host" "-" TYPE_X86_CPU
, "host-cache-info", "on" },
236 { TYPE_X86_CPU
, "check", "off" },
237 { "qemu64" "-" TYPE_X86_CPU
, "sse4a", "on" },
238 { "qemu64" "-" TYPE_X86_CPU
, "abm", "on" },
239 { "qemu64" "-" TYPE_X86_CPU
, "popcnt", "on" },
240 { "qemu32" "-" TYPE_X86_CPU
, "popcnt", "on" },
241 { "Opteron_G2" "-" TYPE_X86_CPU
, "rdtscp", "on" },
242 { "Opteron_G3" "-" TYPE_X86_CPU
, "rdtscp", "on" },
243 { "Opteron_G4" "-" TYPE_X86_CPU
, "rdtscp", "on" },
244 { "Opteron_G5" "-" TYPE_X86_CPU
, "rdtscp", "on", }
246 const size_t pc_compat_2_4_len
= G_N_ELEMENTS(pc_compat_2_4
);
248 GlobalProperty pc_compat_2_3
[] = {
249 PC_CPU_MODEL_IDS("2.3.0")
250 { TYPE_X86_CPU
, "arat", "off" },
251 { "qemu64" "-" TYPE_X86_CPU
, "min-level", "4" },
252 { "kvm64" "-" TYPE_X86_CPU
, "min-level", "5" },
253 { "pentium3" "-" TYPE_X86_CPU
, "min-level", "2" },
254 { "n270" "-" TYPE_X86_CPU
, "min-level", "5" },
255 { "Conroe" "-" TYPE_X86_CPU
, "min-level", "4" },
256 { "Penryn" "-" TYPE_X86_CPU
, "min-level", "4" },
257 { "Nehalem" "-" TYPE_X86_CPU
, "min-level", "4" },
258 { "n270" "-" TYPE_X86_CPU
, "min-xlevel", "0x8000000a" },
259 { "Penryn" "-" TYPE_X86_CPU
, "min-xlevel", "0x8000000a" },
260 { "Conroe" "-" TYPE_X86_CPU
, "min-xlevel", "0x8000000a" },
261 { "Nehalem" "-" TYPE_X86_CPU
, "min-xlevel", "0x8000000a" },
262 { "Westmere" "-" TYPE_X86_CPU
, "min-xlevel", "0x8000000a" },
263 { "SandyBridge" "-" TYPE_X86_CPU
, "min-xlevel", "0x8000000a" },
264 { "IvyBridge" "-" TYPE_X86_CPU
, "min-xlevel", "0x8000000a" },
265 { "Haswell" "-" TYPE_X86_CPU
, "min-xlevel", "0x8000000a" },
266 { "Haswell-noTSX" "-" TYPE_X86_CPU
, "min-xlevel", "0x8000000a" },
267 { "Broadwell" "-" TYPE_X86_CPU
, "min-xlevel", "0x8000000a" },
268 { "Broadwell-noTSX" "-" TYPE_X86_CPU
, "min-xlevel", "0x8000000a" },
269 { TYPE_X86_CPU
, "kvm-no-smi-migration", "on" },
271 const size_t pc_compat_2_3_len
= G_N_ELEMENTS(pc_compat_2_3
);
273 GlobalProperty pc_compat_2_2
[] = {
274 PC_CPU_MODEL_IDS("2.2.0")
275 { "kvm64" "-" TYPE_X86_CPU
, "vme", "off" },
276 { "kvm32" "-" TYPE_X86_CPU
, "vme", "off" },
277 { "Conroe" "-" TYPE_X86_CPU
, "vme", "off" },
278 { "Penryn" "-" TYPE_X86_CPU
, "vme", "off" },
279 { "Nehalem" "-" TYPE_X86_CPU
, "vme", "off" },
280 { "Westmere" "-" TYPE_X86_CPU
, "vme", "off" },
281 { "SandyBridge" "-" TYPE_X86_CPU
, "vme", "off" },
282 { "Haswell" "-" TYPE_X86_CPU
, "vme", "off" },
283 { "Broadwell" "-" TYPE_X86_CPU
, "vme", "off" },
284 { "Opteron_G1" "-" TYPE_X86_CPU
, "vme", "off" },
285 { "Opteron_G2" "-" TYPE_X86_CPU
, "vme", "off" },
286 { "Opteron_G3" "-" TYPE_X86_CPU
, "vme", "off" },
287 { "Opteron_G4" "-" TYPE_X86_CPU
, "vme", "off" },
288 { "Opteron_G5" "-" TYPE_X86_CPU
, "vme", "off" },
289 { "Haswell" "-" TYPE_X86_CPU
, "f16c", "off" },
290 { "Haswell" "-" TYPE_X86_CPU
, "rdrand", "off" },
291 { "Broadwell" "-" TYPE_X86_CPU
, "f16c", "off" },
292 { "Broadwell" "-" TYPE_X86_CPU
, "rdrand", "off" },
294 const size_t pc_compat_2_2_len
= G_N_ELEMENTS(pc_compat_2_2
);
296 GlobalProperty pc_compat_2_1
[] = {
297 PC_CPU_MODEL_IDS("2.1.0")
298 { "coreduo" "-" TYPE_X86_CPU
, "vmx", "on" },
299 { "core2duo" "-" TYPE_X86_CPU
, "vmx", "on" },
301 const size_t pc_compat_2_1_len
= G_N_ELEMENTS(pc_compat_2_1
);
303 GlobalProperty pc_compat_2_0
[] = {
304 PC_CPU_MODEL_IDS("2.0.0")
305 { "virtio-scsi-pci", "any_layout", "off" },
306 { "PIIX4_PM", "memory-hotplug-support", "off" },
307 { "apic", "version", "0x11" },
308 { "nec-usb-xhci", "superspeed-ports-first", "off" },
309 { "nec-usb-xhci", "force-pcie-endcap", "on" },
310 { "pci-serial", "prog_if", "0" },
311 { "pci-serial-2x", "prog_if", "0" },
312 { "pci-serial-4x", "prog_if", "0" },
313 { "virtio-net-pci", "guest_announce", "off" },
314 { "ICH9-LPC", "memory-hotplug-support", "off" },
315 { "xio3130-downstream", COMPAT_PROP_PCP
, "off" },
316 { "ioh3420", COMPAT_PROP_PCP
, "off" },
318 const size_t pc_compat_2_0_len
= G_N_ELEMENTS(pc_compat_2_0
);
320 GlobalProperty pc_compat_1_7
[] = {
321 PC_CPU_MODEL_IDS("1.7.0")
322 { TYPE_USB_DEVICE
, "msos-desc", "no" },
323 { "PIIX4_PM", ACPI_PM_PROP_ACPI_PCIHP_BRIDGE
, "off" },
324 { "hpet", HPET_INTCAP
, "4" },
326 const size_t pc_compat_1_7_len
= G_N_ELEMENTS(pc_compat_1_7
);
328 GlobalProperty pc_compat_1_6
[] = {
329 PC_CPU_MODEL_IDS("1.6.0")
330 { "e1000", "mitigation", "off" },
331 { "qemu64-" TYPE_X86_CPU
, "model", "2" },
332 { "qemu32-" TYPE_X86_CPU
, "model", "3" },
333 { "i440FX-pcihost", "short_root_bus", "1" },
334 { "q35-pcihost", "short_root_bus", "1" },
336 const size_t pc_compat_1_6_len
= G_N_ELEMENTS(pc_compat_1_6
);
338 GlobalProperty pc_compat_1_5
[] = {
339 PC_CPU_MODEL_IDS("1.5.0")
340 { "Conroe-" TYPE_X86_CPU
, "model", "2" },
341 { "Conroe-" TYPE_X86_CPU
, "min-level", "2" },
342 { "Penryn-" TYPE_X86_CPU
, "model", "2" },
343 { "Penryn-" TYPE_X86_CPU
, "min-level", "2" },
344 { "Nehalem-" TYPE_X86_CPU
, "model", "2" },
345 { "Nehalem-" TYPE_X86_CPU
, "min-level", "2" },
346 { "virtio-net-pci", "any_layout", "off" },
347 { TYPE_X86_CPU
, "pmu", "on" },
348 { "i440FX-pcihost", "short_root_bus", "0" },
349 { "q35-pcihost", "short_root_bus", "0" },
351 const size_t pc_compat_1_5_len
= G_N_ELEMENTS(pc_compat_1_5
);
353 GlobalProperty pc_compat_1_4
[] = {
354 PC_CPU_MODEL_IDS("1.4.0")
355 { "scsi-hd", "discard_granularity", "0" },
356 { "scsi-cd", "discard_granularity", "0" },
357 { "ide-hd", "discard_granularity", "0" },
358 { "ide-cd", "discard_granularity", "0" },
359 { "virtio-blk-pci", "discard_granularity", "0" },
360 /* DEV_NVECTORS_UNSPECIFIED as a uint32_t string: */
361 { "virtio-serial-pci", "vectors", "0xFFFFFFFF" },
362 { "virtio-net-pci", "ctrl_guest_offloads", "off" },
363 { "e1000", "romfile", "pxe-e1000.rom" },
364 { "ne2k_pci", "romfile", "pxe-ne2k_pci.rom" },
365 { "pcnet", "romfile", "pxe-pcnet.rom" },
366 { "rtl8139", "romfile", "pxe-rtl8139.rom" },
367 { "virtio-net-pci", "romfile", "pxe-virtio.rom" },
368 { "486-" TYPE_X86_CPU
, "model", "0" },
369 { "n270" "-" TYPE_X86_CPU
, "movbe", "off" },
370 { "Westmere" "-" TYPE_X86_CPU
, "pclmulqdq", "off" },
372 const size_t pc_compat_1_4_len
= G_N_ELEMENTS(pc_compat_1_4
);
374 GSIState
*pc_gsi_create(qemu_irq
**irqs
, bool pci_enabled
)
378 s
= g_new0(GSIState
, 1);
379 if (kvm_ioapic_in_kernel()) {
380 kvm_pc_setup_irq_routing(pci_enabled
);
382 *irqs
= qemu_allocate_irqs(gsi_handler
, s
, GSI_NUM_PINS
);
387 static void ioport80_write(void *opaque
, hwaddr addr
, uint64_t data
,
392 static uint64_t ioport80_read(void *opaque
, hwaddr addr
, unsigned size
)
394 return 0xffffffffffffffffULL
;
397 /* MSDOS compatibility mode FPU exception support */
398 static void ioportF0_write(void *opaque
, hwaddr addr
, uint64_t data
,
406 static uint64_t ioportF0_read(void *opaque
, hwaddr addr
, unsigned size
)
408 return 0xffffffffffffffffULL
;
411 /* PC cmos mappings */
413 #define REG_EQUIPMENT_BYTE 0x14
415 static void cmos_init_hd(ISADevice
*s
, int type_ofs
, int info_ofs
,
416 int16_t cylinders
, int8_t heads
, int8_t sectors
)
418 rtc_set_memory(s
, type_ofs
, 47);
419 rtc_set_memory(s
, info_ofs
, cylinders
);
420 rtc_set_memory(s
, info_ofs
+ 1, cylinders
>> 8);
421 rtc_set_memory(s
, info_ofs
+ 2, heads
);
422 rtc_set_memory(s
, info_ofs
+ 3, 0xff);
423 rtc_set_memory(s
, info_ofs
+ 4, 0xff);
424 rtc_set_memory(s
, info_ofs
+ 5, 0xc0 | ((heads
> 8) << 3));
425 rtc_set_memory(s
, info_ofs
+ 6, cylinders
);
426 rtc_set_memory(s
, info_ofs
+ 7, cylinders
>> 8);
427 rtc_set_memory(s
, info_ofs
+ 8, sectors
);
430 /* convert boot_device letter to something recognizable by the bios */
431 static int boot_device2nibble(char boot_device
)
433 switch(boot_device
) {
436 return 0x01; /* floppy boot */
438 return 0x02; /* hard drive boot */
440 return 0x03; /* CD-ROM boot */
442 return 0x04; /* Network boot */
447 static void set_boot_dev(ISADevice
*s
, const char *boot_device
, Error
**errp
)
449 #define PC_MAX_BOOT_DEVICES 3
450 int nbds
, bds
[3] = { 0, };
453 nbds
= strlen(boot_device
);
454 if (nbds
> PC_MAX_BOOT_DEVICES
) {
455 error_setg(errp
, "Too many boot devices for PC");
458 for (i
= 0; i
< nbds
; i
++) {
459 bds
[i
] = boot_device2nibble(boot_device
[i
]);
461 error_setg(errp
, "Invalid boot device for PC: '%c'",
466 rtc_set_memory(s
, 0x3d, (bds
[1] << 4) | bds
[0]);
467 rtc_set_memory(s
, 0x38, (bds
[2] << 4) | (fd_bootchk
? 0x0 : 0x1));
470 static void pc_boot_set(void *opaque
, const char *boot_device
, Error
**errp
)
472 set_boot_dev(opaque
, boot_device
, errp
);
475 static void pc_cmos_init_floppy(ISADevice
*rtc_state
, ISADevice
*floppy
)
478 FloppyDriveType fd_type
[2] = { FLOPPY_DRIVE_TYPE_NONE
,
479 FLOPPY_DRIVE_TYPE_NONE
};
483 for (i
= 0; i
< 2; i
++) {
484 fd_type
[i
] = isa_fdc_get_drive_type(floppy
, i
);
487 val
= (cmos_get_fd_drive_type(fd_type
[0]) << 4) |
488 cmos_get_fd_drive_type(fd_type
[1]);
489 rtc_set_memory(rtc_state
, 0x10, val
);
491 val
= rtc_get_memory(rtc_state
, REG_EQUIPMENT_BYTE
);
493 if (fd_type
[0] != FLOPPY_DRIVE_TYPE_NONE
) {
496 if (fd_type
[1] != FLOPPY_DRIVE_TYPE_NONE
) {
503 val
|= 0x01; /* 1 drive, ready for boot */
506 val
|= 0x41; /* 2 drives, ready for boot */
509 rtc_set_memory(rtc_state
, REG_EQUIPMENT_BYTE
, val
);
512 typedef struct pc_cmos_init_late_arg
{
513 ISADevice
*rtc_state
;
515 } pc_cmos_init_late_arg
;
517 typedef struct check_fdc_state
{
522 static int check_fdc(Object
*obj
, void *opaque
)
524 CheckFdcState
*state
= opaque
;
527 Error
*local_err
= NULL
;
529 fdc
= object_dynamic_cast(obj
, TYPE_ISA_FDC
);
534 iobase
= object_property_get_uint(obj
, "iobase", &local_err
);
535 if (local_err
|| iobase
!= 0x3f0) {
536 error_free(local_err
);
541 state
->multiple
= true;
543 state
->floppy
= ISA_DEVICE(obj
);
548 static const char * const fdc_container_path
[] = {
549 "/unattached", "/peripheral", "/peripheral-anon"
553 * Locate the FDC at IO address 0x3f0, in order to configure the CMOS registers
556 ISADevice
*pc_find_fdc0(void)
560 CheckFdcState state
= { 0 };
562 for (i
= 0; i
< ARRAY_SIZE(fdc_container_path
); i
++) {
563 container
= container_get(qdev_get_machine(), fdc_container_path
[i
]);
564 object_child_foreach(container
, check_fdc
, &state
);
567 if (state
.multiple
) {
568 warn_report("multiple floppy disk controllers with "
569 "iobase=0x3f0 have been found");
570 error_printf("the one being picked for CMOS setup might not reflect "
577 static void pc_cmos_init_late(void *opaque
)
579 pc_cmos_init_late_arg
*arg
= opaque
;
580 ISADevice
*s
= arg
->rtc_state
;
582 int8_t heads
, sectors
;
587 if (arg
->idebus
[0] && ide_get_geometry(arg
->idebus
[0], 0,
588 &cylinders
, &heads
, §ors
) >= 0) {
589 cmos_init_hd(s
, 0x19, 0x1b, cylinders
, heads
, sectors
);
592 if (arg
->idebus
[0] && ide_get_geometry(arg
->idebus
[0], 1,
593 &cylinders
, &heads
, §ors
) >= 0) {
594 cmos_init_hd(s
, 0x1a, 0x24, cylinders
, heads
, sectors
);
597 rtc_set_memory(s
, 0x12, val
);
600 for (i
= 0; i
< 4; i
++) {
601 /* NOTE: ide_get_geometry() returns the physical
602 geometry. It is always such that: 1 <= sects <= 63, 1
603 <= heads <= 16, 1 <= cylinders <= 16383. The BIOS
604 geometry can be different if a translation is done. */
605 if (arg
->idebus
[i
/ 2] &&
606 ide_get_geometry(arg
->idebus
[i
/ 2], i
% 2,
607 &cylinders
, &heads
, §ors
) >= 0) {
608 trans
= ide_get_bios_chs_trans(arg
->idebus
[i
/ 2], i
% 2) - 1;
609 assert((trans
& ~3) == 0);
610 val
|= trans
<< (i
* 2);
613 rtc_set_memory(s
, 0x39, val
);
615 pc_cmos_init_floppy(s
, pc_find_fdc0());
617 qemu_unregister_reset(pc_cmos_init_late
, opaque
);
620 void pc_cmos_init(PCMachineState
*pcms
,
621 BusState
*idebus0
, BusState
*idebus1
,
625 static pc_cmos_init_late_arg arg
;
626 X86MachineState
*x86ms
= X86_MACHINE(pcms
);
628 /* various important CMOS locations needed by PC/Bochs bios */
631 /* base memory (first MiB) */
632 val
= MIN(x86ms
->below_4g_mem_size
/ KiB
, 640);
633 rtc_set_memory(s
, 0x15, val
);
634 rtc_set_memory(s
, 0x16, val
>> 8);
635 /* extended memory (next 64MiB) */
636 if (x86ms
->below_4g_mem_size
> 1 * MiB
) {
637 val
= (x86ms
->below_4g_mem_size
- 1 * MiB
) / KiB
;
643 rtc_set_memory(s
, 0x17, val
);
644 rtc_set_memory(s
, 0x18, val
>> 8);
645 rtc_set_memory(s
, 0x30, val
);
646 rtc_set_memory(s
, 0x31, val
>> 8);
647 /* memory between 16MiB and 4GiB */
648 if (x86ms
->below_4g_mem_size
> 16 * MiB
) {
649 val
= (x86ms
->below_4g_mem_size
- 16 * MiB
) / (64 * KiB
);
655 rtc_set_memory(s
, 0x34, val
);
656 rtc_set_memory(s
, 0x35, val
>> 8);
657 /* memory above 4GiB */
658 val
= x86ms
->above_4g_mem_size
/ 65536;
659 rtc_set_memory(s
, 0x5b, val
);
660 rtc_set_memory(s
, 0x5c, val
>> 8);
661 rtc_set_memory(s
, 0x5d, val
>> 16);
663 object_property_add_link(OBJECT(pcms
), "rtc_state",
665 (Object
**)&x86ms
->rtc
,
666 object_property_allow_set_link
,
667 OBJ_PROP_LINK_STRONG
);
668 object_property_set_link(OBJECT(pcms
), "rtc_state", OBJECT(s
),
671 set_boot_dev(s
, MACHINE(pcms
)->boot_order
, &error_fatal
);
674 val
|= 0x02; /* FPU is there */
675 val
|= 0x04; /* PS/2 mouse installed */
676 rtc_set_memory(s
, REG_EQUIPMENT_BYTE
, val
);
678 /* hard drives and FDC */
680 arg
.idebus
[0] = idebus0
;
681 arg
.idebus
[1] = idebus1
;
682 qemu_register_reset(pc_cmos_init_late
, &arg
);
685 static void handle_a20_line_change(void *opaque
, int irq
, int level
)
687 X86CPU
*cpu
= opaque
;
689 /* XXX: send to all CPUs ? */
690 /* XXX: add logic to handle multiple A20 line sources */
691 x86_cpu_set_a20(cpu
, level
);
694 #define NE2000_NB_MAX 6
696 static const int ne2000_io
[NE2000_NB_MAX
] = { 0x300, 0x320, 0x340, 0x360,
698 static const int ne2000_irq
[NE2000_NB_MAX
] = { 9, 10, 11, 3, 4, 5 };
700 void pc_init_ne2k_isa(ISABus
*bus
, NICInfo
*nd
)
702 static int nb_ne2k
= 0;
704 if (nb_ne2k
== NE2000_NB_MAX
)
706 isa_ne2000_init(bus
, ne2000_io
[nb_ne2k
],
707 ne2000_irq
[nb_ne2k
], nd
);
711 void pc_acpi_smi_interrupt(void *opaque
, int irq
, int level
)
713 X86CPU
*cpu
= opaque
;
716 cpu_interrupt(CPU(cpu
), CPU_INTERRUPT_SMI
);
721 void pc_machine_done(Notifier
*notifier
, void *data
)
723 PCMachineState
*pcms
= container_of(notifier
,
724 PCMachineState
, machine_done
);
725 X86MachineState
*x86ms
= X86_MACHINE(pcms
);
727 /* set the number of CPUs */
728 x86_rtc_set_cpus_count(x86ms
->rtc
, x86ms
->boot_cpus
);
730 fw_cfg_add_extra_pci_roots(pcms
->bus
, x86ms
->fw_cfg
);
734 fw_cfg_build_smbios(MACHINE(pcms
), x86ms
->fw_cfg
);
735 fw_cfg_build_feature_control(MACHINE(pcms
), x86ms
->fw_cfg
);
736 /* update FW_CFG_NB_CPUS to account for -device added CPUs */
737 fw_cfg_modify_i16(x86ms
->fw_cfg
, FW_CFG_NB_CPUS
, x86ms
->boot_cpus
);
741 if (x86ms
->apic_id_limit
> 255 && !xen_enabled() &&
742 !kvm_irqchip_in_kernel()) {
743 error_report("current -smp configuration requires kernel "
749 void pc_guest_info_init(PCMachineState
*pcms
)
751 X86MachineState
*x86ms
= X86_MACHINE(pcms
);
753 x86ms
->apic_xrupt_override
= true;
754 pcms
->machine_done
.notify
= pc_machine_done
;
755 qemu_add_machine_init_done_notifier(&pcms
->machine_done
);
758 /* setup pci memory address space mapping into system address space */
759 void pc_pci_as_mapping_init(Object
*owner
, MemoryRegion
*system_memory
,
760 MemoryRegion
*pci_address_space
)
762 /* Set to lower priority than RAM */
763 memory_region_add_subregion_overlap(system_memory
, 0x0,
764 pci_address_space
, -1);
767 void xen_load_linux(PCMachineState
*pcms
)
771 PCMachineClass
*pcmc
= PC_MACHINE_GET_CLASS(pcms
);
772 X86MachineState
*x86ms
= X86_MACHINE(pcms
);
774 assert(MACHINE(pcms
)->kernel_filename
!= NULL
);
776 fw_cfg
= fw_cfg_init_io(FW_CFG_IO_BASE
);
777 fw_cfg_add_i16(fw_cfg
, FW_CFG_NB_CPUS
, x86ms
->boot_cpus
);
780 x86_load_linux(x86ms
, fw_cfg
, pcmc
->acpi_data_size
,
782 for (i
= 0; i
< nb_option_roms
; i
++) {
783 assert(!strcmp(option_rom
[i
].name
, "linuxboot.bin") ||
784 !strcmp(option_rom
[i
].name
, "linuxboot_dma.bin") ||
785 !strcmp(option_rom
[i
].name
, "pvh.bin") ||
786 !strcmp(option_rom
[i
].name
, "multiboot.bin") ||
787 !strcmp(option_rom
[i
].name
, "multiboot_dma.bin"));
788 rom_add_option(option_rom
[i
].name
, option_rom
[i
].bootindex
);
790 x86ms
->fw_cfg
= fw_cfg
;
793 #define PC_ROM_MIN_VGA 0xc0000
794 #define PC_ROM_MIN_OPTION 0xc8000
795 #define PC_ROM_MAX 0xe0000
796 #define PC_ROM_ALIGN 0x800
797 #define PC_ROM_SIZE (PC_ROM_MAX - PC_ROM_MIN_VGA)
799 void pc_memory_init(PCMachineState
*pcms
,
800 MemoryRegion
*system_memory
,
801 MemoryRegion
*rom_memory
,
802 MemoryRegion
**ram_memory
)
805 MemoryRegion
*option_rom_mr
;
806 MemoryRegion
*ram_below_4g
, *ram_above_4g
;
808 MachineState
*machine
= MACHINE(pcms
);
809 MachineClass
*mc
= MACHINE_GET_CLASS(machine
);
810 PCMachineClass
*pcmc
= PC_MACHINE_GET_CLASS(pcms
);
811 X86MachineState
*x86ms
= X86_MACHINE(pcms
);
813 assert(machine
->ram_size
== x86ms
->below_4g_mem_size
+
814 x86ms
->above_4g_mem_size
);
816 linux_boot
= (machine
->kernel_filename
!= NULL
);
819 * Split single memory region and use aliases to address portions of it,
820 * done for backwards compatibility with older qemus.
822 *ram_memory
= machine
->ram
;
823 ram_below_4g
= g_malloc(sizeof(*ram_below_4g
));
824 memory_region_init_alias(ram_below_4g
, NULL
, "ram-below-4g", machine
->ram
,
825 0, x86ms
->below_4g_mem_size
);
826 memory_region_add_subregion(system_memory
, 0, ram_below_4g
);
827 e820_add_entry(0, x86ms
->below_4g_mem_size
, E820_RAM
);
828 if (x86ms
->above_4g_mem_size
> 0) {
829 ram_above_4g
= g_malloc(sizeof(*ram_above_4g
));
830 memory_region_init_alias(ram_above_4g
, NULL
, "ram-above-4g",
832 x86ms
->below_4g_mem_size
,
833 x86ms
->above_4g_mem_size
);
834 memory_region_add_subregion(system_memory
, 0x100000000ULL
,
836 e820_add_entry(0x100000000ULL
, x86ms
->above_4g_mem_size
, E820_RAM
);
839 if (pcms
->sgx_epc
.size
!= 0) {
840 e820_add_entry(pcms
->sgx_epc
.base
, pcms
->sgx_epc
.size
, E820_RESERVED
);
843 if (!pcmc
->has_reserved_memory
&&
844 (machine
->ram_slots
||
845 (machine
->maxram_size
> machine
->ram_size
))) {
847 error_report("\"-memory 'slots|maxmem'\" is not supported by: %s",
852 /* always allocate the device memory information */
853 machine
->device_memory
= g_malloc0(sizeof(*machine
->device_memory
));
855 /* initialize device memory address space */
856 if (pcmc
->has_reserved_memory
&&
857 (machine
->ram_size
< machine
->maxram_size
)) {
858 ram_addr_t device_mem_size
= machine
->maxram_size
- machine
->ram_size
;
860 if (machine
->ram_slots
> ACPI_MAX_RAM_SLOTS
) {
861 error_report("unsupported amount of memory slots: %"PRIu64
,
866 if (QEMU_ALIGN_UP(machine
->maxram_size
,
867 TARGET_PAGE_SIZE
) != machine
->maxram_size
) {
868 error_report("maximum memory size must by aligned to multiple of "
869 "%d bytes", TARGET_PAGE_SIZE
);
873 if (pcms
->sgx_epc
.size
!= 0) {
874 machine
->device_memory
->base
= sgx_epc_above_4g_end(&pcms
->sgx_epc
);
876 machine
->device_memory
->base
=
877 0x100000000ULL
+ x86ms
->above_4g_mem_size
;
880 machine
->device_memory
->base
=
881 ROUND_UP(machine
->device_memory
->base
, 1 * GiB
);
883 if (pcmc
->enforce_aligned_dimm
) {
884 /* size device region assuming 1G page max alignment per slot */
885 device_mem_size
+= (1 * GiB
) * machine
->ram_slots
;
888 if ((machine
->device_memory
->base
+ device_mem_size
) <
890 error_report("unsupported amount of maximum memory: " RAM_ADDR_FMT
,
891 machine
->maxram_size
);
895 memory_region_init(&machine
->device_memory
->mr
, OBJECT(pcms
),
896 "device-memory", device_mem_size
);
897 memory_region_add_subregion(system_memory
, machine
->device_memory
->base
,
898 &machine
->device_memory
->mr
);
901 /* Initialize PC system firmware */
902 pc_system_firmware_init(pcms
, rom_memory
);
904 option_rom_mr
= g_malloc(sizeof(*option_rom_mr
));
905 memory_region_init_ram(option_rom_mr
, NULL
, "pc.rom", PC_ROM_SIZE
,
907 if (pcmc
->pci_enabled
) {
908 memory_region_set_readonly(option_rom_mr
, true);
910 memory_region_add_subregion_overlap(rom_memory
,
915 fw_cfg
= fw_cfg_arch_create(machine
,
916 x86ms
->boot_cpus
, x86ms
->apic_id_limit
);
920 if (pcmc
->has_reserved_memory
&& machine
->device_memory
->base
) {
921 uint64_t *val
= g_malloc(sizeof(*val
));
922 PCMachineClass
*pcmc
= PC_MACHINE_GET_CLASS(pcms
);
923 uint64_t res_mem_end
= machine
->device_memory
->base
;
925 if (!pcmc
->broken_reserved_end
) {
926 res_mem_end
+= memory_region_size(&machine
->device_memory
->mr
);
928 *val
= cpu_to_le64(ROUND_UP(res_mem_end
, 1 * GiB
));
929 fw_cfg_add_file(fw_cfg
, "etc/reserved-memory-end", val
, sizeof(*val
));
933 x86_load_linux(x86ms
, fw_cfg
, pcmc
->acpi_data_size
,
937 for (i
= 0; i
< nb_option_roms
; i
++) {
938 rom_add_option(option_rom
[i
].name
, option_rom
[i
].bootindex
);
940 x86ms
->fw_cfg
= fw_cfg
;
942 /* Init default IOAPIC address space */
943 x86ms
->ioapic_as
= &address_space_memory
;
945 /* Init ACPI memory hotplug IO base address */
946 pcms
->memhp_io_base
= ACPI_MEMORY_HOTPLUG_BASE
;
950 * The 64bit pci hole starts after "above 4G RAM" and
951 * potentially the space reserved for memory hotplug.
953 uint64_t pc_pci_hole64_start(void)
955 PCMachineState
*pcms
= PC_MACHINE(qdev_get_machine());
956 PCMachineClass
*pcmc
= PC_MACHINE_GET_CLASS(pcms
);
957 MachineState
*ms
= MACHINE(pcms
);
958 X86MachineState
*x86ms
= X86_MACHINE(pcms
);
959 uint64_t hole64_start
= 0;
961 if (pcmc
->has_reserved_memory
&& ms
->device_memory
->base
) {
962 hole64_start
= ms
->device_memory
->base
;
963 if (!pcmc
->broken_reserved_end
) {
964 hole64_start
+= memory_region_size(&ms
->device_memory
->mr
);
966 } else if (pcms
->sgx_epc
.size
!= 0) {
967 hole64_start
= sgx_epc_above_4g_end(&pcms
->sgx_epc
);
969 hole64_start
= 0x100000000ULL
+ x86ms
->above_4g_mem_size
;
972 return ROUND_UP(hole64_start
, 1 * GiB
);
975 DeviceState
*pc_vga_init(ISABus
*isa_bus
, PCIBus
*pci_bus
)
977 DeviceState
*dev
= NULL
;
979 rom_set_order_override(FW_CFG_ORDER_OVERRIDE_VGA
);
981 PCIDevice
*pcidev
= pci_vga_init(pci_bus
);
982 dev
= pcidev
? &pcidev
->qdev
: NULL
;
983 } else if (isa_bus
) {
984 ISADevice
*isadev
= isa_vga_init(isa_bus
);
985 dev
= isadev
? DEVICE(isadev
) : NULL
;
987 rom_reset_order_override();
991 static const MemoryRegionOps ioport80_io_ops
= {
992 .write
= ioport80_write
,
993 .read
= ioport80_read
,
994 .endianness
= DEVICE_NATIVE_ENDIAN
,
996 .min_access_size
= 1,
997 .max_access_size
= 1,
1001 static const MemoryRegionOps ioportF0_io_ops
= {
1002 .write
= ioportF0_write
,
1003 .read
= ioportF0_read
,
1004 .endianness
= DEVICE_NATIVE_ENDIAN
,
1006 .min_access_size
= 1,
1007 .max_access_size
= 1,
1011 static void pc_superio_init(ISABus
*isa_bus
, bool create_fdctrl
, bool no_vmport
)
1014 DriveInfo
*fd
[MAX_FD
];
1016 ISADevice
*fdc
, *i8042
, *port92
, *vmmouse
;
1018 serial_hds_isa_init(isa_bus
, 0, MAX_ISA_SERIAL_PORTS
);
1019 parallel_hds_isa_init(isa_bus
, MAX_PARALLEL_PORTS
);
1021 for (i
= 0; i
< MAX_FD
; i
++) {
1022 fd
[i
] = drive_get(IF_FLOPPY
, 0, i
);
1023 create_fdctrl
|= !!fd
[i
];
1025 if (create_fdctrl
) {
1026 fdc
= isa_new(TYPE_ISA_FDC
);
1028 isa_realize_and_unref(fdc
, isa_bus
, &error_fatal
);
1029 isa_fdc_init_drives(fdc
, fd
);
1033 i8042
= isa_create_simple(isa_bus
, "i8042");
1035 isa_create_simple(isa_bus
, TYPE_VMPORT
);
1036 vmmouse
= isa_try_new("vmmouse");
1041 object_property_set_link(OBJECT(vmmouse
), "i8042", OBJECT(i8042
),
1043 isa_realize_and_unref(vmmouse
, isa_bus
, &error_fatal
);
1045 port92
= isa_create_simple(isa_bus
, TYPE_PORT92
);
1047 a20_line
= qemu_allocate_irqs(handle_a20_line_change
, first_cpu
, 2);
1048 i8042_setup_a20_line(i8042
, a20_line
[0]);
1049 qdev_connect_gpio_out_named(DEVICE(port92
),
1050 PORT92_A20_LINE
, 0, a20_line
[1]);
1054 void pc_basic_device_init(struct PCMachineState
*pcms
,
1055 ISABus
*isa_bus
, qemu_irq
*gsi
,
1056 ISADevice
**rtc_state
,
1061 DeviceState
*hpet
= NULL
;
1062 int pit_isa_irq
= 0;
1063 qemu_irq pit_alt_irq
= NULL
;
1064 qemu_irq rtc_irq
= NULL
;
1065 ISADevice
*pit
= NULL
;
1066 MemoryRegion
*ioport80_io
= g_new(MemoryRegion
, 1);
1067 MemoryRegion
*ioportF0_io
= g_new(MemoryRegion
, 1);
1069 memory_region_init_io(ioport80_io
, NULL
, &ioport80_io_ops
, NULL
, "ioport80", 1);
1070 memory_region_add_subregion(isa_bus
->address_space_io
, 0x80, ioport80_io
);
1072 memory_region_init_io(ioportF0_io
, NULL
, &ioportF0_io_ops
, NULL
, "ioportF0", 1);
1073 memory_region_add_subregion(isa_bus
->address_space_io
, 0xf0, ioportF0_io
);
1076 * Check if an HPET shall be created.
1078 * Without KVM_CAP_PIT_STATE2, we cannot switch off the in-kernel PIT
1079 * when the HPET wants to take over. Thus we have to disable the latter.
1081 if (pcms
->hpet_enabled
&& (!kvm_irqchip_in_kernel() ||
1082 kvm_has_pit_state2())) {
1083 hpet
= qdev_try_new(TYPE_HPET
);
1085 error_report("couldn't create HPET device");
1089 * For pc-piix-*, hpet's intcap is always IRQ2. For pc-q35-1.7 and
1090 * earlier, use IRQ2 for compat. Otherwise, use IRQ16~23, IRQ8 and
1093 uint8_t compat
= object_property_get_uint(OBJECT(hpet
),
1096 qdev_prop_set_uint32(hpet
, HPET_INTCAP
, hpet_irqs
);
1098 sysbus_realize_and_unref(SYS_BUS_DEVICE(hpet
), &error_fatal
);
1099 sysbus_mmio_map(SYS_BUS_DEVICE(hpet
), 0, HPET_BASE
);
1101 for (i
= 0; i
< GSI_NUM_PINS
; i
++) {
1102 sysbus_connect_irq(SYS_BUS_DEVICE(hpet
), i
, gsi
[i
]);
1105 pit_alt_irq
= qdev_get_gpio_in(hpet
, HPET_LEGACY_PIT_INT
);
1106 rtc_irq
= qdev_get_gpio_in(hpet
, HPET_LEGACY_RTC_INT
);
1108 *rtc_state
= mc146818_rtc_init(isa_bus
, 2000, rtc_irq
);
1110 qemu_register_boot_set(pc_boot_set
, *rtc_state
);
1112 if (!xen_enabled() && pcms
->pit_enabled
) {
1113 if (kvm_pit_in_kernel()) {
1114 pit
= kvm_pit_init(isa_bus
, 0x40);
1116 pit
= i8254_pit_init(isa_bus
, 0x40, pit_isa_irq
, pit_alt_irq
);
1119 /* connect PIT to output control line of the HPET */
1120 qdev_connect_gpio_out(hpet
, 0, qdev_get_gpio_in(DEVICE(pit
), 0));
1122 pcspk_init(pcms
->pcspk
, isa_bus
, pit
);
1125 i8257_dma_init(isa_bus
, 0);
1128 pc_superio_init(isa_bus
, create_fdctrl
, pcms
->vmport
!= ON_OFF_AUTO_ON
);
1131 void pc_nic_init(PCMachineClass
*pcmc
, ISABus
*isa_bus
, PCIBus
*pci_bus
)
1135 rom_set_order_override(FW_CFG_ORDER_OVERRIDE_NIC
);
1136 for (i
= 0; i
< nb_nics
; i
++) {
1137 NICInfo
*nd
= &nd_table
[i
];
1138 const char *model
= nd
->model
? nd
->model
: pcmc
->default_nic_model
;
1140 if (g_str_equal(model
, "ne2k_isa")) {
1141 pc_init_ne2k_isa(isa_bus
, nd
);
1143 pci_nic_init_nofail(nd
, pci_bus
, model
, NULL
);
1146 rom_reset_order_override();
1149 void pc_i8259_create(ISABus
*isa_bus
, qemu_irq
*i8259_irqs
)
1153 if (kvm_pic_in_kernel()) {
1154 i8259
= kvm_i8259_init(isa_bus
);
1155 } else if (xen_enabled()) {
1156 i8259
= xen_interrupt_controller_init();
1158 i8259
= i8259_init(isa_bus
, x86_allocate_cpu_irq());
1161 for (size_t i
= 0; i
< ISA_NUM_IRQS
; i
++) {
1162 i8259_irqs
[i
] = i8259
[i
];
1168 static void pc_memory_pre_plug(HotplugHandler
*hotplug_dev
, DeviceState
*dev
,
1171 const PCMachineState
*pcms
= PC_MACHINE(hotplug_dev
);
1172 const X86MachineState
*x86ms
= X86_MACHINE(hotplug_dev
);
1173 const PCMachineClass
*pcmc
= PC_MACHINE_GET_CLASS(pcms
);
1174 const MachineState
*ms
= MACHINE(hotplug_dev
);
1175 const bool is_nvdimm
= object_dynamic_cast(OBJECT(dev
), TYPE_NVDIMM
);
1176 const uint64_t legacy_align
= TARGET_PAGE_SIZE
;
1177 Error
*local_err
= NULL
;
1180 * When -no-acpi is used with Q35 machine type, no ACPI is built,
1181 * but pcms->acpi_dev is still created. Check !acpi_enabled in
1182 * addition to cover this case.
1184 if (!x86ms
->acpi_dev
|| !x86_machine_is_acpi_enabled(x86ms
)) {
1186 "memory hotplug is not enabled: missing acpi device or acpi disabled");
1190 if (is_nvdimm
&& !ms
->nvdimms_state
->is_enabled
) {
1191 error_setg(errp
, "nvdimm is not enabled: missing 'nvdimm' in '-M'");
1195 hotplug_handler_pre_plug(x86ms
->acpi_dev
, dev
, &local_err
);
1197 error_propagate(errp
, local_err
);
1201 pc_dimm_pre_plug(PC_DIMM(dev
), MACHINE(hotplug_dev
),
1202 pcmc
->enforce_aligned_dimm
? NULL
: &legacy_align
, errp
);
1205 static void pc_memory_plug(HotplugHandler
*hotplug_dev
,
1206 DeviceState
*dev
, Error
**errp
)
1208 PCMachineState
*pcms
= PC_MACHINE(hotplug_dev
);
1209 X86MachineState
*x86ms
= X86_MACHINE(hotplug_dev
);
1210 MachineState
*ms
= MACHINE(hotplug_dev
);
1211 bool is_nvdimm
= object_dynamic_cast(OBJECT(dev
), TYPE_NVDIMM
);
1213 pc_dimm_plug(PC_DIMM(dev
), MACHINE(pcms
));
1216 nvdimm_plug(ms
->nvdimms_state
);
1219 hotplug_handler_plug(x86ms
->acpi_dev
, dev
, &error_abort
);
1222 static void pc_memory_unplug_request(HotplugHandler
*hotplug_dev
,
1223 DeviceState
*dev
, Error
**errp
)
1225 X86MachineState
*x86ms
= X86_MACHINE(hotplug_dev
);
1228 * When -no-acpi is used with Q35 machine type, no ACPI is built,
1229 * but pcms->acpi_dev is still created. Check !acpi_enabled in
1230 * addition to cover this case.
1232 if (!x86ms
->acpi_dev
|| !x86_machine_is_acpi_enabled(x86ms
)) {
1234 "memory hotplug is not enabled: missing acpi device or acpi disabled");
1238 if (object_dynamic_cast(OBJECT(dev
), TYPE_NVDIMM
)) {
1239 error_setg(errp
, "nvdimm device hot unplug is not supported yet.");
1243 hotplug_handler_unplug_request(x86ms
->acpi_dev
, dev
,
1247 static void pc_memory_unplug(HotplugHandler
*hotplug_dev
,
1248 DeviceState
*dev
, Error
**errp
)
1250 PCMachineState
*pcms
= PC_MACHINE(hotplug_dev
);
1251 X86MachineState
*x86ms
= X86_MACHINE(hotplug_dev
);
1252 Error
*local_err
= NULL
;
1254 hotplug_handler_unplug(x86ms
->acpi_dev
, dev
, &local_err
);
1259 pc_dimm_unplug(PC_DIMM(dev
), MACHINE(pcms
));
1260 qdev_unrealize(dev
);
1262 error_propagate(errp
, local_err
);
1265 static void pc_virtio_md_pci_pre_plug(HotplugHandler
*hotplug_dev
,
1266 DeviceState
*dev
, Error
**errp
)
1268 HotplugHandler
*hotplug_dev2
= qdev_get_bus_hotplug_handler(dev
);
1269 Error
*local_err
= NULL
;
1271 if (!hotplug_dev2
&& dev
->hotplugged
) {
1273 * Without a bus hotplug handler, we cannot control the plug/unplug
1274 * order. We should never reach this point when hotplugging on x86,
1275 * however, better add a safety net.
1277 error_setg(errp
, "hotplug of virtio based memory devices not supported"
1282 * First, see if we can plug this memory device at all. If that
1283 * succeeds, branch of to the actual hotplug handler.
1285 memory_device_pre_plug(MEMORY_DEVICE(dev
), MACHINE(hotplug_dev
), NULL
,
1287 if (!local_err
&& hotplug_dev2
) {
1288 hotplug_handler_pre_plug(hotplug_dev2
, dev
, &local_err
);
1290 error_propagate(errp
, local_err
);
1293 static void pc_virtio_md_pci_plug(HotplugHandler
*hotplug_dev
,
1294 DeviceState
*dev
, Error
**errp
)
1296 HotplugHandler
*hotplug_dev2
= qdev_get_bus_hotplug_handler(dev
);
1297 Error
*local_err
= NULL
;
1300 * Plug the memory device first and then branch off to the actual
1301 * hotplug handler. If that one fails, we can easily undo the memory
1304 memory_device_plug(MEMORY_DEVICE(dev
), MACHINE(hotplug_dev
));
1306 hotplug_handler_plug(hotplug_dev2
, dev
, &local_err
);
1308 memory_device_unplug(MEMORY_DEVICE(dev
), MACHINE(hotplug_dev
));
1311 error_propagate(errp
, local_err
);
1314 static void pc_virtio_md_pci_unplug_request(HotplugHandler
*hotplug_dev
,
1315 DeviceState
*dev
, Error
**errp
)
1317 /* We don't support hot unplug of virtio based memory devices */
1318 error_setg(errp
, "virtio based memory devices cannot be unplugged.");
1321 static void pc_virtio_md_pci_unplug(HotplugHandler
*hotplug_dev
,
1322 DeviceState
*dev
, Error
**errp
)
1324 /* We don't support hot unplug of virtio based memory devices */
1327 static void pc_machine_device_pre_plug_cb(HotplugHandler
*hotplug_dev
,
1328 DeviceState
*dev
, Error
**errp
)
1330 if (object_dynamic_cast(OBJECT(dev
), TYPE_PC_DIMM
)) {
1331 pc_memory_pre_plug(hotplug_dev
, dev
, errp
);
1332 } else if (object_dynamic_cast(OBJECT(dev
), TYPE_CPU
)) {
1333 x86_cpu_pre_plug(hotplug_dev
, dev
, errp
);
1334 } else if (object_dynamic_cast(OBJECT(dev
), TYPE_VIRTIO_PMEM_PCI
) ||
1335 object_dynamic_cast(OBJECT(dev
), TYPE_VIRTIO_MEM_PCI
)) {
1336 pc_virtio_md_pci_pre_plug(hotplug_dev
, dev
, errp
);
1337 } else if (object_dynamic_cast(OBJECT(dev
), TYPE_VIRTIO_IOMMU_PCI
)) {
1338 /* Declare the APIC range as the reserved MSI region */
1339 char *resv_prop_str
= g_strdup_printf("0xfee00000:0xfeefffff:%d",
1340 VIRTIO_IOMMU_RESV_MEM_T_MSI
);
1342 object_property_set_uint(OBJECT(dev
), "len-reserved-regions", 1, errp
);
1343 object_property_set_str(OBJECT(dev
), "reserved-regions[0]",
1344 resv_prop_str
, errp
);
1345 g_free(resv_prop_str
);
1348 if (object_dynamic_cast(OBJECT(dev
), TYPE_X86_IOMMU_DEVICE
) ||
1349 object_dynamic_cast(OBJECT(dev
), TYPE_VIRTIO_IOMMU_PCI
)) {
1350 PCMachineState
*pcms
= PC_MACHINE(hotplug_dev
);
1353 error_setg(errp
, "QEMU does not support multiple vIOMMUs "
1361 static void pc_machine_device_plug_cb(HotplugHandler
*hotplug_dev
,
1362 DeviceState
*dev
, Error
**errp
)
1364 if (object_dynamic_cast(OBJECT(dev
), TYPE_PC_DIMM
)) {
1365 pc_memory_plug(hotplug_dev
, dev
, errp
);
1366 } else if (object_dynamic_cast(OBJECT(dev
), TYPE_CPU
)) {
1367 x86_cpu_plug(hotplug_dev
, dev
, errp
);
1368 } else if (object_dynamic_cast(OBJECT(dev
), TYPE_VIRTIO_PMEM_PCI
) ||
1369 object_dynamic_cast(OBJECT(dev
), TYPE_VIRTIO_MEM_PCI
)) {
1370 pc_virtio_md_pci_plug(hotplug_dev
, dev
, errp
);
1374 static void pc_machine_device_unplug_request_cb(HotplugHandler
*hotplug_dev
,
1375 DeviceState
*dev
, Error
**errp
)
1377 if (object_dynamic_cast(OBJECT(dev
), TYPE_PC_DIMM
)) {
1378 pc_memory_unplug_request(hotplug_dev
, dev
, errp
);
1379 } else if (object_dynamic_cast(OBJECT(dev
), TYPE_CPU
)) {
1380 x86_cpu_unplug_request_cb(hotplug_dev
, dev
, errp
);
1381 } else if (object_dynamic_cast(OBJECT(dev
), TYPE_VIRTIO_PMEM_PCI
) ||
1382 object_dynamic_cast(OBJECT(dev
), TYPE_VIRTIO_MEM_PCI
)) {
1383 pc_virtio_md_pci_unplug_request(hotplug_dev
, dev
, errp
);
1385 error_setg(errp
, "acpi: device unplug request for not supported device"
1386 " type: %s", object_get_typename(OBJECT(dev
)));
1390 static void pc_machine_device_unplug_cb(HotplugHandler
*hotplug_dev
,
1391 DeviceState
*dev
, Error
**errp
)
1393 if (object_dynamic_cast(OBJECT(dev
), TYPE_PC_DIMM
)) {
1394 pc_memory_unplug(hotplug_dev
, dev
, errp
);
1395 } else if (object_dynamic_cast(OBJECT(dev
), TYPE_CPU
)) {
1396 x86_cpu_unplug_cb(hotplug_dev
, dev
, errp
);
1397 } else if (object_dynamic_cast(OBJECT(dev
), TYPE_VIRTIO_PMEM_PCI
) ||
1398 object_dynamic_cast(OBJECT(dev
), TYPE_VIRTIO_MEM_PCI
)) {
1399 pc_virtio_md_pci_unplug(hotplug_dev
, dev
, errp
);
1401 error_setg(errp
, "acpi: device unplug for not supported device"
1402 " type: %s", object_get_typename(OBJECT(dev
)));
1406 static HotplugHandler
*pc_get_hotplug_handler(MachineState
*machine
,
1409 if (object_dynamic_cast(OBJECT(dev
), TYPE_PC_DIMM
) ||
1410 object_dynamic_cast(OBJECT(dev
), TYPE_CPU
) ||
1411 object_dynamic_cast(OBJECT(dev
), TYPE_VIRTIO_PMEM_PCI
) ||
1412 object_dynamic_cast(OBJECT(dev
), TYPE_VIRTIO_MEM_PCI
) ||
1413 object_dynamic_cast(OBJECT(dev
), TYPE_VIRTIO_IOMMU_PCI
) ||
1414 object_dynamic_cast(OBJECT(dev
), TYPE_X86_IOMMU_DEVICE
)) {
1415 return HOTPLUG_HANDLER(machine
);
1422 pc_machine_get_device_memory_region_size(Object
*obj
, Visitor
*v
,
1423 const char *name
, void *opaque
,
1426 MachineState
*ms
= MACHINE(obj
);
1429 if (ms
->device_memory
) {
1430 value
= memory_region_size(&ms
->device_memory
->mr
);
1433 visit_type_int(v
, name
, &value
, errp
);
1436 static void pc_machine_get_vmport(Object
*obj
, Visitor
*v
, const char *name
,
1437 void *opaque
, Error
**errp
)
1439 PCMachineState
*pcms
= PC_MACHINE(obj
);
1440 OnOffAuto vmport
= pcms
->vmport
;
1442 visit_type_OnOffAuto(v
, name
, &vmport
, errp
);
1445 static void pc_machine_set_vmport(Object
*obj
, Visitor
*v
, const char *name
,
1446 void *opaque
, Error
**errp
)
1448 PCMachineState
*pcms
= PC_MACHINE(obj
);
1450 visit_type_OnOffAuto(v
, name
, &pcms
->vmport
, errp
);
1453 static bool pc_machine_get_smbus(Object
*obj
, Error
**errp
)
1455 PCMachineState
*pcms
= PC_MACHINE(obj
);
1457 return pcms
->smbus_enabled
;
1460 static void pc_machine_set_smbus(Object
*obj
, bool value
, Error
**errp
)
1462 PCMachineState
*pcms
= PC_MACHINE(obj
);
1464 pcms
->smbus_enabled
= value
;
1467 static bool pc_machine_get_sata(Object
*obj
, Error
**errp
)
1469 PCMachineState
*pcms
= PC_MACHINE(obj
);
1471 return pcms
->sata_enabled
;
1474 static void pc_machine_set_sata(Object
*obj
, bool value
, Error
**errp
)
1476 PCMachineState
*pcms
= PC_MACHINE(obj
);
1478 pcms
->sata_enabled
= value
;
1481 static bool pc_machine_get_pit(Object
*obj
, Error
**errp
)
1483 PCMachineState
*pcms
= PC_MACHINE(obj
);
1485 return pcms
->pit_enabled
;
1488 static void pc_machine_set_pit(Object
*obj
, bool value
, Error
**errp
)
1490 PCMachineState
*pcms
= PC_MACHINE(obj
);
1492 pcms
->pit_enabled
= value
;
1495 static bool pc_machine_get_hpet(Object
*obj
, Error
**errp
)
1497 PCMachineState
*pcms
= PC_MACHINE(obj
);
1499 return pcms
->hpet_enabled
;
1502 static void pc_machine_set_hpet(Object
*obj
, bool value
, Error
**errp
)
1504 PCMachineState
*pcms
= PC_MACHINE(obj
);
1506 pcms
->hpet_enabled
= value
;
1509 static bool pc_machine_get_default_bus_bypass_iommu(Object
*obj
, Error
**errp
)
1511 PCMachineState
*pcms
= PC_MACHINE(obj
);
1513 return pcms
->default_bus_bypass_iommu
;
1516 static void pc_machine_set_default_bus_bypass_iommu(Object
*obj
, bool value
,
1519 PCMachineState
*pcms
= PC_MACHINE(obj
);
1521 pcms
->default_bus_bypass_iommu
= value
;
1524 static void pc_machine_get_max_ram_below_4g(Object
*obj
, Visitor
*v
,
1525 const char *name
, void *opaque
,
1528 PCMachineState
*pcms
= PC_MACHINE(obj
);
1529 uint64_t value
= pcms
->max_ram_below_4g
;
1531 visit_type_size(v
, name
, &value
, errp
);
1534 static void pc_machine_set_max_ram_below_4g(Object
*obj
, Visitor
*v
,
1535 const char *name
, void *opaque
,
1538 PCMachineState
*pcms
= PC_MACHINE(obj
);
1541 if (!visit_type_size(v
, name
, &value
, errp
)) {
1544 if (value
> 4 * GiB
) {
1546 "Machine option 'max-ram-below-4g=%"PRIu64
1547 "' expects size less than or equal to 4G", value
);
1551 if (value
< 1 * MiB
) {
1552 warn_report("Only %" PRIu64
" bytes of RAM below the 4GiB boundary,"
1553 "BIOS may not work with less than 1MiB", value
);
1556 pcms
->max_ram_below_4g
= value
;
1559 static void pc_machine_get_max_fw_size(Object
*obj
, Visitor
*v
,
1560 const char *name
, void *opaque
,
1563 PCMachineState
*pcms
= PC_MACHINE(obj
);
1564 uint64_t value
= pcms
->max_fw_size
;
1566 visit_type_size(v
, name
, &value
, errp
);
1569 static void pc_machine_set_max_fw_size(Object
*obj
, Visitor
*v
,
1570 const char *name
, void *opaque
,
1573 PCMachineState
*pcms
= PC_MACHINE(obj
);
1574 Error
*error
= NULL
;
1577 visit_type_size(v
, name
, &value
, &error
);
1579 error_propagate(errp
, error
);
1584 * We don't have a theoretically justifiable exact lower bound on the base
1585 * address of any flash mapping. In practice, the IO-APIC MMIO range is
1586 * [0xFEE00000..0xFEE01000] -- see IO_APIC_DEFAULT_ADDRESS --, leaving free
1587 * only 18MB-4KB below 4G. For now, restrict the cumulative mapping to 8MB in
1590 if (value
> 16 * MiB
) {
1592 "User specified max allowed firmware size %" PRIu64
" is "
1593 "greater than 16MiB. If combined firwmare size exceeds "
1594 "16MiB the system may not boot, or experience intermittent"
1595 "stability issues.",
1600 pcms
->max_fw_size
= value
;
1604 static void pc_machine_initfn(Object
*obj
)
1606 PCMachineState
*pcms
= PC_MACHINE(obj
);
1608 #ifdef CONFIG_VMPORT
1609 pcms
->vmport
= ON_OFF_AUTO_AUTO
;
1611 pcms
->vmport
= ON_OFF_AUTO_OFF
;
1612 #endif /* CONFIG_VMPORT */
1613 pcms
->max_ram_below_4g
= 0; /* use default */
1614 /* acpi build is enabled by default if machine supports it */
1615 pcms
->acpi_build_enabled
= PC_MACHINE_GET_CLASS(pcms
)->has_acpi_build
;
1616 pcms
->smbus_enabled
= true;
1617 pcms
->sata_enabled
= true;
1618 pcms
->pit_enabled
= true;
1619 pcms
->max_fw_size
= 8 * MiB
;
1621 pcms
->hpet_enabled
= true;
1623 pcms
->default_bus_bypass_iommu
= false;
1625 pc_system_flash_create(pcms
);
1626 pcms
->pcspk
= isa_new(TYPE_PC_SPEAKER
);
1627 object_property_add_alias(OBJECT(pcms
), "pcspk-audiodev",
1628 OBJECT(pcms
->pcspk
), "audiodev");
1631 static void pc_machine_reset(MachineState
*machine
)
1636 qemu_devices_reset();
1638 /* Reset APIC after devices have been reset to cancel
1639 * any changes that qemu_devices_reset() might have done.
1644 if (cpu
->apic_state
) {
1645 device_legacy_reset(cpu
->apic_state
);
1650 static void pc_machine_wakeup(MachineState
*machine
)
1652 cpu_synchronize_all_states();
1653 pc_machine_reset(machine
);
1654 cpu_synchronize_all_post_reset();
1657 static bool pc_hotplug_allowed(MachineState
*ms
, DeviceState
*dev
, Error
**errp
)
1659 X86IOMMUState
*iommu
= x86_iommu_get_default();
1660 IntelIOMMUState
*intel_iommu
;
1663 object_dynamic_cast((Object
*)iommu
, TYPE_INTEL_IOMMU_DEVICE
) &&
1664 object_dynamic_cast((Object
*)dev
, "vfio-pci")) {
1665 intel_iommu
= INTEL_IOMMU_DEVICE(iommu
);
1666 if (!intel_iommu
->caching_mode
) {
1667 error_setg(errp
, "Device assignment is not allowed without "
1668 "enabling caching-mode=on for Intel IOMMU.");
1676 static void pc_machine_class_init(ObjectClass
*oc
, void *data
)
1678 MachineClass
*mc
= MACHINE_CLASS(oc
);
1679 PCMachineClass
*pcmc
= PC_MACHINE_CLASS(oc
);
1680 HotplugHandlerClass
*hc
= HOTPLUG_HANDLER_CLASS(oc
);
1682 pcmc
->pci_enabled
= true;
1683 pcmc
->has_acpi_build
= true;
1684 pcmc
->rsdp_in_ram
= true;
1685 pcmc
->smbios_defaults
= true;
1686 pcmc
->smbios_uuid_encoded
= true;
1687 pcmc
->gigabyte_align
= true;
1688 pcmc
->has_reserved_memory
= true;
1689 pcmc
->kvmclock_enabled
= true;
1690 pcmc
->enforce_aligned_dimm
= true;
1691 /* BIOS ACPI tables: 128K. Other BIOS datastructures: less than 4K reported
1692 * to be used at the moment, 32K should be enough for a while. */
1693 pcmc
->acpi_data_size
= 0x20000 + 0x8000;
1694 pcmc
->pvh_enabled
= true;
1695 pcmc
->kvmclock_create_always
= true;
1696 assert(!mc
->get_hotplug_handler
);
1697 mc
->get_hotplug_handler
= pc_get_hotplug_handler
;
1698 mc
->hotplug_allowed
= pc_hotplug_allowed
;
1699 mc
->cpu_index_to_instance_props
= x86_cpu_index_to_props
;
1700 mc
->get_default_cpu_node_id
= x86_get_default_cpu_node_id
;
1701 mc
->possible_cpu_arch_ids
= x86_possible_cpu_arch_ids
;
1702 mc
->auto_enable_numa_with_memhp
= true;
1703 mc
->auto_enable_numa_with_memdev
= true;
1704 mc
->has_hotpluggable_cpus
= true;
1705 mc
->default_boot_order
= "cad";
1706 mc
->block_default_type
= IF_IDE
;
1708 mc
->reset
= pc_machine_reset
;
1709 mc
->wakeup
= pc_machine_wakeup
;
1710 hc
->pre_plug
= pc_machine_device_pre_plug_cb
;
1711 hc
->plug
= pc_machine_device_plug_cb
;
1712 hc
->unplug_request
= pc_machine_device_unplug_request_cb
;
1713 hc
->unplug
= pc_machine_device_unplug_cb
;
1714 mc
->default_cpu_type
= TARGET_DEFAULT_CPU_TYPE
;
1715 mc
->nvdimm_supported
= true;
1716 mc
->smp_props
.dies_supported
= true;
1717 mc
->default_ram_id
= "pc.ram";
1719 object_class_property_add(oc
, PC_MACHINE_MAX_RAM_BELOW_4G
, "size",
1720 pc_machine_get_max_ram_below_4g
, pc_machine_set_max_ram_below_4g
,
1722 object_class_property_set_description(oc
, PC_MACHINE_MAX_RAM_BELOW_4G
,
1723 "Maximum ram below the 4G boundary (32bit boundary)");
1725 object_class_property_add(oc
, PC_MACHINE_DEVMEM_REGION_SIZE
, "int",
1726 pc_machine_get_device_memory_region_size
, NULL
,
1729 object_class_property_add(oc
, PC_MACHINE_VMPORT
, "OnOffAuto",
1730 pc_machine_get_vmport
, pc_machine_set_vmport
,
1732 object_class_property_set_description(oc
, PC_MACHINE_VMPORT
,
1733 "Enable vmport (pc & q35)");
1735 object_class_property_add_bool(oc
, PC_MACHINE_SMBUS
,
1736 pc_machine_get_smbus
, pc_machine_set_smbus
);
1738 object_class_property_add_bool(oc
, PC_MACHINE_SATA
,
1739 pc_machine_get_sata
, pc_machine_set_sata
);
1741 object_class_property_add_bool(oc
, PC_MACHINE_PIT
,
1742 pc_machine_get_pit
, pc_machine_set_pit
);
1744 object_class_property_add_bool(oc
, "hpet",
1745 pc_machine_get_hpet
, pc_machine_set_hpet
);
1747 object_class_property_add_bool(oc
, "default-bus-bypass-iommu",
1748 pc_machine_get_default_bus_bypass_iommu
,
1749 pc_machine_set_default_bus_bypass_iommu
);
1751 object_class_property_add(oc
, PC_MACHINE_MAX_FW_SIZE
, "size",
1752 pc_machine_get_max_fw_size
, pc_machine_set_max_fw_size
,
1754 object_class_property_set_description(oc
, PC_MACHINE_MAX_FW_SIZE
,
1755 "Maximum combined firmware size");
1758 static const TypeInfo pc_machine_info
= {
1759 .name
= TYPE_PC_MACHINE
,
1760 .parent
= TYPE_X86_MACHINE
,
1762 .instance_size
= sizeof(PCMachineState
),
1763 .instance_init
= pc_machine_initfn
,
1764 .class_size
= sizeof(PCMachineClass
),
1765 .class_init
= pc_machine_class_init
,
1766 .interfaces
= (InterfaceInfo
[]) {
1767 { TYPE_HOTPLUG_HANDLER
},
1772 static void pc_machine_register_types(void)
1774 type_register_static(&pc_machine_info
);
1777 type_init(pc_machine_register_types
)