2 * Alpha emulation cpu definitions for qemu.
4 * Copyright (c) 2007 Jocelyn Mayer
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
16 * You should have received a copy of the GNU Lesser General Public
17 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
20 #if !defined (__CPU_ALPHA_H__)
21 #define __CPU_ALPHA_H__
25 #define TARGET_LONG_BITS 64
27 #define CPUState struct CPUAlphaState
33 #include "softfloat.h"
35 #define TARGET_HAS_ICE 1
37 #define ELF_MACHINE EM_ALPHA
39 #define ICACHE_LINE_SIZE 32
40 #define DCACHE_LINE_SIZE 32
42 #define TARGET_PAGE_BITS 13
46 /* Alpha major type */
52 ALPHA_EV5
= 5, /* 21164 */
53 ALPHA_EV45
= 6, /* 21064A */
54 ALPHA_EV56
= 7, /* 21164A */
65 ALPHA_LCA_1
= 1, /* 21066 */
66 ALPHA_LCA_2
= 2, /* 20166 */
67 ALPHA_LCA_3
= 3, /* 21068 */
68 ALPHA_LCA_4
= 4, /* 21068 */
69 ALPHA_LCA_5
= 5, /* 21066A */
70 ALPHA_LCA_6
= 6, /* 21068A */
75 ALPHA_EV5_1
= 1, /* Rev BA, CA */
76 ALPHA_EV5_2
= 2, /* Rev DA, EA */
77 ALPHA_EV5_3
= 3, /* Pass 3 */
78 ALPHA_EV5_4
= 4, /* Pass 3.2 */
79 ALPHA_EV5_5
= 5, /* Pass 4 */
84 ALPHA_EV45_1
= 1, /* Pass 1 */
85 ALPHA_EV45_2
= 2, /* Pass 1.1 */
86 ALPHA_EV45_3
= 3, /* Pass 2 */
91 ALPHA_EV56_1
= 1, /* Pass 1 */
92 ALPHA_EV56_2
= 2, /* Pass 2 */
96 IMPLVER_2106x
= 0, /* EV4, EV45 & LCA45 */
97 IMPLVER_21164
= 1, /* EV5, EV56 & PCA45 */
98 IMPLVER_21264
= 2, /* EV6, EV67 & EV68x */
99 IMPLVER_21364
= 3, /* EV7 & EV79 */
103 AMASK_BWX
= 0x00000001,
104 AMASK_FIX
= 0x00000002,
105 AMASK_CIX
= 0x00000004,
106 AMASK_MVI
= 0x00000100,
107 AMASK_TRAP
= 0x00000200,
108 AMASK_PREFETCH
= 0x00001000,
112 VAX_ROUND_NORMAL
= 0,
117 IEEE_ROUND_NORMAL
= 0,
124 /* IEEE floating-point operations encoding */
136 FP_ROUND_CHOPPED
= 0x0,
137 FP_ROUND_MINUS
= 0x1,
138 FP_ROUND_NORMAL
= 0x2,
139 FP_ROUND_DYNAMIC
= 0x3,
142 /* Internal processor registers */
143 /* XXX: TOFIX: most of those registers are implementation dependant */
146 IPR_CC
= 0xC0, /* 21264 */
147 IPR_CC_CTL
= 0xC1, /* 21264 */
148 #define IPR_CC_CTL_ENA_SHIFT 32
149 #define IPR_CC_CTL_COUNTER_MASK 0xfffffff0UL
150 IPR_VA
= 0xC2, /* 21264 */
151 IPR_VA_CTL
= 0xC4, /* 21264 */
152 #define IPR_VA_CTL_VA_48_SHIFT 1
153 #define IPR_VA_CTL_VPTB_SHIFT 30
154 IPR_VA_FORM
= 0xC3, /* 21264 */
156 IPR_ITB_TAG
= 0x00, /* 21264 */
157 IPR_ITB_PTE
= 0x01, /* 21264 */
159 IPR_ITB_IA
= 0x03, /* 21264 */
160 IPR_ITB_IS
= 0x04, /* 21264 */
162 IPR_EXC_ADDR
= 0x06, /* 21264 */
163 IPR_IVA_FORM
= 0x07, /* 21264 */
164 IPR_CM
= 0x09, /* 21264 */
165 #define IPR_CM_SHIFT 3
166 #define IPR_CM_MASK (3ULL << IPR_CM_SHIFT) /* 21264 */
167 IPR_IER
= 0x0A, /* 21264 */
168 #define IPR_IER_MASK 0x0000007fffffe000ULL
169 IPR_IER_CM
= 0x0B, /* 21264: = CM | IER */
170 IPR_SIRR
= 0x0C, /* 21264 */
171 #define IPR_SIRR_SHIFT 14
172 #define IPR_SIRR_MASK 0x7fff
173 IPR_ISUM
= 0x0D, /* 21264 */
174 IPR_HW_INT_CLR
= 0x0E, /* 21264 */
178 #define IPR_I_CTL_CHIP_ID_SHIFT 24 /* 21264 */
179 #define IPR_I_CTL_BIST_FAIL (1 << 23) /* 21264 */
180 #define IPR_I_CTL_IC_EN_SHIFT 2 /* 21264 */
181 #define IPR_I_CTL_SDE1_SHIFT 7 /* 21264 */
182 #define IPR_I_CTL_HWE_SHIFT 12 /* 21264 */
183 #define IPR_I_CTL_VA_48_SHIFT 15 /* 21264 */
184 #define IPR_I_CTL_SPE_SHIFT 3 /* 21264 */
185 #define IPR_I_CTL_CALL_PAL_R23_SHIFT 20 /* 21264 */
186 IPR_I_STAT
= 0x16, /* 21264 */
187 IPR_IC_FLUSH
= 0x13, /* 21264 */
188 IPR_IC_FLUSH_ASM
= 0x12, /* 21264 */
192 IPR_PCTX_ASN
= 0x01, /* field */
193 #define IPR_PCTX_ASN_SHIFT 39
194 IPR_PCTX_ASTER
= 0x02, /* field */
195 #define IPR_PCTX_ASTER_SHIFT 5
196 IPR_PCTX_ASTRR
= 0x04, /* field */
197 #define IPR_PCTX_ASTRR_SHIFT 9
198 IPR_PCTX_PPCE
= 0x08, /* field */
199 #define IPR_PCTX_PPCE_SHIFT 1
200 IPR_PCTX_FPE
= 0x10, /* field */
201 #define IPR_PCTX_FPE_SHIFT 2
202 IPR_PCTX_ALL
= 0x5f, /* all fields */
203 IPR_PCTR_CTL
= 0x14, /* 21264 */
205 IPR_DTB_TAG0
= 0x20, /* 21264 */
206 IPR_DTB_TAG1
= 0xA0, /* 21264 */
207 IPR_DTB_PTE0
= 0x21, /* 21264 */
208 IPR_DTB_PTE1
= 0xA1, /* 21264 */
209 IPR_DTB_ALTMODE
= 0xA6,
210 IPR_DTB_ALTMODE0
= 0x26, /* 21264 */
211 #define IPR_DTB_ALTMODE_MASK 3
213 IPR_DTB_IA
= 0xA3, /* 21264 */
216 IPR_DTB_ASN0
= 0x25, /* 21264 */
217 IPR_DTB_ASN1
= 0xA5, /* 21264 */
218 #define IPR_DTB_ASN_SHIFT 56
219 IPR_MM_STAT
= 0x27, /* 21264 */
220 IPR_M_CTL
= 0x28, /* 21264 */
221 #define IPR_M_CTL_SPE_SHIFT 1
222 #define IPR_M_CTL_SPE_MASK 7
223 IPR_DC_CTL
= 0x29, /* 21264 */
224 IPR_DC_STAT
= 0x2A, /* 21264 */
261 typedef struct CPUAlphaState CPUAlphaState
;
263 typedef struct pal_handler_t pal_handler_t
;
264 struct pal_handler_t
{
266 void (*reset
)(CPUAlphaState
*env
);
267 /* Uncorrectable hardware error */
268 void (*machine_check
)(CPUAlphaState
*env
);
269 /* Arithmetic exception */
270 void (*arithmetic
)(CPUAlphaState
*env
);
271 /* Interrupt / correctable hardware error */
272 void (*interrupt
)(CPUAlphaState
*env
);
274 void (*dfault
)(CPUAlphaState
*env
);
276 void (*dtb_miss_pal
)(CPUAlphaState
*env
);
277 /* DTB miss native */
278 void (*dtb_miss_native
)(CPUAlphaState
*env
);
279 /* Unaligned access */
280 void (*unalign
)(CPUAlphaState
*env
);
282 void (*itb_miss
)(CPUAlphaState
*env
);
283 /* Instruction stream access violation */
284 void (*itb_acv
)(CPUAlphaState
*env
);
285 /* Reserved or privileged opcode */
286 void (*opcdec
)(CPUAlphaState
*env
);
287 /* Floating point exception */
288 void (*fen
)(CPUAlphaState
*env
);
289 /* Call pal instruction */
290 void (*call_pal
)(CPUAlphaState
*env
, uint32_t palcode
);
293 #define NB_MMU_MODES 4
295 struct CPUAlphaState
{
298 float_status fp_status
;
303 uint64_t ipr
[IPR_LAST
];
306 int saved_mode
; /* Used for HW_LD / HW_ST */
307 int intr_flag
; /* For RC and RS */
309 #if TARGET_LONG_BITS > HOST_LONG_BITS
310 /* temporary fixed-point registers
311 * used to emulate 64 bits target on 32 bits hosts
316 /* Those resources are used only in Qemu core */
326 pal_handler_t
*pal_handler
;
329 #define cpu_init cpu_alpha_init
330 #define cpu_exec cpu_alpha_exec
331 #define cpu_gen_code cpu_alpha_gen_code
332 #define cpu_signal_handler cpu_alpha_signal_handler
334 /* MMU modes definitions */
335 #define MMU_MODE0_SUFFIX _kernel
336 #define MMU_MODE1_SUFFIX _executive
337 #define MMU_MODE2_SUFFIX _supervisor
338 #define MMU_MODE3_SUFFIX _user
339 #define MMU_USER_IDX 3
340 static inline int cpu_mmu_index (CPUState
*env
)
342 return (env
->ps
>> 3) & 3;
345 #if defined(CONFIG_USER_ONLY)
346 static inline void cpu_clone_regs(CPUState
*env
, target_ulong newsp
)
350 /* FIXME: Zero syscall return value. */
355 #include "exec-all.h"
358 FEATURE_ASN
= 0x00000001,
359 FEATURE_SPS
= 0x00000002,
360 FEATURE_VIRBND
= 0x00000004,
361 FEATURE_TBCHK
= 0x00000008,
368 EXCP_HW_INTERRUPT
= 0x00E0,
369 EXCP_DFAULT
= 0x01E0,
370 EXCP_DTB_MISS_PAL
= 0x09E0,
371 EXCP_ITB_MISS
= 0x03E0,
372 EXCP_ITB_ACV
= 0x07E0,
373 EXCP_DTB_MISS_NATIVE
= 0x08E0,
374 EXCP_UNALIGN
= 0x11E0,
375 EXCP_OPCDEC
= 0x13E0,
377 EXCP_CALL_PAL
= 0x2000,
378 EXCP_CALL_PALP
= 0x3000,
379 EXCP_CALL_PALE
= 0x4000,
380 /* Pseudo exception for console */
381 EXCP_CONSOLE_DISPATCH
= 0x4001,
382 EXCP_CONSOLE_FIXUP
= 0x4002,
385 /* Arithmetic exception */
427 CPUAlphaState
* cpu_alpha_init (const char *cpu_model
);
428 int cpu_alpha_exec(CPUAlphaState
*s
);
429 /* you can call this signal handler from your SIGBUS and SIGSEGV
430 signal handlers to inform the virtual CPU of exceptions. non zero
431 is returned if the signal was handled by the virtual CPU. */
432 int cpu_alpha_signal_handler(int host_signum
, void *pinfo
,
434 int cpu_alpha_handle_mmu_fault (CPUState
*env
, uint64_t address
, int rw
,
435 int mmu_idx
, int is_softmmu
);
436 #define cpu_handle_mmu_fault cpu_alpha_handle_mmu_fault
437 void do_interrupt (CPUState
*env
);
439 int cpu_alpha_mfpr (CPUState
*env
, int iprn
, uint64_t *valp
);
440 int cpu_alpha_mtpr (CPUState
*env
, int iprn
, uint64_t val
, uint64_t *oldvalp
);
441 void pal_init (CPUState
*env
);
442 #if !defined (CONFIG_USER_ONLY)
443 void call_pal (CPUState
*env
);
445 void call_pal (CPUState
*env
, int palcode
);
448 static inline void cpu_pc_from_tb(CPUState
*env
, TranslationBlock
*tb
)
453 static inline void cpu_get_tb_cpu_state(CPUState
*env
, target_ulong
*pc
,
454 target_ulong
*cs_base
, int *flags
)
461 #endif /* !defined (__CPU_ALPHA_H__) */