char/serial: cosmetic fixes.
[qemu.git] / target-mips / helper.c
blob36929ddee71cb2baff8952ff47e56b9a4c96ad0f
1 /*
2 * MIPS emulation helpers for qemu.
4 * Copyright (c) 2004-2005 Jocelyn Mayer
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
16 * You should have received a copy of the GNU Lesser General Public
17 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
19 #include <stdarg.h>
20 #include <stdlib.h>
21 #include <stdio.h>
22 #include <string.h>
23 #include <inttypes.h>
24 #include <signal.h>
26 #include "cpu.h"
28 enum {
29 TLBRET_DIRTY = -4,
30 TLBRET_INVALID = -3,
31 TLBRET_NOMATCH = -2,
32 TLBRET_BADADDR = -1,
33 TLBRET_MATCH = 0
36 #if !defined(CONFIG_USER_ONLY)
38 /* no MMU emulation */
39 int no_mmu_map_address (CPUMIPSState *env, hwaddr *physical, int *prot,
40 target_ulong address, int rw, int access_type)
42 *physical = address;
43 *prot = PAGE_READ | PAGE_WRITE;
44 return TLBRET_MATCH;
47 /* fixed mapping MMU emulation */
48 int fixed_mmu_map_address (CPUMIPSState *env, hwaddr *physical, int *prot,
49 target_ulong address, int rw, int access_type)
51 if (address <= (int32_t)0x7FFFFFFFUL) {
52 if (!(env->CP0_Status & (1 << CP0St_ERL)))
53 *physical = address + 0x40000000UL;
54 else
55 *physical = address;
56 } else if (address <= (int32_t)0xBFFFFFFFUL)
57 *physical = address & 0x1FFFFFFF;
58 else
59 *physical = address;
61 *prot = PAGE_READ | PAGE_WRITE;
62 return TLBRET_MATCH;
65 /* MIPS32/MIPS64 R4000-style MMU emulation */
66 int r4k_map_address (CPUMIPSState *env, hwaddr *physical, int *prot,
67 target_ulong address, int rw, int access_type)
69 uint8_t ASID = env->CP0_EntryHi & 0xFF;
70 int i;
72 for (i = 0; i < env->tlb->tlb_in_use; i++) {
73 r4k_tlb_t *tlb = &env->tlb->mmu.r4k.tlb[i];
74 /* 1k pages are not supported. */
75 target_ulong mask = tlb->PageMask | ~(TARGET_PAGE_MASK << 1);
76 target_ulong tag = address & ~mask;
77 target_ulong VPN = tlb->VPN & ~mask;
78 #if defined(TARGET_MIPS64)
79 tag &= env->SEGMask;
80 #endif
82 /* Check ASID, virtual page number & size */
83 if ((tlb->G == 1 || tlb->ASID == ASID) && VPN == tag) {
84 /* TLB match */
85 int n = !!(address & mask & ~(mask >> 1));
86 /* Check access rights */
87 if (!(n ? tlb->V1 : tlb->V0))
88 return TLBRET_INVALID;
89 if (rw == 0 || (n ? tlb->D1 : tlb->D0)) {
90 *physical = tlb->PFN[n] | (address & (mask >> 1));
91 *prot = PAGE_READ;
92 if (n ? tlb->D1 : tlb->D0)
93 *prot |= PAGE_WRITE;
94 return TLBRET_MATCH;
96 return TLBRET_DIRTY;
99 return TLBRET_NOMATCH;
102 static int get_physical_address (CPUMIPSState *env, hwaddr *physical,
103 int *prot, target_ulong address,
104 int rw, int access_type)
106 /* User mode can only access useg/xuseg */
107 int user_mode = (env->hflags & MIPS_HFLAG_MODE) == MIPS_HFLAG_UM;
108 int supervisor_mode = (env->hflags & MIPS_HFLAG_MODE) == MIPS_HFLAG_SM;
109 int kernel_mode = !user_mode && !supervisor_mode;
110 #if defined(TARGET_MIPS64)
111 int UX = (env->CP0_Status & (1 << CP0St_UX)) != 0;
112 int SX = (env->CP0_Status & (1 << CP0St_SX)) != 0;
113 int KX = (env->CP0_Status & (1 << CP0St_KX)) != 0;
114 #endif
115 int ret = TLBRET_MATCH;
117 #if 0
118 qemu_log("user mode %d h %08x\n", user_mode, env->hflags);
119 #endif
121 if (address <= (int32_t)0x7FFFFFFFUL) {
122 /* useg */
123 if (env->CP0_Status & (1 << CP0St_ERL)) {
124 *physical = address & 0xFFFFFFFF;
125 *prot = PAGE_READ | PAGE_WRITE;
126 } else {
127 ret = env->tlb->map_address(env, physical, prot, address, rw, access_type);
129 #if defined(TARGET_MIPS64)
130 } else if (address < 0x4000000000000000ULL) {
131 /* xuseg */
132 if (UX && address <= (0x3FFFFFFFFFFFFFFFULL & env->SEGMask)) {
133 ret = env->tlb->map_address(env, physical, prot, address, rw, access_type);
134 } else {
135 ret = TLBRET_BADADDR;
137 } else if (address < 0x8000000000000000ULL) {
138 /* xsseg */
139 if ((supervisor_mode || kernel_mode) &&
140 SX && address <= (0x7FFFFFFFFFFFFFFFULL & env->SEGMask)) {
141 ret = env->tlb->map_address(env, physical, prot, address, rw, access_type);
142 } else {
143 ret = TLBRET_BADADDR;
145 } else if (address < 0xC000000000000000ULL) {
146 /* xkphys */
147 if (kernel_mode && KX &&
148 (address & 0x07FFFFFFFFFFFFFFULL) <= env->PAMask) {
149 *physical = address & env->PAMask;
150 *prot = PAGE_READ | PAGE_WRITE;
151 } else {
152 ret = TLBRET_BADADDR;
154 } else if (address < 0xFFFFFFFF80000000ULL) {
155 /* xkseg */
156 if (kernel_mode && KX &&
157 address <= (0xFFFFFFFF7FFFFFFFULL & env->SEGMask)) {
158 ret = env->tlb->map_address(env, physical, prot, address, rw, access_type);
159 } else {
160 ret = TLBRET_BADADDR;
162 #endif
163 } else if (address < (int32_t)0xA0000000UL) {
164 /* kseg0 */
165 if (kernel_mode) {
166 *physical = address - (int32_t)0x80000000UL;
167 *prot = PAGE_READ | PAGE_WRITE;
168 } else {
169 ret = TLBRET_BADADDR;
171 } else if (address < (int32_t)0xC0000000UL) {
172 /* kseg1 */
173 if (kernel_mode) {
174 *physical = address - (int32_t)0xA0000000UL;
175 *prot = PAGE_READ | PAGE_WRITE;
176 } else {
177 ret = TLBRET_BADADDR;
179 } else if (address < (int32_t)0xE0000000UL) {
180 /* sseg (kseg2) */
181 if (supervisor_mode || kernel_mode) {
182 ret = env->tlb->map_address(env, physical, prot, address, rw, access_type);
183 } else {
184 ret = TLBRET_BADADDR;
186 } else {
187 /* kseg3 */
188 /* XXX: debug segment is not emulated */
189 if (kernel_mode) {
190 ret = env->tlb->map_address(env, physical, prot, address, rw, access_type);
191 } else {
192 ret = TLBRET_BADADDR;
195 #if 0
196 qemu_log(TARGET_FMT_lx " %d %d => " TARGET_FMT_lx " %d (%d)\n",
197 address, rw, access_type, *physical, *prot, ret);
198 #endif
200 return ret;
202 #endif
204 static void raise_mmu_exception(CPUMIPSState *env, target_ulong address,
205 int rw, int tlb_error)
207 int exception = 0, error_code = 0;
209 switch (tlb_error) {
210 default:
211 case TLBRET_BADADDR:
212 /* Reference to kernel address from user mode or supervisor mode */
213 /* Reference to supervisor address from user mode */
214 if (rw)
215 exception = EXCP_AdES;
216 else
217 exception = EXCP_AdEL;
218 break;
219 case TLBRET_NOMATCH:
220 /* No TLB match for a mapped address */
221 if (rw)
222 exception = EXCP_TLBS;
223 else
224 exception = EXCP_TLBL;
225 error_code = 1;
226 break;
227 case TLBRET_INVALID:
228 /* TLB match with no valid bit */
229 if (rw)
230 exception = EXCP_TLBS;
231 else
232 exception = EXCP_TLBL;
233 break;
234 case TLBRET_DIRTY:
235 /* TLB match but 'D' bit is cleared */
236 exception = EXCP_LTLBL;
237 break;
240 /* Raise exception */
241 env->CP0_BadVAddr = address;
242 env->CP0_Context = (env->CP0_Context & ~0x007fffff) |
243 ((address >> 9) & 0x007ffff0);
244 env->CP0_EntryHi =
245 (env->CP0_EntryHi & 0xFF) | (address & (TARGET_PAGE_MASK << 1));
246 #if defined(TARGET_MIPS64)
247 env->CP0_EntryHi &= env->SEGMask;
248 env->CP0_XContext = (env->CP0_XContext & ((~0ULL) << (env->SEGBITS - 7))) |
249 ((address & 0xC00000000000ULL) >> (55 - env->SEGBITS)) |
250 ((address & ((1ULL << env->SEGBITS) - 1) & 0xFFFFFFFFFFFFE000ULL) >> 9);
251 #endif
252 env->exception_index = exception;
253 env->error_code = error_code;
256 #if !defined(CONFIG_USER_ONLY)
257 hwaddr cpu_get_phys_page_debug(CPUMIPSState *env, target_ulong addr)
259 hwaddr phys_addr;
260 int prot;
262 if (get_physical_address(env, &phys_addr, &prot, addr, 0, ACCESS_INT) != 0)
263 return -1;
264 return phys_addr;
266 #endif
268 int cpu_mips_handle_mmu_fault (CPUMIPSState *env, target_ulong address, int rw,
269 int mmu_idx)
271 #if !defined(CONFIG_USER_ONLY)
272 hwaddr physical;
273 int prot;
274 int access_type;
275 #endif
276 int ret = 0;
278 #if 0
279 log_cpu_state(env, 0);
280 #endif
281 qemu_log("%s pc " TARGET_FMT_lx " ad " TARGET_FMT_lx " rw %d mmu_idx %d\n",
282 __func__, env->active_tc.PC, address, rw, mmu_idx);
284 rw &= 1;
286 /* data access */
287 #if !defined(CONFIG_USER_ONLY)
288 /* XXX: put correct access by using cpu_restore_state()
289 correctly */
290 access_type = ACCESS_INT;
291 ret = get_physical_address(env, &physical, &prot,
292 address, rw, access_type);
293 qemu_log("%s address=" TARGET_FMT_lx " ret %d physical " TARGET_FMT_plx " prot %d\n",
294 __func__, address, ret, physical, prot);
295 if (ret == TLBRET_MATCH) {
296 tlb_set_page(env, address & TARGET_PAGE_MASK,
297 physical & TARGET_PAGE_MASK, prot | PAGE_EXEC,
298 mmu_idx, TARGET_PAGE_SIZE);
299 ret = 0;
300 } else if (ret < 0)
301 #endif
303 raise_mmu_exception(env, address, rw, ret);
304 ret = 1;
307 return ret;
310 #if !defined(CONFIG_USER_ONLY)
311 hwaddr cpu_mips_translate_address(CPUMIPSState *env, target_ulong address, int rw)
313 hwaddr physical;
314 int prot;
315 int access_type;
316 int ret = 0;
318 rw &= 1;
320 /* data access */
321 access_type = ACCESS_INT;
322 ret = get_physical_address(env, &physical, &prot,
323 address, rw, access_type);
324 if (ret != TLBRET_MATCH) {
325 raise_mmu_exception(env, address, rw, ret);
326 return -1LL;
327 } else {
328 return physical;
331 #endif
333 static const char * const excp_names[EXCP_LAST + 1] = {
334 [EXCP_RESET] = "reset",
335 [EXCP_SRESET] = "soft reset",
336 [EXCP_DSS] = "debug single step",
337 [EXCP_DINT] = "debug interrupt",
338 [EXCP_NMI] = "non-maskable interrupt",
339 [EXCP_MCHECK] = "machine check",
340 [EXCP_EXT_INTERRUPT] = "interrupt",
341 [EXCP_DFWATCH] = "deferred watchpoint",
342 [EXCP_DIB] = "debug instruction breakpoint",
343 [EXCP_IWATCH] = "instruction fetch watchpoint",
344 [EXCP_AdEL] = "address error load",
345 [EXCP_AdES] = "address error store",
346 [EXCP_TLBF] = "TLB refill",
347 [EXCP_IBE] = "instruction bus error",
348 [EXCP_DBp] = "debug breakpoint",
349 [EXCP_SYSCALL] = "syscall",
350 [EXCP_BREAK] = "break",
351 [EXCP_CpU] = "coprocessor unusable",
352 [EXCP_RI] = "reserved instruction",
353 [EXCP_OVERFLOW] = "arithmetic overflow",
354 [EXCP_TRAP] = "trap",
355 [EXCP_FPE] = "floating point",
356 [EXCP_DDBS] = "debug data break store",
357 [EXCP_DWATCH] = "data watchpoint",
358 [EXCP_LTLBL] = "TLB modify",
359 [EXCP_TLBL] = "TLB load",
360 [EXCP_TLBS] = "TLB store",
361 [EXCP_DBE] = "data bus error",
362 [EXCP_DDBL] = "debug data break load",
363 [EXCP_THREAD] = "thread",
364 [EXCP_MDMX] = "MDMX",
365 [EXCP_C2E] = "precise coprocessor 2",
366 [EXCP_CACHE] = "cache error",
369 target_ulong exception_resume_pc (CPUMIPSState *env)
371 target_ulong bad_pc;
372 target_ulong isa_mode;
374 isa_mode = !!(env->hflags & MIPS_HFLAG_M16);
375 bad_pc = env->active_tc.PC | isa_mode;
376 if (env->hflags & MIPS_HFLAG_BMASK) {
377 /* If the exception was raised from a delay slot, come back to
378 the jump. */
379 bad_pc -= (env->hflags & MIPS_HFLAG_B16 ? 2 : 4);
382 return bad_pc;
385 #if !defined(CONFIG_USER_ONLY)
386 static void set_hflags_for_handler (CPUMIPSState *env)
388 /* Exception handlers are entered in 32-bit mode. */
389 env->hflags &= ~(MIPS_HFLAG_M16);
390 /* ...except that microMIPS lets you choose. */
391 if (env->insn_flags & ASE_MICROMIPS) {
392 env->hflags |= (!!(env->CP0_Config3
393 & (1 << CP0C3_ISA_ON_EXC))
394 << MIPS_HFLAG_M16_SHIFT);
397 #endif
399 void mips_cpu_do_interrupt(CPUState *cs)
401 MIPSCPU *cpu = MIPS_CPU(cs);
402 CPUMIPSState *env = &cpu->env;
403 #if !defined(CONFIG_USER_ONLY)
404 target_ulong offset;
405 int cause = -1;
406 const char *name;
408 if (qemu_log_enabled() && env->exception_index != EXCP_EXT_INTERRUPT) {
409 if (env->exception_index < 0 || env->exception_index > EXCP_LAST)
410 name = "unknown";
411 else
412 name = excp_names[env->exception_index];
414 qemu_log("%s enter: PC " TARGET_FMT_lx " EPC " TARGET_FMT_lx " %s exception\n",
415 __func__, env->active_tc.PC, env->CP0_EPC, name);
417 if (env->exception_index == EXCP_EXT_INTERRUPT &&
418 (env->hflags & MIPS_HFLAG_DM))
419 env->exception_index = EXCP_DINT;
420 offset = 0x180;
421 switch (env->exception_index) {
422 case EXCP_DSS:
423 env->CP0_Debug |= 1 << CP0DB_DSS;
424 /* Debug single step cannot be raised inside a delay slot and
425 resume will always occur on the next instruction
426 (but we assume the pc has always been updated during
427 code translation). */
428 env->CP0_DEPC = env->active_tc.PC | !!(env->hflags & MIPS_HFLAG_M16);
429 goto enter_debug_mode;
430 case EXCP_DINT:
431 env->CP0_Debug |= 1 << CP0DB_DINT;
432 goto set_DEPC;
433 case EXCP_DIB:
434 env->CP0_Debug |= 1 << CP0DB_DIB;
435 goto set_DEPC;
436 case EXCP_DBp:
437 env->CP0_Debug |= 1 << CP0DB_DBp;
438 goto set_DEPC;
439 case EXCP_DDBS:
440 env->CP0_Debug |= 1 << CP0DB_DDBS;
441 goto set_DEPC;
442 case EXCP_DDBL:
443 env->CP0_Debug |= 1 << CP0DB_DDBL;
444 set_DEPC:
445 env->CP0_DEPC = exception_resume_pc(env);
446 env->hflags &= ~MIPS_HFLAG_BMASK;
447 enter_debug_mode:
448 env->hflags |= MIPS_HFLAG_DM | MIPS_HFLAG_64 | MIPS_HFLAG_CP0;
449 env->hflags &= ~(MIPS_HFLAG_KSU);
450 /* EJTAG probe trap enable is not implemented... */
451 if (!(env->CP0_Status & (1 << CP0St_EXL)))
452 env->CP0_Cause &= ~(1 << CP0Ca_BD);
453 env->active_tc.PC = (int32_t)0xBFC00480;
454 set_hflags_for_handler(env);
455 break;
456 case EXCP_RESET:
457 cpu_reset(CPU(cpu));
458 break;
459 case EXCP_SRESET:
460 env->CP0_Status |= (1 << CP0St_SR);
461 memset(env->CP0_WatchLo, 0, sizeof(*env->CP0_WatchLo));
462 goto set_error_EPC;
463 case EXCP_NMI:
464 env->CP0_Status |= (1 << CP0St_NMI);
465 set_error_EPC:
466 env->CP0_ErrorEPC = exception_resume_pc(env);
467 env->hflags &= ~MIPS_HFLAG_BMASK;
468 env->CP0_Status |= (1 << CP0St_ERL) | (1 << CP0St_BEV);
469 env->hflags |= MIPS_HFLAG_64 | MIPS_HFLAG_CP0;
470 env->hflags &= ~(MIPS_HFLAG_KSU);
471 if (!(env->CP0_Status & (1 << CP0St_EXL)))
472 env->CP0_Cause &= ~(1 << CP0Ca_BD);
473 env->active_tc.PC = (int32_t)0xBFC00000;
474 set_hflags_for_handler(env);
475 break;
476 case EXCP_EXT_INTERRUPT:
477 cause = 0;
478 if (env->CP0_Cause & (1 << CP0Ca_IV))
479 offset = 0x200;
481 if (env->CP0_Config3 & ((1 << CP0C3_VInt) | (1 << CP0C3_VEIC))) {
482 /* Vectored Interrupts. */
483 unsigned int spacing;
484 unsigned int vector;
485 unsigned int pending = (env->CP0_Cause & CP0Ca_IP_mask) >> 8;
487 pending &= env->CP0_Status >> 8;
488 /* Compute the Vector Spacing. */
489 spacing = (env->CP0_IntCtl >> CP0IntCtl_VS) & ((1 << 6) - 1);
490 spacing <<= 5;
492 if (env->CP0_Config3 & (1 << CP0C3_VInt)) {
493 /* For VInt mode, the MIPS computes the vector internally. */
494 for (vector = 7; vector > 0; vector--) {
495 if (pending & (1 << vector)) {
496 /* Found it. */
497 break;
500 } else {
501 /* For VEIC mode, the external interrupt controller feeds the
502 vector through the CP0Cause IP lines. */
503 vector = pending;
505 offset = 0x200 + vector * spacing;
507 goto set_EPC;
508 case EXCP_LTLBL:
509 cause = 1;
510 goto set_EPC;
511 case EXCP_TLBL:
512 cause = 2;
513 if (env->error_code == 1 && !(env->CP0_Status & (1 << CP0St_EXL))) {
514 #if defined(TARGET_MIPS64)
515 int R = env->CP0_BadVAddr >> 62;
516 int UX = (env->CP0_Status & (1 << CP0St_UX)) != 0;
517 int SX = (env->CP0_Status & (1 << CP0St_SX)) != 0;
518 int KX = (env->CP0_Status & (1 << CP0St_KX)) != 0;
520 if (((R == 0 && UX) || (R == 1 && SX) || (R == 3 && KX)) &&
521 (!(env->insn_flags & (INSN_LOONGSON2E | INSN_LOONGSON2F))))
522 offset = 0x080;
523 else
524 #endif
525 offset = 0x000;
527 goto set_EPC;
528 case EXCP_TLBS:
529 cause = 3;
530 if (env->error_code == 1 && !(env->CP0_Status & (1 << CP0St_EXL))) {
531 #if defined(TARGET_MIPS64)
532 int R = env->CP0_BadVAddr >> 62;
533 int UX = (env->CP0_Status & (1 << CP0St_UX)) != 0;
534 int SX = (env->CP0_Status & (1 << CP0St_SX)) != 0;
535 int KX = (env->CP0_Status & (1 << CP0St_KX)) != 0;
537 if (((R == 0 && UX) || (R == 1 && SX) || (R == 3 && KX)) &&
538 (!(env->insn_flags & (INSN_LOONGSON2E | INSN_LOONGSON2F))))
539 offset = 0x080;
540 else
541 #endif
542 offset = 0x000;
544 goto set_EPC;
545 case EXCP_AdEL:
546 cause = 4;
547 goto set_EPC;
548 case EXCP_AdES:
549 cause = 5;
550 goto set_EPC;
551 case EXCP_IBE:
552 cause = 6;
553 goto set_EPC;
554 case EXCP_DBE:
555 cause = 7;
556 goto set_EPC;
557 case EXCP_SYSCALL:
558 cause = 8;
559 goto set_EPC;
560 case EXCP_BREAK:
561 cause = 9;
562 goto set_EPC;
563 case EXCP_RI:
564 cause = 10;
565 goto set_EPC;
566 case EXCP_CpU:
567 cause = 11;
568 env->CP0_Cause = (env->CP0_Cause & ~(0x3 << CP0Ca_CE)) |
569 (env->error_code << CP0Ca_CE);
570 goto set_EPC;
571 case EXCP_OVERFLOW:
572 cause = 12;
573 goto set_EPC;
574 case EXCP_TRAP:
575 cause = 13;
576 goto set_EPC;
577 case EXCP_FPE:
578 cause = 15;
579 goto set_EPC;
580 case EXCP_C2E:
581 cause = 18;
582 goto set_EPC;
583 case EXCP_MDMX:
584 cause = 22;
585 goto set_EPC;
586 case EXCP_DWATCH:
587 cause = 23;
588 /* XXX: TODO: manage defered watch exceptions */
589 goto set_EPC;
590 case EXCP_MCHECK:
591 cause = 24;
592 goto set_EPC;
593 case EXCP_THREAD:
594 cause = 25;
595 goto set_EPC;
596 case EXCP_DSPDIS:
597 cause = 26;
598 goto set_EPC;
599 case EXCP_CACHE:
600 cause = 30;
601 if (env->CP0_Status & (1 << CP0St_BEV)) {
602 offset = 0x100;
603 } else {
604 offset = 0x20000100;
606 set_EPC:
607 if (!(env->CP0_Status & (1 << CP0St_EXL))) {
608 env->CP0_EPC = exception_resume_pc(env);
609 if (env->hflags & MIPS_HFLAG_BMASK) {
610 env->CP0_Cause |= (1 << CP0Ca_BD);
611 } else {
612 env->CP0_Cause &= ~(1 << CP0Ca_BD);
614 env->CP0_Status |= (1 << CP0St_EXL);
615 env->hflags |= MIPS_HFLAG_64 | MIPS_HFLAG_CP0;
616 env->hflags &= ~(MIPS_HFLAG_KSU);
618 env->hflags &= ~MIPS_HFLAG_BMASK;
619 if (env->CP0_Status & (1 << CP0St_BEV)) {
620 env->active_tc.PC = (int32_t)0xBFC00200;
621 } else {
622 env->active_tc.PC = (int32_t)(env->CP0_EBase & ~0x3ff);
624 env->active_tc.PC += offset;
625 set_hflags_for_handler(env);
626 env->CP0_Cause = (env->CP0_Cause & ~(0x1f << CP0Ca_EC)) | (cause << CP0Ca_EC);
627 break;
628 default:
629 qemu_log("Invalid MIPS exception %d. Exiting\n", env->exception_index);
630 printf("Invalid MIPS exception %d. Exiting\n", env->exception_index);
631 exit(1);
633 if (qemu_log_enabled() && env->exception_index != EXCP_EXT_INTERRUPT) {
634 qemu_log("%s: PC " TARGET_FMT_lx " EPC " TARGET_FMT_lx " cause %d\n"
635 " S %08x C %08x A " TARGET_FMT_lx " D " TARGET_FMT_lx "\n",
636 __func__, env->active_tc.PC, env->CP0_EPC, cause,
637 env->CP0_Status, env->CP0_Cause, env->CP0_BadVAddr,
638 env->CP0_DEPC);
640 #endif
641 env->exception_index = EXCP_NONE;
644 #if !defined(CONFIG_USER_ONLY)
645 void r4k_invalidate_tlb (CPUMIPSState *env, int idx, int use_extra)
647 r4k_tlb_t *tlb;
648 target_ulong addr;
649 target_ulong end;
650 uint8_t ASID = env->CP0_EntryHi & 0xFF;
651 target_ulong mask;
653 tlb = &env->tlb->mmu.r4k.tlb[idx];
654 /* The qemu TLB is flushed when the ASID changes, so no need to
655 flush these entries again. */
656 if (tlb->G == 0 && tlb->ASID != ASID) {
657 return;
660 if (use_extra && env->tlb->tlb_in_use < MIPS_TLB_MAX) {
661 /* For tlbwr, we can shadow the discarded entry into
662 a new (fake) TLB entry, as long as the guest can not
663 tell that it's there. */
664 env->tlb->mmu.r4k.tlb[env->tlb->tlb_in_use] = *tlb;
665 env->tlb->tlb_in_use++;
666 return;
669 /* 1k pages are not supported. */
670 mask = tlb->PageMask | ~(TARGET_PAGE_MASK << 1);
671 if (tlb->V0) {
672 addr = tlb->VPN & ~mask;
673 #if defined(TARGET_MIPS64)
674 if (addr >= (0xFFFFFFFF80000000ULL & env->SEGMask)) {
675 addr |= 0x3FFFFF0000000000ULL;
677 #endif
678 end = addr | (mask >> 1);
679 while (addr < end) {
680 tlb_flush_page (env, addr);
681 addr += TARGET_PAGE_SIZE;
684 if (tlb->V1) {
685 addr = (tlb->VPN & ~mask) | ((mask >> 1) + 1);
686 #if defined(TARGET_MIPS64)
687 if (addr >= (0xFFFFFFFF80000000ULL & env->SEGMask)) {
688 addr |= 0x3FFFFF0000000000ULL;
690 #endif
691 end = addr | mask;
692 while (addr - 1 < end) {
693 tlb_flush_page (env, addr);
694 addr += TARGET_PAGE_SIZE;
698 #endif