2 * TI OMAP processors emulation.
4 * Copyright (C) 2007-2008 Nokia Corporation
5 * Written by Andrzej Zaborowski <andrew@openedhand.com>
7 * This program is free software; you can redistribute it and/or
8 * modify it under the terms of the GNU General Public License as
9 * published by the Free Software Foundation; either version 2 or
10 * (at your option) version 3 of the License.
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
17 * You should have received a copy of the GNU General Public License along
18 * with this program; if not, see <http://www.gnu.org/licenses/>.
24 #include "qemu-timer.h"
25 #include "qemu-char.h"
28 #include "audio/audio.h"
31 struct omap_gp_timer_s
{
39 struct omap_target_agent_s
*ta
;
45 int64_t ticks_per_sec
;
56 gpt_trigger_none
, gpt_trigger_overflow
, gpt_trigger_both
59 gpt_capture_none
, gpt_capture_rising
,
60 gpt_capture_falling
, gpt_capture_both
71 uint32_t capture_val
[2];
75 uint16_t writeh
; /* LSB */
76 uint16_t readh
; /* MSB */
79 #define GPT_TCAR_IT (1 << 2)
80 #define GPT_OVF_IT (1 << 1)
81 #define GPT_MAT_IT (1 << 0)
83 static inline void omap_gp_timer_intr(struct omap_gp_timer_s
*timer
, int it
)
85 if (timer
->it_ena
& it
) {
87 qemu_irq_raise(timer
->irq
);
90 /* Or are the status bits set even when masked?
91 * i.e. is masking applied before or after the status register? */
94 if (timer
->wu_ena
& it
)
95 qemu_irq_pulse(timer
->wkup
);
98 static inline void omap_gp_timer_out(struct omap_gp_timer_s
*timer
, int level
)
100 if (!timer
->inout
&& timer
->out_val
!= level
) {
101 timer
->out_val
= level
;
102 qemu_set_irq(timer
->out
, level
);
106 static inline uint32_t omap_gp_timer_read(struct omap_gp_timer_s
*timer
)
110 if (timer
->st
&& timer
->rate
) {
111 distance
= qemu_get_clock(vm_clock
) - timer
->time
;
112 distance
= muldiv64(distance
, timer
->rate
, timer
->ticks_per_sec
);
114 if (distance
>= 0xffffffff - timer
->val
)
117 return timer
->val
+ distance
;
122 static inline void omap_gp_timer_sync(struct omap_gp_timer_s
*timer
)
125 timer
->val
= omap_gp_timer_read(timer
);
126 timer
->time
= qemu_get_clock(vm_clock
);
130 static inline void omap_gp_timer_update(struct omap_gp_timer_s
*timer
)
132 int64_t expires
, matches
;
134 if (timer
->st
&& timer
->rate
) {
135 expires
= muldiv64(0x100000000ll
- timer
->val
,
136 timer
->ticks_per_sec
, timer
->rate
);
137 qemu_mod_timer(timer
->timer
, timer
->time
+ expires
);
139 if (timer
->ce
&& timer
->match_val
>= timer
->val
) {
140 matches
= muldiv64(timer
->match_val
- timer
->val
,
141 timer
->ticks_per_sec
, timer
->rate
);
142 qemu_mod_timer(timer
->match
, timer
->time
+ matches
);
144 qemu_del_timer(timer
->match
);
146 qemu_del_timer(timer
->timer
);
147 qemu_del_timer(timer
->match
);
148 omap_gp_timer_out(timer
, timer
->scpwm
);
152 static inline void omap_gp_timer_trigger(struct omap_gp_timer_s
*timer
)
155 /* TODO in overflow-and-match mode if the first event to
156 * occur is the match, don't toggle. */
157 omap_gp_timer_out(timer
, !timer
->out_val
);
159 /* TODO inverted pulse on timer->out_val == 1? */
160 qemu_irq_pulse(timer
->out
);
163 static void omap_gp_timer_tick(void *opaque
)
165 struct omap_gp_timer_s
*timer
= (struct omap_gp_timer_s
*) opaque
;
171 timer
->val
= timer
->load_val
;
172 timer
->time
= qemu_get_clock(vm_clock
);
175 if (timer
->trigger
== gpt_trigger_overflow
||
176 timer
->trigger
== gpt_trigger_both
)
177 omap_gp_timer_trigger(timer
);
179 omap_gp_timer_intr(timer
, GPT_OVF_IT
);
180 omap_gp_timer_update(timer
);
183 static void omap_gp_timer_match(void *opaque
)
185 struct omap_gp_timer_s
*timer
= (struct omap_gp_timer_s
*) opaque
;
187 if (timer
->trigger
== gpt_trigger_both
)
188 omap_gp_timer_trigger(timer
);
190 omap_gp_timer_intr(timer
, GPT_MAT_IT
);
193 static void omap_gp_timer_input(void *opaque
, int line
, int on
)
195 struct omap_gp_timer_s
*s
= (struct omap_gp_timer_s
*) opaque
;
198 switch (s
->capture
) {
200 case gpt_capture_none
:
203 case gpt_capture_rising
:
204 trigger
= !s
->in_val
&& on
;
206 case gpt_capture_falling
:
207 trigger
= s
->in_val
&& !on
;
209 case gpt_capture_both
:
210 trigger
= (s
->in_val
== !on
);
215 if (s
->inout
&& trigger
&& s
->capt_num
< 2) {
216 s
->capture_val
[s
->capt_num
] = omap_gp_timer_read(s
);
218 if (s
->capt2
== s
->capt_num
++)
219 omap_gp_timer_intr(s
, GPT_TCAR_IT
);
223 static void omap_gp_timer_clk_update(void *opaque
, int line
, int on
)
225 struct omap_gp_timer_s
*timer
= (struct omap_gp_timer_s
*) opaque
;
227 omap_gp_timer_sync(timer
);
228 timer
->rate
= on
? omap_clk_getrate(timer
->clk
) : 0;
229 omap_gp_timer_update(timer
);
232 static void omap_gp_timer_clk_setup(struct omap_gp_timer_s
*timer
)
234 omap_clk_adduser(timer
->clk
,
235 qemu_allocate_irqs(omap_gp_timer_clk_update
, timer
, 1)[0]);
236 timer
->rate
= omap_clk_getrate(timer
->clk
);
239 static void omap_gp_timer_reset(struct omap_gp_timer_s
*s
)
249 s
->trigger
= gpt_trigger_none
;
250 s
->capture
= gpt_capture_none
;
259 s
->load_val
= 0x00000000;
260 s
->capture_val
[0] = 0x00000000;
261 s
->capture_val
[1] = 0x00000000;
262 s
->match_val
= 0x00000000;
263 omap_gp_timer_update(s
);
266 static uint32_t omap_gp_timer_readw(void *opaque
, target_phys_addr_t addr
)
268 struct omap_gp_timer_s
*s
= (struct omap_gp_timer_s
*) opaque
;
271 case 0x00: /* TIDR */
274 case 0x10: /* TIOCP_CFG */
277 case 0x14: /* TISTAT */
278 /* ??? When's this bit reset? */
279 return 1; /* RESETDONE */
281 case 0x18: /* TISR */
284 case 0x1c: /* TIER */
287 case 0x20: /* TWER */
290 case 0x24: /* TCLR */
291 return (s
->inout
<< 14) |
303 case 0x28: /* TCRR */
304 return omap_gp_timer_read(s
);
306 case 0x2c: /* TLDR */
309 case 0x30: /* TTGR */
312 case 0x34: /* TWPS */
313 return 0x00000000; /* No posted writes pending. */
315 case 0x38: /* TMAR */
318 case 0x3c: /* TCAR1 */
319 return s
->capture_val
[0];
321 case 0x40: /* TSICR */
322 return s
->posted
<< 2;
324 case 0x44: /* TCAR2 */
325 return s
->capture_val
[1];
332 static uint32_t omap_gp_timer_readh(void *opaque
, target_phys_addr_t addr
)
334 struct omap_gp_timer_s
*s
= (struct omap_gp_timer_s
*) opaque
;
340 ret
= omap_gp_timer_readw(opaque
, addr
);
341 s
->readh
= ret
>> 16;
346 static CPUReadMemoryFunc
*omap_gp_timer_readfn
[] = {
347 omap_badwidth_read32
,
352 static void omap_gp_timer_write(void *opaque
, target_phys_addr_t addr
,
355 struct omap_gp_timer_s
*s
= (struct omap_gp_timer_s
*) opaque
;
358 case 0x00: /* TIDR */
359 case 0x14: /* TISTAT */
360 case 0x34: /* TWPS */
361 case 0x3c: /* TCAR1 */
362 case 0x44: /* TCAR2 */
366 case 0x10: /* TIOCP_CFG */
367 s
->config
= value
& 0x33d;
368 if (((value
>> 3) & 3) == 3) /* IDLEMODE */
369 fprintf(stderr
, "%s: illegal IDLEMODE value in TIOCP_CFG\n",
371 if (value
& 2) /* SOFTRESET */
372 omap_gp_timer_reset(s
);
375 case 0x18: /* TISR */
376 if (value
& GPT_TCAR_IT
)
378 if (s
->status
&& !(s
->status
&= ~value
))
379 qemu_irq_lower(s
->irq
);
382 case 0x1c: /* TIER */
383 s
->it_ena
= value
& 7;
386 case 0x20: /* TWER */
387 s
->wu_ena
= value
& 7;
390 case 0x24: /* TCLR */
391 omap_gp_timer_sync(s
);
392 s
->inout
= (value
>> 14) & 1;
393 s
->capt2
= (value
>> 13) & 1;
394 s
->pt
= (value
>> 12) & 1;
395 s
->trigger
= (value
>> 10) & 3;
396 if (s
->capture
== gpt_capture_none
&&
397 ((value
>> 8) & 3) != gpt_capture_none
)
399 s
->capture
= (value
>> 8) & 3;
400 s
->scpwm
= (value
>> 7) & 1;
401 s
->ce
= (value
>> 6) & 1;
402 s
->pre
= (value
>> 5) & 1;
403 s
->ptv
= (value
>> 2) & 7;
404 s
->ar
= (value
>> 1) & 1;
405 s
->st
= (value
>> 0) & 1;
406 if (s
->inout
&& s
->trigger
!= gpt_trigger_none
)
407 fprintf(stderr
, "%s: GP timer pin must be an output "
408 "for this trigger mode\n", __FUNCTION__
);
409 if (!s
->inout
&& s
->capture
!= gpt_capture_none
)
410 fprintf(stderr
, "%s: GP timer pin must be an input "
411 "for this capture mode\n", __FUNCTION__
);
412 if (s
->trigger
== gpt_trigger_none
)
413 omap_gp_timer_out(s
, s
->scpwm
);
414 /* TODO: make sure this doesn't overflow 32-bits */
415 s
->ticks_per_sec
= ticks_per_sec
<< (s
->pre
? s
->ptv
+ 1 : 0);
416 omap_gp_timer_update(s
);
419 case 0x28: /* TCRR */
420 s
->time
= qemu_get_clock(vm_clock
);
422 omap_gp_timer_update(s
);
425 case 0x2c: /* TLDR */
429 case 0x30: /* TTGR */
430 s
->time
= qemu_get_clock(vm_clock
);
431 s
->val
= s
->load_val
;
432 omap_gp_timer_update(s
);
435 case 0x38: /* TMAR */
436 omap_gp_timer_sync(s
);
437 s
->match_val
= value
;
438 omap_gp_timer_update(s
);
441 case 0x40: /* TSICR */
442 s
->posted
= (value
>> 2) & 1;
443 if (value
& 2) /* How much exactly are we supposed to reset? */
444 omap_gp_timer_reset(s
);
452 static void omap_gp_timer_writeh(void *opaque
, target_phys_addr_t addr
,
455 struct omap_gp_timer_s
*s
= (struct omap_gp_timer_s
*) opaque
;
458 return omap_gp_timer_write(opaque
, addr
, (value
<< 16) | s
->writeh
);
460 s
->writeh
= (uint16_t) value
;
463 static CPUWriteMemoryFunc
*omap_gp_timer_writefn
[] = {
464 omap_badwidth_write32
,
465 omap_gp_timer_writeh
,
469 struct omap_gp_timer_s
*omap_gp_timer_init(struct omap_target_agent_s
*ta
,
470 qemu_irq irq
, omap_clk fclk
, omap_clk iclk
)
473 struct omap_gp_timer_s
*s
= (struct omap_gp_timer_s
*)
474 qemu_mallocz(sizeof(struct omap_gp_timer_s
));
479 s
->timer
= qemu_new_timer(vm_clock
, omap_gp_timer_tick
, s
);
480 s
->match
= qemu_new_timer(vm_clock
, omap_gp_timer_match
, s
);
481 s
->in
= qemu_allocate_irqs(omap_gp_timer_input
, s
, 1)[0];
482 omap_gp_timer_reset(s
);
483 omap_gp_timer_clk_setup(s
);
485 iomemtype
= l4_register_io_memory(omap_gp_timer_readfn
,
486 omap_gp_timer_writefn
, s
);
487 omap_l4_attach(ta
, 0, iomemtype
);
492 /* 32-kHz Sync Timer of the OMAP2 */
493 static uint32_t omap_synctimer_read(struct omap_synctimer_s
*s
) {
494 return muldiv64(qemu_get_clock(vm_clock
), 0x8000, ticks_per_sec
);
497 static void omap_synctimer_reset(struct omap_synctimer_s
*s
)
499 s
->val
= omap_synctimer_read(s
);
502 static uint32_t omap_synctimer_readw(void *opaque
, target_phys_addr_t addr
)
504 struct omap_synctimer_s
*s
= (struct omap_synctimer_s
*) opaque
;
507 case 0x00: /* 32KSYNCNT_REV */
511 return omap_synctimer_read(s
) - s
->val
;
518 static uint32_t omap_synctimer_readh(void *opaque
, target_phys_addr_t addr
)
520 struct omap_synctimer_s
*s
= (struct omap_synctimer_s
*) opaque
;
526 ret
= omap_synctimer_readw(opaque
, addr
);
527 s
->readh
= ret
>> 16;
532 static CPUReadMemoryFunc
*omap_synctimer_readfn
[] = {
533 omap_badwidth_read32
,
534 omap_synctimer_readh
,
535 omap_synctimer_readw
,
538 static void omap_synctimer_write(void *opaque
, target_phys_addr_t addr
,
544 static CPUWriteMemoryFunc
*omap_synctimer_writefn
[] = {
545 omap_badwidth_write32
,
546 omap_synctimer_write
,
547 omap_synctimer_write
,
550 void omap_synctimer_init(struct omap_target_agent_s
*ta
,
551 struct omap_mpu_state_s
*mpu
, omap_clk fclk
, omap_clk iclk
)
553 struct omap_synctimer_s
*s
= &mpu
->synctimer
;
555 omap_synctimer_reset(s
);
556 omap_l4_attach(ta
, 0, l4_register_io_memory(
557 omap_synctimer_readfn
, omap_synctimer_writefn
, s
));
560 /* General-Purpose Interface of OMAP2 */
561 struct omap2_gpio_s
{
565 qemu_irq handler
[32];
580 static inline void omap_gpio_module_int_update(struct omap2_gpio_s
*s
,
583 qemu_set_irq(s
->irq
[line
], s
->ints
[line
] & s
->mask
[line
]);
586 static void omap_gpio_module_wake(struct omap2_gpio_s
*s
, int line
)
588 if (!(s
->config
[0] & (1 << 2))) /* ENAWAKEUP */
590 if (!(s
->config
[0] & (3 << 3))) /* Force Idle */
592 if (!(s
->wumask
& (1 << line
)))
595 qemu_irq_raise(s
->wkup
);
598 static inline void omap_gpio_module_out_update(struct omap2_gpio_s
*s
,
605 while ((ln
= ffs(diff
))) {
607 qemu_set_irq(s
->handler
[ln
], (s
->outputs
>> ln
) & 1);
612 static void omap_gpio_module_level_update(struct omap2_gpio_s
*s
, int line
)
614 s
->ints
[line
] |= s
->dir
&
615 ((s
->inputs
& s
->level
[1]) | (~s
->inputs
& s
->level
[0]));
616 omap_gpio_module_int_update(s
, line
);
619 static inline void omap_gpio_module_int(struct omap2_gpio_s
*s
, int line
)
621 s
->ints
[0] |= 1 << line
;
622 omap_gpio_module_int_update(s
, 0);
623 s
->ints
[1] |= 1 << line
;
624 omap_gpio_module_int_update(s
, 1);
625 omap_gpio_module_wake(s
, line
);
628 static void omap_gpio_module_set(void *opaque
, int line
, int level
)
630 struct omap2_gpio_s
*s
= (struct omap2_gpio_s
*) opaque
;
633 if (s
->dir
& (1 << line
) & ((~s
->inputs
& s
->edge
[0]) | s
->level
[1]))
634 omap_gpio_module_int(s
, line
);
635 s
->inputs
|= 1 << line
;
637 if (s
->dir
& (1 << line
) & ((s
->inputs
& s
->edge
[1]) | s
->level
[0]))
638 omap_gpio_module_int(s
, line
);
639 s
->inputs
&= ~(1 << line
);
643 static void omap_gpio_module_reset(struct omap2_gpio_s
*s
)
661 static uint32_t omap_gpio_module_read(void *opaque
, target_phys_addr_t addr
)
663 struct omap2_gpio_s
*s
= (struct omap2_gpio_s
*) opaque
;
666 case 0x00: /* GPIO_REVISION */
669 case 0x10: /* GPIO_SYSCONFIG */
672 case 0x14: /* GPIO_SYSSTATUS */
675 case 0x18: /* GPIO_IRQSTATUS1 */
678 case 0x1c: /* GPIO_IRQENABLE1 */
679 case 0x60: /* GPIO_CLEARIRQENABLE1 */
680 case 0x64: /* GPIO_SETIRQENABLE1 */
683 case 0x20: /* GPIO_WAKEUPENABLE */
684 case 0x80: /* GPIO_CLEARWKUENA */
685 case 0x84: /* GPIO_SETWKUENA */
688 case 0x28: /* GPIO_IRQSTATUS2 */
691 case 0x2c: /* GPIO_IRQENABLE2 */
692 case 0x70: /* GPIO_CLEARIRQENABLE2 */
693 case 0x74: /* GPIO_SETIREQNEABLE2 */
696 case 0x30: /* GPIO_CTRL */
699 case 0x34: /* GPIO_OE */
702 case 0x38: /* GPIO_DATAIN */
705 case 0x3c: /* GPIO_DATAOUT */
706 case 0x90: /* GPIO_CLEARDATAOUT */
707 case 0x94: /* GPIO_SETDATAOUT */
710 case 0x40: /* GPIO_LEVELDETECT0 */
713 case 0x44: /* GPIO_LEVELDETECT1 */
716 case 0x48: /* GPIO_RISINGDETECT */
719 case 0x4c: /* GPIO_FALLINGDETECT */
722 case 0x50: /* GPIO_DEBOUNCENABLE */
725 case 0x54: /* GPIO_DEBOUNCINGTIME */
733 static void omap_gpio_module_write(void *opaque
, target_phys_addr_t addr
,
736 struct omap2_gpio_s
*s
= (struct omap2_gpio_s
*) opaque
;
741 case 0x00: /* GPIO_REVISION */
742 case 0x14: /* GPIO_SYSSTATUS */
743 case 0x38: /* GPIO_DATAIN */
747 case 0x10: /* GPIO_SYSCONFIG */
748 if (((value
>> 3) & 3) == 3)
749 fprintf(stderr
, "%s: bad IDLEMODE value\n", __FUNCTION__
);
751 omap_gpio_module_reset(s
);
752 s
->config
[0] = value
& 0x1d;
755 case 0x18: /* GPIO_IRQSTATUS1 */
756 if (s
->ints
[0] & value
) {
757 s
->ints
[0] &= ~value
;
758 omap_gpio_module_level_update(s
, 0);
762 case 0x1c: /* GPIO_IRQENABLE1 */
764 omap_gpio_module_int_update(s
, 0);
767 case 0x20: /* GPIO_WAKEUPENABLE */
771 case 0x28: /* GPIO_IRQSTATUS2 */
772 if (s
->ints
[1] & value
) {
773 s
->ints
[1] &= ~value
;
774 omap_gpio_module_level_update(s
, 1);
778 case 0x2c: /* GPIO_IRQENABLE2 */
780 omap_gpio_module_int_update(s
, 1);
783 case 0x30: /* GPIO_CTRL */
784 s
->config
[1] = value
& 7;
787 case 0x34: /* GPIO_OE */
788 diff
= s
->outputs
& (s
->dir
^ value
);
791 value
= s
->outputs
& ~s
->dir
;
792 while ((ln
= ffs(diff
))) {
793 diff
&= ~(1 <<-- ln
);
794 qemu_set_irq(s
->handler
[ln
], (value
>> ln
) & 1);
797 omap_gpio_module_level_update(s
, 0);
798 omap_gpio_module_level_update(s
, 1);
801 case 0x3c: /* GPIO_DATAOUT */
802 omap_gpio_module_out_update(s
, s
->outputs
^ value
);
805 case 0x40: /* GPIO_LEVELDETECT0 */
807 omap_gpio_module_level_update(s
, 0);
808 omap_gpio_module_level_update(s
, 1);
811 case 0x44: /* GPIO_LEVELDETECT1 */
813 omap_gpio_module_level_update(s
, 0);
814 omap_gpio_module_level_update(s
, 1);
817 case 0x48: /* GPIO_RISINGDETECT */
821 case 0x4c: /* GPIO_FALLINGDETECT */
825 case 0x50: /* GPIO_DEBOUNCENABLE */
829 case 0x54: /* GPIO_DEBOUNCINGTIME */
833 case 0x60: /* GPIO_CLEARIRQENABLE1 */
834 s
->mask
[0] &= ~value
;
835 omap_gpio_module_int_update(s
, 0);
838 case 0x64: /* GPIO_SETIRQENABLE1 */
840 omap_gpio_module_int_update(s
, 0);
843 case 0x70: /* GPIO_CLEARIRQENABLE2 */
844 s
->mask
[1] &= ~value
;
845 omap_gpio_module_int_update(s
, 1);
848 case 0x74: /* GPIO_SETIREQNEABLE2 */
850 omap_gpio_module_int_update(s
, 1);
853 case 0x80: /* GPIO_CLEARWKUENA */
857 case 0x84: /* GPIO_SETWKUENA */
861 case 0x90: /* GPIO_CLEARDATAOUT */
862 omap_gpio_module_out_update(s
, s
->outputs
& value
);
865 case 0x94: /* GPIO_SETDATAOUT */
866 omap_gpio_module_out_update(s
, ~s
->outputs
& value
);
875 static uint32_t omap_gpio_module_readp(void *opaque
, target_phys_addr_t addr
)
877 return omap_gpio_module_readp(opaque
, addr
) >> ((addr
& 3) << 3);
880 static void omap_gpio_module_writep(void *opaque
, target_phys_addr_t addr
,
884 uint32_t mask
= 0xffff;
887 case 0x00: /* GPIO_REVISION */
888 case 0x14: /* GPIO_SYSSTATUS */
889 case 0x38: /* GPIO_DATAIN */
893 case 0x10: /* GPIO_SYSCONFIG */
894 case 0x1c: /* GPIO_IRQENABLE1 */
895 case 0x20: /* GPIO_WAKEUPENABLE */
896 case 0x2c: /* GPIO_IRQENABLE2 */
897 case 0x30: /* GPIO_CTRL */
898 case 0x34: /* GPIO_OE */
899 case 0x3c: /* GPIO_DATAOUT */
900 case 0x40: /* GPIO_LEVELDETECT0 */
901 case 0x44: /* GPIO_LEVELDETECT1 */
902 case 0x48: /* GPIO_RISINGDETECT */
903 case 0x4c: /* GPIO_FALLINGDETECT */
904 case 0x50: /* GPIO_DEBOUNCENABLE */
905 case 0x54: /* GPIO_DEBOUNCINGTIME */
906 cur
= omap_gpio_module_read(opaque
, addr
& ~3) &
907 ~(mask
<< ((addr
& 3) << 3));
910 case 0x18: /* GPIO_IRQSTATUS1 */
911 case 0x28: /* GPIO_IRQSTATUS2 */
912 case 0x60: /* GPIO_CLEARIRQENABLE1 */
913 case 0x64: /* GPIO_SETIRQENABLE1 */
914 case 0x70: /* GPIO_CLEARIRQENABLE2 */
915 case 0x74: /* GPIO_SETIREQNEABLE2 */
916 case 0x80: /* GPIO_CLEARWKUENA */
917 case 0x84: /* GPIO_SETWKUENA */
918 case 0x90: /* GPIO_CLEARDATAOUT */
919 case 0x94: /* GPIO_SETDATAOUT */
920 value
<<= (addr
& 3) << 3;
921 omap_gpio_module_write(opaque
, addr
, cur
| value
);
930 static CPUReadMemoryFunc
*omap_gpio_module_readfn
[] = {
931 omap_gpio_module_readp
,
932 omap_gpio_module_readp
,
933 omap_gpio_module_read
,
936 static CPUWriteMemoryFunc
*omap_gpio_module_writefn
[] = {
937 omap_gpio_module_writep
,
938 omap_gpio_module_writep
,
939 omap_gpio_module_write
,
942 static void omap_gpio_module_init(struct omap2_gpio_s
*s
,
943 struct omap_target_agent_s
*ta
, int region
,
944 qemu_irq mpu
, qemu_irq dsp
, qemu_irq wkup
,
945 omap_clk fclk
, omap_clk iclk
)
952 s
->in
= qemu_allocate_irqs(omap_gpio_module_set
, s
, 32);
954 iomemtype
= l4_register_io_memory(omap_gpio_module_readfn
,
955 omap_gpio_module_writefn
, s
);
956 omap_l4_attach(ta
, region
, iomemtype
);
960 struct omap2_gpio_s module
[5];
967 static void omap_gpif_reset(struct omap_gpif_s
*s
)
971 for (i
= 0; i
< s
->modules
; i
++)
972 omap_gpio_module_reset(s
->module
+ i
);
978 static uint32_t omap_gpif_top_read(void *opaque
, target_phys_addr_t addr
)
980 struct omap_gpif_s
*s
= (struct omap_gpif_s
*) opaque
;
983 case 0x00: /* IPGENERICOCPSPL_REVISION */
986 case 0x10: /* IPGENERICOCPSPL_SYSCONFIG */
989 case 0x14: /* IPGENERICOCPSPL_SYSSTATUS */
992 case 0x18: /* IPGENERICOCPSPL_IRQSTATUS */
995 case 0x40: /* IPGENERICOCPSPL_GPO */
998 case 0x50: /* IPGENERICOCPSPL_GPI */
1006 static void omap_gpif_top_write(void *opaque
, target_phys_addr_t addr
,
1009 struct omap_gpif_s
*s
= (struct omap_gpif_s
*) opaque
;
1012 case 0x00: /* IPGENERICOCPSPL_REVISION */
1013 case 0x14: /* IPGENERICOCPSPL_SYSSTATUS */
1014 case 0x18: /* IPGENERICOCPSPL_IRQSTATUS */
1015 case 0x50: /* IPGENERICOCPSPL_GPI */
1019 case 0x10: /* IPGENERICOCPSPL_SYSCONFIG */
1020 if (value
& (1 << 1)) /* SOFTRESET */
1022 s
->autoidle
= value
& 1;
1025 case 0x40: /* IPGENERICOCPSPL_GPO */
1035 static CPUReadMemoryFunc
*omap_gpif_top_readfn
[] = {
1041 static CPUWriteMemoryFunc
*omap_gpif_top_writefn
[] = {
1042 omap_gpif_top_write
,
1043 omap_gpif_top_write
,
1044 omap_gpif_top_write
,
1047 struct omap_gpif_s
*omap2_gpio_init(struct omap_target_agent_s
*ta
,
1048 qemu_irq
*irq
, omap_clk
*fclk
, omap_clk iclk
, int modules
)
1051 struct omap_gpif_s
*s
= (struct omap_gpif_s
*)
1052 qemu_mallocz(sizeof(struct omap_gpif_s
));
1053 int region
[4] = { 0, 2, 4, 5 };
1055 s
->modules
= modules
;
1056 for (i
= 0; i
< modules
; i
++)
1057 omap_gpio_module_init(s
->module
+ i
, ta
, region
[i
],
1058 irq
[i
], 0, 0, fclk
[i
], iclk
);
1062 iomemtype
= l4_register_io_memory(omap_gpif_top_readfn
,
1063 omap_gpif_top_writefn
, s
);
1064 omap_l4_attach(ta
, 1, iomemtype
);
1069 qemu_irq
*omap2_gpio_in_get(struct omap_gpif_s
*s
, int start
)
1071 if (start
>= s
->modules
* 32 || start
< 0)
1072 hw_error("%s: No GPIO line %i\n", __FUNCTION__
, start
);
1073 return s
->module
[start
>> 5].in
+ (start
& 31);
1076 void omap2_gpio_out_set(struct omap_gpif_s
*s
, int line
, qemu_irq handler
)
1078 if (line
>= s
->modules
* 32 || line
< 0)
1079 hw_error("%s: No GPIO line %i\n", __FUNCTION__
, line
);
1080 s
->module
[line
>> 5].handler
[line
& 31] = handler
;
1083 /* Multichannel SPI */
1084 struct omap_mcspi_s
{
1095 struct omap_mcspi_ch_s
{
1098 uint32_t (*txrx
)(void *opaque
, uint32_t, int);
1110 static inline void omap_mcspi_interrupt_update(struct omap_mcspi_s
*s
)
1112 qemu_set_irq(s
->irq
, s
->irqst
& s
->irqen
);
1115 static inline void omap_mcspi_dmarequest_update(struct omap_mcspi_ch_s
*ch
)
1117 qemu_set_irq(ch
->txdrq
,
1118 (ch
->control
& 1) && /* EN */
1119 (ch
->config
& (1 << 14)) && /* DMAW */
1120 (ch
->status
& (1 << 1)) && /* TXS */
1121 ((ch
->config
>> 12) & 3) != 1); /* TRM */
1122 qemu_set_irq(ch
->rxdrq
,
1123 (ch
->control
& 1) && /* EN */
1124 (ch
->config
& (1 << 15)) && /* DMAW */
1125 (ch
->status
& (1 << 0)) && /* RXS */
1126 ((ch
->config
>> 12) & 3) != 2); /* TRM */
1129 static void omap_mcspi_transfer_run(struct omap_mcspi_s
*s
, int chnum
)
1131 struct omap_mcspi_ch_s
*ch
= s
->ch
+ chnum
;
1133 if (!(ch
->control
& 1)) /* EN */
1135 if ((ch
->status
& (1 << 0)) && /* RXS */
1136 ((ch
->config
>> 12) & 3) != 2 && /* TRM */
1137 !(ch
->config
& (1 << 19))) /* TURBO */
1139 if ((ch
->status
& (1 << 1)) && /* TXS */
1140 ((ch
->config
>> 12) & 3) != 1) /* TRM */
1143 if (!(s
->control
& 1) || /* SINGLE */
1144 (ch
->config
& (1 << 20))) { /* FORCE */
1146 ch
->rx
= ch
->txrx(ch
->opaque
, ch
->tx
, /* WL */
1147 1 + (0x1f & (ch
->config
>> 7)));
1151 ch
->status
|= 1 << 2; /* EOT */
1152 ch
->status
|= 1 << 1; /* TXS */
1153 if (((ch
->config
>> 12) & 3) != 2) /* TRM */
1154 ch
->status
|= 1 << 0; /* RXS */
1157 if ((ch
->status
& (1 << 0)) && /* RXS */
1158 ((ch
->config
>> 12) & 3) != 2 && /* TRM */
1159 !(ch
->config
& (1 << 19))) /* TURBO */
1160 s
->irqst
|= 1 << (2 + 4 * chnum
); /* RX_FULL */
1161 if ((ch
->status
& (1 << 1)) && /* TXS */
1162 ((ch
->config
>> 12) & 3) != 1) /* TRM */
1163 s
->irqst
|= 1 << (0 + 4 * chnum
); /* TX_EMPTY */
1164 omap_mcspi_interrupt_update(s
);
1165 omap_mcspi_dmarequest_update(ch
);
1168 static void omap_mcspi_reset(struct omap_mcspi_s
*s
)
1179 for (ch
= 0; ch
< 4; ch
++) {
1180 s
->ch
[ch
].config
= 0x060000;
1181 s
->ch
[ch
].status
= 2; /* TXS */
1182 s
->ch
[ch
].control
= 0;
1184 omap_mcspi_dmarequest_update(s
->ch
+ ch
);
1187 omap_mcspi_interrupt_update(s
);
1190 static uint32_t omap_mcspi_read(void *opaque
, target_phys_addr_t addr
)
1192 struct omap_mcspi_s
*s
= (struct omap_mcspi_s
*) opaque
;
1197 case 0x00: /* MCSPI_REVISION */
1200 case 0x10: /* MCSPI_SYSCONFIG */
1201 return s
->sysconfig
;
1203 case 0x14: /* MCSPI_SYSSTATUS */
1204 return 1; /* RESETDONE */
1206 case 0x18: /* MCSPI_IRQSTATUS */
1209 case 0x1c: /* MCSPI_IRQENABLE */
1212 case 0x20: /* MCSPI_WAKEUPENABLE */
1215 case 0x24: /* MCSPI_SYST */
1218 case 0x28: /* MCSPI_MODULCTRL */
1224 case 0x2c: /* MCSPI_CHCONF */
1225 return s
->ch
[ch
].config
;
1230 case 0x30: /* MCSPI_CHSTAT */
1231 return s
->ch
[ch
].status
;
1236 case 0x34: /* MCSPI_CHCTRL */
1237 return s
->ch
[ch
].control
;
1242 case 0x38: /* MCSPI_TX */
1243 return s
->ch
[ch
].tx
;
1248 case 0x3c: /* MCSPI_RX */
1249 s
->ch
[ch
].status
&= ~(1 << 0); /* RXS */
1251 omap_mcspi_transfer_run(s
, ch
);
1259 static void omap_mcspi_write(void *opaque
, target_phys_addr_t addr
,
1262 struct omap_mcspi_s
*s
= (struct omap_mcspi_s
*) opaque
;
1266 case 0x00: /* MCSPI_REVISION */
1267 case 0x14: /* MCSPI_SYSSTATUS */
1268 case 0x30: /* MCSPI_CHSTAT0 */
1269 case 0x3c: /* MCSPI_RX0 */
1270 case 0x44: /* MCSPI_CHSTAT1 */
1271 case 0x50: /* MCSPI_RX1 */
1272 case 0x58: /* MCSPI_CHSTAT2 */
1273 case 0x64: /* MCSPI_RX2 */
1274 case 0x6c: /* MCSPI_CHSTAT3 */
1275 case 0x78: /* MCSPI_RX3 */
1279 case 0x10: /* MCSPI_SYSCONFIG */
1280 if (value
& (1 << 1)) /* SOFTRESET */
1281 omap_mcspi_reset(s
);
1282 s
->sysconfig
= value
& 0x31d;
1285 case 0x18: /* MCSPI_IRQSTATUS */
1286 if (!((s
->control
& (1 << 3)) && (s
->systest
& (1 << 11)))) {
1288 omap_mcspi_interrupt_update(s
);
1292 case 0x1c: /* MCSPI_IRQENABLE */
1293 s
->irqen
= value
& 0x1777f;
1294 omap_mcspi_interrupt_update(s
);
1297 case 0x20: /* MCSPI_WAKEUPENABLE */
1298 s
->wken
= value
& 1;
1301 case 0x24: /* MCSPI_SYST */
1302 if (s
->control
& (1 << 3)) /* SYSTEM_TEST */
1303 if (value
& (1 << 11)) { /* SSB */
1304 s
->irqst
|= 0x1777f;
1305 omap_mcspi_interrupt_update(s
);
1307 s
->systest
= value
& 0xfff;
1310 case 0x28: /* MCSPI_MODULCTRL */
1311 if (value
& (1 << 3)) /* SYSTEM_TEST */
1312 if (s
->systest
& (1 << 11)) { /* SSB */
1313 s
->irqst
|= 0x1777f;
1314 omap_mcspi_interrupt_update(s
);
1316 s
->control
= value
& 0xf;
1322 case 0x2c: /* MCSPI_CHCONF */
1323 if ((value
^ s
->ch
[ch
].config
) & (3 << 14)) /* DMAR | DMAW */
1324 omap_mcspi_dmarequest_update(s
->ch
+ ch
);
1325 if (((value
>> 12) & 3) == 3) /* TRM */
1326 fprintf(stderr
, "%s: invalid TRM value (3)\n", __FUNCTION__
);
1327 if (((value
>> 7) & 0x1f) < 3) /* WL */
1328 fprintf(stderr
, "%s: invalid WL value (%i)\n",
1329 __FUNCTION__
, (value
>> 7) & 0x1f);
1330 s
->ch
[ch
].config
= value
& 0x7fffff;
1336 case 0x34: /* MCSPI_CHCTRL */
1337 if (value
& ~s
->ch
[ch
].control
& 1) { /* EN */
1338 s
->ch
[ch
].control
|= 1;
1339 omap_mcspi_transfer_run(s
, ch
);
1341 s
->ch
[ch
].control
= value
& 1;
1347 case 0x38: /* MCSPI_TX */
1348 s
->ch
[ch
].tx
= value
;
1349 s
->ch
[ch
].status
&= ~(1 << 1); /* TXS */
1350 omap_mcspi_transfer_run(s
, ch
);
1359 static CPUReadMemoryFunc
*omap_mcspi_readfn
[] = {
1360 omap_badwidth_read32
,
1361 omap_badwidth_read32
,
1365 static CPUWriteMemoryFunc
*omap_mcspi_writefn
[] = {
1366 omap_badwidth_write32
,
1367 omap_badwidth_write32
,
1371 struct omap_mcspi_s
*omap_mcspi_init(struct omap_target_agent_s
*ta
, int chnum
,
1372 qemu_irq irq
, qemu_irq
*drq
, omap_clk fclk
, omap_clk iclk
)
1375 struct omap_mcspi_s
*s
= (struct omap_mcspi_s
*)
1376 qemu_mallocz(sizeof(struct omap_mcspi_s
));
1377 struct omap_mcspi_ch_s
*ch
= s
->ch
;
1382 ch
->txdrq
= *drq
++;
1383 ch
->rxdrq
= *drq
++;
1386 omap_mcspi_reset(s
);
1388 iomemtype
= l4_register_io_memory(omap_mcspi_readfn
,
1389 omap_mcspi_writefn
, s
);
1390 omap_l4_attach(ta
, 0, iomemtype
);
1395 void omap_mcspi_attach(struct omap_mcspi_s
*s
,
1396 uint32_t (*txrx
)(void *opaque
, uint32_t, int), void *opaque
,
1399 if (chipselect
< 0 || chipselect
>= s
->chnum
)
1400 hw_error("%s: Bad chipselect %i\n", __FUNCTION__
, chipselect
);
1402 s
->ch
[chipselect
].txrx
= txrx
;
1403 s
->ch
[chipselect
].opaque
= opaque
;
1406 /* Enhanced Audio Controller (CODEC only) */
1425 uint32_t (*txrx
)(void *opaque
, uint32_t, int);
1428 #define EAC_BUF_LEN 1024
1429 uint32_t rxbuf
[EAC_BUF_LEN
];
1433 uint32_t txbuf
[EAC_BUF_LEN
];
1442 /* These need to be moved to the actual codec */
1444 SWVoiceIn
*in_voice
;
1445 SWVoiceOut
*out_voice
;
1455 static inline void omap_eac_interrupt_update(struct omap_eac_s
*s
)
1457 qemu_set_irq(s
->irq
, (s
->codec
.config
[1] >> 14) & 1); /* AURDI */
1460 static inline void omap_eac_in_dmarequest_update(struct omap_eac_s
*s
)
1462 qemu_set_irq(s
->codec
.rxdrq
, (s
->codec
.rxavail
|| s
->codec
.rxlen
) &&
1463 ((s
->codec
.config
[1] >> 12) & 1)); /* DMAREN */
1466 static inline void omap_eac_out_dmarequest_update(struct omap_eac_s
*s
)
1468 qemu_set_irq(s
->codec
.txdrq
, s
->codec
.txlen
< s
->codec
.txavail
&&
1469 ((s
->codec
.config
[1] >> 11) & 1)); /* DMAWEN */
1472 static inline void omap_eac_in_refill(struct omap_eac_s
*s
)
1474 int left
= MIN(EAC_BUF_LEN
- s
->codec
.rxlen
, s
->codec
.rxavail
) << 2;
1475 int start
= ((s
->codec
.rxoff
+ s
->codec
.rxlen
) & (EAC_BUF_LEN
- 1)) << 2;
1476 int leftwrap
= MIN(left
, (EAC_BUF_LEN
<< 2) - start
);
1478 uint8_t *buf
= (uint8_t *) s
->codec
.rxbuf
+ start
;
1482 while (leftwrap
&& (recv
= AUD_read(s
->codec
.in_voice
, buf
+ start
,
1483 leftwrap
)) > 0) { /* Be defensive */
1488 s
->codec
.rxavail
= 0;
1490 s
->codec
.rxavail
-= start
>> 2;
1491 s
->codec
.rxlen
+= start
>> 2;
1493 if (recv
> 0 && left
> 0) {
1495 while (left
&& (recv
= AUD_read(s
->codec
.in_voice
,
1496 (uint8_t *) s
->codec
.rxbuf
+ start
,
1497 left
)) > 0) { /* Be defensive */
1502 s
->codec
.rxavail
= 0;
1504 s
->codec
.rxavail
-= start
>> 2;
1505 s
->codec
.rxlen
+= start
>> 2;
1509 static inline void omap_eac_out_empty(struct omap_eac_s
*s
)
1511 int left
= s
->codec
.txlen
<< 2;
1515 while (left
&& (sent
= AUD_write(s
->codec
.out_voice
,
1516 (uint8_t *) s
->codec
.txbuf
+ start
,
1517 left
)) > 0) { /* Be defensive */
1523 s
->codec
.txavail
= 0;
1524 omap_eac_out_dmarequest_update(s
);
1531 static void omap_eac_in_cb(void *opaque
, int avail_b
)
1533 struct omap_eac_s
*s
= (struct omap_eac_s
*) opaque
;
1535 s
->codec
.rxavail
= avail_b
>> 2;
1536 omap_eac_in_refill(s
);
1537 /* TODO: possibly discard current buffer if overrun */
1538 omap_eac_in_dmarequest_update(s
);
1541 static void omap_eac_out_cb(void *opaque
, int free_b
)
1543 struct omap_eac_s
*s
= (struct omap_eac_s
*) opaque
;
1545 s
->codec
.txavail
= free_b
>> 2;
1547 omap_eac_out_empty(s
);
1549 omap_eac_out_dmarequest_update(s
);
1552 static void omap_eac_enable_update(struct omap_eac_s
*s
)
1554 s
->codec
.enable
= !(s
->codec
.config
[1] & 1) && /* EACPWD */
1555 (s
->codec
.config
[1] & 2) && /* AUDEN */
1559 static const int omap_eac_fsint
[4] = {
1566 static const int omap_eac_fsint2
[8] = {
1575 static const int omap_eac_fsint3
[16] = {
1584 0, 0, 0, 0, 0, 0, 0, 0,
1587 static void omap_eac_rate_update(struct omap_eac_s
*s
)
1591 fsint
[2] = (s
->codec
.config
[3] >> 9) & 0xf;
1592 fsint
[1] = (s
->codec
.config
[2] >> 0) & 0x7;
1593 fsint
[0] = (s
->codec
.config
[0] >> 6) & 0x3;
1595 s
->codec
.rate
= omap_eac_fsint3
[fsint
[2]];
1596 else if (fsint
[1] < 0x7)
1597 s
->codec
.rate
= omap_eac_fsint2
[fsint
[1]];
1599 s
->codec
.rate
= omap_eac_fsint
[fsint
[0]];
1602 static void omap_eac_volume_update(struct omap_eac_s
*s
)
1607 static void omap_eac_format_update(struct omap_eac_s
*s
)
1609 struct audsettings fmt
;
1611 /* The hardware buffers at most one sample */
1615 if (s
->codec
.in_voice
) {
1616 AUD_set_active_in(s
->codec
.in_voice
, 0);
1617 AUD_close_in(&s
->codec
.card
, s
->codec
.in_voice
);
1618 s
->codec
.in_voice
= 0;
1620 if (s
->codec
.out_voice
) {
1621 omap_eac_out_empty(s
);
1622 AUD_set_active_out(s
->codec
.out_voice
, 0);
1623 AUD_close_out(&s
->codec
.card
, s
->codec
.out_voice
);
1624 s
->codec
.out_voice
= 0;
1625 s
->codec
.txavail
= 0;
1627 /* Discard what couldn't be written */
1630 omap_eac_enable_update(s
);
1631 if (!s
->codec
.enable
)
1634 omap_eac_rate_update(s
);
1635 fmt
.endianness
= ((s
->codec
.config
[0] >> 8) & 1); /* LI_BI */
1636 fmt
.nchannels
= ((s
->codec
.config
[0] >> 10) & 1) ? 2 : 1; /* MN_ST */
1637 fmt
.freq
= s
->codec
.rate
;
1638 /* TODO: signedness possibly depends on the CODEC hardware - or
1639 * does I2S specify it? */
1640 /* All register writes are 16 bits so we we store 16-bit samples
1641 * in the buffers regardless of AGCFR[B8_16] value. */
1642 fmt
.fmt
= AUD_FMT_U16
;
1644 s
->codec
.in_voice
= AUD_open_in(&s
->codec
.card
, s
->codec
.in_voice
,
1645 "eac.codec.in", s
, omap_eac_in_cb
, &fmt
);
1646 s
->codec
.out_voice
= AUD_open_out(&s
->codec
.card
, s
->codec
.out_voice
,
1647 "eac.codec.out", s
, omap_eac_out_cb
, &fmt
);
1649 omap_eac_volume_update(s
);
1651 AUD_set_active_in(s
->codec
.in_voice
, 1);
1652 AUD_set_active_out(s
->codec
.out_voice
, 1);
1655 static void omap_eac_reset(struct omap_eac_s
*s
)
1658 s
->config
[0] = 0x0c;
1659 s
->config
[1] = 0x09;
1660 s
->config
[2] = 0xab;
1661 s
->config
[3] = 0x03;
1668 s
->gain
[0] = 0xe7e7;
1669 s
->gain
[1] = 0x6767;
1670 s
->gain
[2] = 0x6767;
1671 s
->gain
[3] = 0x6767;
1681 s
->modem
.control
= 0x00;
1682 s
->modem
.config
= 0x0000;
1683 s
->bt
.control
= 0x00;
1684 s
->bt
.config
= 0x0000;
1685 s
->codec
.config
[0] = 0x0649;
1686 s
->codec
.config
[1] = 0x0000;
1687 s
->codec
.config
[2] = 0x0007;
1688 s
->codec
.config
[3] = 0x1ffc;
1692 s
->codec
.rxavail
= 0;
1693 s
->codec
.txavail
= 0;
1695 omap_eac_format_update(s
);
1696 omap_eac_interrupt_update(s
);
1699 static uint32_t omap_eac_read(void *opaque
, target_phys_addr_t addr
)
1701 struct omap_eac_s
*s
= (struct omap_eac_s
*) opaque
;
1705 case 0x000: /* CPCFR1 */
1706 return s
->config
[0];
1707 case 0x004: /* CPCFR2 */
1708 return s
->config
[1];
1709 case 0x008: /* CPCFR3 */
1710 return s
->config
[2];
1711 case 0x00c: /* CPCFR4 */
1712 return s
->config
[3];
1714 case 0x010: /* CPTCTL */
1715 return s
->control
| ((s
->codec
.rxavail
+ s
->codec
.rxlen
> 0) << 7) |
1716 ((s
->codec
.txlen
< s
->codec
.txavail
) << 5);
1718 case 0x014: /* CPTTADR */
1720 case 0x018: /* CPTDATL */
1721 return s
->data
& 0xff;
1722 case 0x01c: /* CPTDATH */
1723 return s
->data
>> 8;
1724 case 0x020: /* CPTVSLL */
1726 case 0x024: /* CPTVSLH */
1727 return s
->vtsl
| (3 << 5); /* CRDY1 | CRDY2 */
1728 case 0x040: /* MPCTR */
1729 return s
->modem
.control
;
1730 case 0x044: /* MPMCCFR */
1731 return s
->modem
.config
;
1732 case 0x060: /* BPCTR */
1733 return s
->bt
.control
;
1734 case 0x064: /* BPMCCFR */
1735 return s
->bt
.config
;
1736 case 0x080: /* AMSCFR */
1738 case 0x084: /* AMVCTR */
1740 case 0x088: /* AM1VCTR */
1742 case 0x08c: /* AM2VCTR */
1744 case 0x090: /* AM3VCTR */
1746 case 0x094: /* ASTCTR */
1748 case 0x098: /* APD1LCR */
1750 case 0x09c: /* APD1RCR */
1752 case 0x0a0: /* APD2LCR */
1754 case 0x0a4: /* APD2RCR */
1756 case 0x0a8: /* APD3LCR */
1758 case 0x0ac: /* APD3RCR */
1760 case 0x0b0: /* APD4R */
1762 case 0x0b4: /* ADWR */
1763 /* This should be write-only? Docs list it as read-only. */
1765 case 0x0b8: /* ADRDR */
1766 if (likely(s
->codec
.rxlen
> 1)) {
1767 ret
= s
->codec
.rxbuf
[s
->codec
.rxoff
++];
1769 s
->codec
.rxoff
&= EAC_BUF_LEN
- 1;
1771 } else if (s
->codec
.rxlen
) {
1772 ret
= s
->codec
.rxbuf
[s
->codec
.rxoff
++];
1774 s
->codec
.rxoff
&= EAC_BUF_LEN
- 1;
1775 if (s
->codec
.rxavail
)
1776 omap_eac_in_refill(s
);
1777 omap_eac_in_dmarequest_update(s
);
1781 case 0x0bc: /* AGCFR */
1782 return s
->codec
.config
[0];
1783 case 0x0c0: /* AGCTR */
1784 return s
->codec
.config
[1] | ((s
->codec
.config
[1] & 2) << 14);
1785 case 0x0c4: /* AGCFR2 */
1786 return s
->codec
.config
[2];
1787 case 0x0c8: /* AGCFR3 */
1788 return s
->codec
.config
[3];
1789 case 0x0cc: /* MBPDMACTR */
1790 case 0x0d0: /* MPDDMARR */
1791 case 0x0d8: /* MPUDMARR */
1792 case 0x0e4: /* BPDDMARR */
1793 case 0x0ec: /* BPUDMARR */
1796 case 0x100: /* VERSION_NUMBER */
1799 case 0x104: /* SYSCONFIG */
1800 return s
->sysconfig
;
1802 case 0x108: /* SYSSTATUS */
1803 return 1 | 0xe; /* RESETDONE | stuff */
1810 static void omap_eac_write(void *opaque
, target_phys_addr_t addr
,
1813 struct omap_eac_s
*s
= (struct omap_eac_s
*) opaque
;
1816 case 0x098: /* APD1LCR */
1817 case 0x09c: /* APD1RCR */
1818 case 0x0a0: /* APD2LCR */
1819 case 0x0a4: /* APD2RCR */
1820 case 0x0a8: /* APD3LCR */
1821 case 0x0ac: /* APD3RCR */
1822 case 0x0b0: /* APD4R */
1823 case 0x0b8: /* ADRDR */
1824 case 0x0d0: /* MPDDMARR */
1825 case 0x0d8: /* MPUDMARR */
1826 case 0x0e4: /* BPDDMARR */
1827 case 0x0ec: /* BPUDMARR */
1828 case 0x100: /* VERSION_NUMBER */
1829 case 0x108: /* SYSSTATUS */
1833 case 0x000: /* CPCFR1 */
1834 s
->config
[0] = value
& 0xff;
1835 omap_eac_format_update(s
);
1837 case 0x004: /* CPCFR2 */
1838 s
->config
[1] = value
& 0xff;
1839 omap_eac_format_update(s
);
1841 case 0x008: /* CPCFR3 */
1842 s
->config
[2] = value
& 0xff;
1843 omap_eac_format_update(s
);
1845 case 0x00c: /* CPCFR4 */
1846 s
->config
[3] = value
& 0xff;
1847 omap_eac_format_update(s
);
1850 case 0x010: /* CPTCTL */
1851 /* Assuming TXF and TXE bits are read-only... */
1852 s
->control
= value
& 0x5f;
1853 omap_eac_interrupt_update(s
);
1856 case 0x014: /* CPTTADR */
1857 s
->address
= value
& 0xff;
1859 case 0x018: /* CPTDATL */
1861 s
->data
|= value
& 0xff;
1863 case 0x01c: /* CPTDATH */
1865 s
->data
|= value
<< 8;
1867 case 0x020: /* CPTVSLL */
1868 s
->vtol
= value
& 0xf8;
1870 case 0x024: /* CPTVSLH */
1871 s
->vtsl
= value
& 0x9f;
1873 case 0x040: /* MPCTR */
1874 s
->modem
.control
= value
& 0x8f;
1876 case 0x044: /* MPMCCFR */
1877 s
->modem
.config
= value
& 0x7fff;
1879 case 0x060: /* BPCTR */
1880 s
->bt
.control
= value
& 0x8f;
1882 case 0x064: /* BPMCCFR */
1883 s
->bt
.config
= value
& 0x7fff;
1885 case 0x080: /* AMSCFR */
1886 s
->mixer
= value
& 0x0fff;
1888 case 0x084: /* AMVCTR */
1889 s
->gain
[0] = value
& 0xffff;
1891 case 0x088: /* AM1VCTR */
1892 s
->gain
[1] = value
& 0xff7f;
1894 case 0x08c: /* AM2VCTR */
1895 s
->gain
[2] = value
& 0xff7f;
1897 case 0x090: /* AM3VCTR */
1898 s
->gain
[3] = value
& 0xff7f;
1900 case 0x094: /* ASTCTR */
1901 s
->att
= value
& 0xff;
1904 case 0x0b4: /* ADWR */
1905 s
->codec
.txbuf
[s
->codec
.txlen
++] = value
;
1906 if (unlikely(s
->codec
.txlen
== EAC_BUF_LEN
||
1907 s
->codec
.txlen
== s
->codec
.txavail
)) {
1908 if (s
->codec
.txavail
)
1909 omap_eac_out_empty(s
);
1910 /* Discard what couldn't be written */
1915 case 0x0bc: /* AGCFR */
1916 s
->codec
.config
[0] = value
& 0x07ff;
1917 omap_eac_format_update(s
);
1919 case 0x0c0: /* AGCTR */
1920 s
->codec
.config
[1] = value
& 0x780f;
1921 omap_eac_format_update(s
);
1923 case 0x0c4: /* AGCFR2 */
1924 s
->codec
.config
[2] = value
& 0x003f;
1925 omap_eac_format_update(s
);
1927 case 0x0c8: /* AGCFR3 */
1928 s
->codec
.config
[3] = value
& 0xffff;
1929 omap_eac_format_update(s
);
1931 case 0x0cc: /* MBPDMACTR */
1932 case 0x0d4: /* MPDDMAWR */
1933 case 0x0e0: /* MPUDMAWR */
1934 case 0x0e8: /* BPDDMAWR */
1935 case 0x0f0: /* BPUDMAWR */
1938 case 0x104: /* SYSCONFIG */
1939 if (value
& (1 << 1)) /* SOFTRESET */
1941 s
->sysconfig
= value
& 0x31d;
1950 static CPUReadMemoryFunc
*omap_eac_readfn
[] = {
1951 omap_badwidth_read16
,
1953 omap_badwidth_read16
,
1956 static CPUWriteMemoryFunc
*omap_eac_writefn
[] = {
1957 omap_badwidth_write16
,
1959 omap_badwidth_write16
,
1962 struct omap_eac_s
*omap_eac_init(struct omap_target_agent_s
*ta
,
1963 qemu_irq irq
, qemu_irq
*drq
, omap_clk fclk
, omap_clk iclk
)
1966 struct omap_eac_s
*s
= (struct omap_eac_s
*)
1967 qemu_mallocz(sizeof(struct omap_eac_s
));
1970 s
->codec
.rxdrq
= *drq
++;
1971 s
->codec
.txdrq
= *drq
++;
1975 AUD_register_card("OMAP EAC", &s
->codec
.card
);
1977 iomemtype
= cpu_register_io_memory(omap_eac_readfn
,
1978 omap_eac_writefn
, s
);
1979 omap_l4_attach(ta
, 0, iomemtype
);
1985 /* STI/XTI (emulation interface) console - reverse engineered only */
1988 CharDriverState
*chr
;
1994 uint32_t clkcontrol
;
1995 uint32_t serial_config
;
1998 #define STI_TRACE_CONSOLE_CHANNEL 239
1999 #define STI_TRACE_CONTROL_CHANNEL 253
2001 static inline void omap_sti_interrupt_update(struct omap_sti_s
*s
)
2003 qemu_set_irq(s
->irq
, s
->irqst
& s
->irqen
);
2006 static void omap_sti_reset(struct omap_sti_s
*s
)
2012 s
->serial_config
= 0;
2014 omap_sti_interrupt_update(s
);
2017 static uint32_t omap_sti_read(void *opaque
, target_phys_addr_t addr
)
2019 struct omap_sti_s
*s
= (struct omap_sti_s
*) opaque
;
2022 case 0x00: /* STI_REVISION */
2025 case 0x10: /* STI_SYSCONFIG */
2026 return s
->sysconfig
;
2028 case 0x14: /* STI_SYSSTATUS / STI_RX_STATUS / XTI_SYSSTATUS */
2031 case 0x18: /* STI_IRQSTATUS */
2034 case 0x1c: /* STI_IRQSETEN / STI_IRQCLREN */
2037 case 0x24: /* STI_ER / STI_DR / XTI_TRACESELECT */
2038 case 0x28: /* STI_RX_DR / XTI_RXDATA */
2042 case 0x2c: /* STI_CLK_CTRL / XTI_SCLKCRTL */
2043 return s
->clkcontrol
;
2045 case 0x30: /* STI_SERIAL_CFG / XTI_SCONFIG */
2046 return s
->serial_config
;
2053 static void omap_sti_write(void *opaque
, target_phys_addr_t addr
,
2056 struct omap_sti_s
*s
= (struct omap_sti_s
*) opaque
;
2059 case 0x00: /* STI_REVISION */
2060 case 0x14: /* STI_SYSSTATUS / STI_RX_STATUS / XTI_SYSSTATUS */
2064 case 0x10: /* STI_SYSCONFIG */
2065 if (value
& (1 << 1)) /* SOFTRESET */
2067 s
->sysconfig
= value
& 0xfe;
2070 case 0x18: /* STI_IRQSTATUS */
2072 omap_sti_interrupt_update(s
);
2075 case 0x1c: /* STI_IRQSETEN / STI_IRQCLREN */
2076 s
->irqen
= value
& 0xffff;
2077 omap_sti_interrupt_update(s
);
2080 case 0x2c: /* STI_CLK_CTRL / XTI_SCLKCRTL */
2081 s
->clkcontrol
= value
& 0xff;
2084 case 0x30: /* STI_SERIAL_CFG / XTI_SCONFIG */
2085 s
->serial_config
= value
& 0xff;
2088 case 0x24: /* STI_ER / STI_DR / XTI_TRACESELECT */
2089 case 0x28: /* STI_RX_DR / XTI_RXDATA */
2099 static CPUReadMemoryFunc
*omap_sti_readfn
[] = {
2100 omap_badwidth_read32
,
2101 omap_badwidth_read32
,
2105 static CPUWriteMemoryFunc
*omap_sti_writefn
[] = {
2106 omap_badwidth_write32
,
2107 omap_badwidth_write32
,
2111 static uint32_t omap_sti_fifo_read(void *opaque
, target_phys_addr_t addr
)
2117 static void omap_sti_fifo_write(void *opaque
, target_phys_addr_t addr
,
2120 struct omap_sti_s
*s
= (struct omap_sti_s
*) opaque
;
2122 uint8_t byte
= value
;
2124 if (ch
== STI_TRACE_CONTROL_CHANNEL
) {
2125 /* Flush channel <i>value</i>. */
2126 qemu_chr_write(s
->chr
, (const uint8_t *) "\r", 1);
2127 } else if (ch
== STI_TRACE_CONSOLE_CHANNEL
|| 1) {
2128 if (value
== 0xc0 || value
== 0xc3) {
2129 /* Open channel <i>ch</i>. */
2130 } else if (value
== 0x00)
2131 qemu_chr_write(s
->chr
, (const uint8_t *) "\n", 1);
2133 qemu_chr_write(s
->chr
, &byte
, 1);
2137 static CPUReadMemoryFunc
*omap_sti_fifo_readfn
[] = {
2139 omap_badwidth_read8
,
2140 omap_badwidth_read8
,
2143 static CPUWriteMemoryFunc
*omap_sti_fifo_writefn
[] = {
2144 omap_sti_fifo_write
,
2145 omap_badwidth_write8
,
2146 omap_badwidth_write8
,
2149 static struct omap_sti_s
*omap_sti_init(struct omap_target_agent_s
*ta
,
2150 target_phys_addr_t channel_base
, qemu_irq irq
, omap_clk clk
,
2151 CharDriverState
*chr
)
2154 struct omap_sti_s
*s
= (struct omap_sti_s
*)
2155 qemu_mallocz(sizeof(struct omap_sti_s
));
2160 s
->chr
= chr
?: qemu_chr_open("null", "null", NULL
);
2162 iomemtype
= l4_register_io_memory(omap_sti_readfn
,
2163 omap_sti_writefn
, s
);
2164 omap_l4_attach(ta
, 0, iomemtype
);
2166 iomemtype
= cpu_register_io_memory(omap_sti_fifo_readfn
,
2167 omap_sti_fifo_writefn
, s
);
2168 cpu_register_physical_memory(channel_base
, 0x10000, iomemtype
);
2173 /* L4 Interconnect */
2174 struct omap_target_agent_s
{
2175 struct omap_l4_s
*bus
;
2177 struct omap_l4_region_s
*start
;
2178 target_phys_addr_t base
;
2185 target_phys_addr_t base
;
2187 struct omap_target_agent_s ta
[0];
2191 static int omap_l4_io_entries
;
2192 static int omap_cpu_io_entry
;
2193 static struct omap_l4_entry
{
2194 CPUReadMemoryFunc
**mem_read
;
2195 CPUWriteMemoryFunc
**mem_write
;
2197 } *omap_l4_io_entry
;
2198 static CPUReadMemoryFunc
**omap_l4_io_readb_fn
;
2199 static CPUReadMemoryFunc
**omap_l4_io_readh_fn
;
2200 static CPUReadMemoryFunc
**omap_l4_io_readw_fn
;
2201 static CPUWriteMemoryFunc
**omap_l4_io_writeb_fn
;
2202 static CPUWriteMemoryFunc
**omap_l4_io_writeh_fn
;
2203 static CPUWriteMemoryFunc
**omap_l4_io_writew_fn
;
2204 static void **omap_l4_io_opaque
;
2206 int l4_register_io_memory(CPUReadMemoryFunc
**mem_read
,
2207 CPUWriteMemoryFunc
**mem_write
, void *opaque
)
2209 omap_l4_io_entry
[omap_l4_io_entries
].mem_read
= mem_read
;
2210 omap_l4_io_entry
[omap_l4_io_entries
].mem_write
= mem_write
;
2211 omap_l4_io_entry
[omap_l4_io_entries
].opaque
= opaque
;
2213 return omap_l4_io_entries
++;
2216 static uint32_t omap_l4_io_readb(void *opaque
, target_phys_addr_t addr
)
2218 unsigned int i
= (addr
- OMAP2_L4_BASE
) >> TARGET_PAGE_BITS
;
2220 return omap_l4_io_readb_fn
[i
](omap_l4_io_opaque
[i
], addr
);
2223 static uint32_t omap_l4_io_readh(void *opaque
, target_phys_addr_t addr
)
2225 unsigned int i
= (addr
- OMAP2_L4_BASE
) >> TARGET_PAGE_BITS
;
2227 return omap_l4_io_readh_fn
[i
](omap_l4_io_opaque
[i
], addr
);
2230 static uint32_t omap_l4_io_readw(void *opaque
, target_phys_addr_t addr
)
2232 unsigned int i
= (addr
- OMAP2_L4_BASE
) >> TARGET_PAGE_BITS
;
2234 return omap_l4_io_readw_fn
[i
](omap_l4_io_opaque
[i
], addr
);
2237 static void omap_l4_io_writeb(void *opaque
, target_phys_addr_t addr
,
2240 unsigned int i
= (addr
- OMAP2_L4_BASE
) >> TARGET_PAGE_BITS
;
2242 return omap_l4_io_writeb_fn
[i
](omap_l4_io_opaque
[i
], addr
, value
);
2245 static void omap_l4_io_writeh(void *opaque
, target_phys_addr_t addr
,
2248 unsigned int i
= (addr
- OMAP2_L4_BASE
) >> TARGET_PAGE_BITS
;
2250 return omap_l4_io_writeh_fn
[i
](omap_l4_io_opaque
[i
], addr
, value
);
2253 static void omap_l4_io_writew(void *opaque
, target_phys_addr_t addr
,
2256 unsigned int i
= (addr
- OMAP2_L4_BASE
) >> TARGET_PAGE_BITS
;
2258 return omap_l4_io_writew_fn
[i
](omap_l4_io_opaque
[i
], addr
, value
);
2261 static CPUReadMemoryFunc
*omap_l4_io_readfn
[] = {
2267 static CPUWriteMemoryFunc
*omap_l4_io_writefn
[] = {
2274 struct omap_l4_s
*omap_l4_init(target_phys_addr_t base
, int ta_num
)
2276 struct omap_l4_s
*bus
= qemu_mallocz(
2277 sizeof(*bus
) + ta_num
* sizeof(*bus
->ta
));
2279 bus
->ta_num
= ta_num
;
2283 omap_l4_io_entries
= 1;
2284 omap_l4_io_entry
= qemu_mallocz(125 * sizeof(*omap_l4_io_entry
));
2287 cpu_register_io_memory(omap_l4_io_readfn
,
2288 omap_l4_io_writefn
, bus
);
2289 # define L4_PAGES (0xb4000 / TARGET_PAGE_SIZE)
2290 omap_l4_io_readb_fn
= qemu_mallocz(sizeof(void *) * L4_PAGES
);
2291 omap_l4_io_readh_fn
= qemu_mallocz(sizeof(void *) * L4_PAGES
);
2292 omap_l4_io_readw_fn
= qemu_mallocz(sizeof(void *) * L4_PAGES
);
2293 omap_l4_io_writeb_fn
= qemu_mallocz(sizeof(void *) * L4_PAGES
);
2294 omap_l4_io_writeh_fn
= qemu_mallocz(sizeof(void *) * L4_PAGES
);
2295 omap_l4_io_writew_fn
= qemu_mallocz(sizeof(void *) * L4_PAGES
);
2296 omap_l4_io_opaque
= qemu_mallocz(sizeof(void *) * L4_PAGES
);
2302 static uint32_t omap_l4ta_read(void *opaque
, target_phys_addr_t addr
)
2304 struct omap_target_agent_s
*s
= (struct omap_target_agent_s
*) opaque
;
2307 case 0x00: /* COMPONENT */
2308 return s
->component
;
2310 case 0x20: /* AGENT_CONTROL */
2313 case 0x28: /* AGENT_STATUS */
2321 static void omap_l4ta_write(void *opaque
, target_phys_addr_t addr
,
2324 struct omap_target_agent_s
*s
= (struct omap_target_agent_s
*) opaque
;
2327 case 0x00: /* COMPONENT */
2328 case 0x28: /* AGENT_STATUS */
2332 case 0x20: /* AGENT_CONTROL */
2333 s
->control
= value
& 0x01000700;
2334 if (value
& 1) /* OCP_RESET */
2335 s
->status
&= ~1; /* REQ_TIMEOUT */
2343 static CPUReadMemoryFunc
*omap_l4ta_readfn
[] = {
2344 omap_badwidth_read16
,
2346 omap_badwidth_read16
,
2349 static CPUWriteMemoryFunc
*omap_l4ta_writefn
[] = {
2350 omap_badwidth_write32
,
2351 omap_badwidth_write32
,
2356 #define L4TAO(n) ((n) + 39)
2358 static struct omap_l4_region_s
{
2359 target_phys_addr_t offset
;
2362 } omap_l4_region
[125] = {
2363 [ 1] = { 0x40800, 0x800, 32 }, /* Initiator agent */
2364 [ 2] = { 0x41000, 0x1000, 32 }, /* Link agent */
2365 [ 0] = { 0x40000, 0x800, 32 }, /* Address and protection */
2366 [ 3] = { 0x00000, 0x1000, 32 | 16 | 8 }, /* System Control and Pinout */
2367 [ 4] = { 0x01000, 0x1000, 32 | 16 | 8 }, /* L4TAO1 */
2368 [ 5] = { 0x04000, 0x1000, 32 | 16 }, /* 32K Timer */
2369 [ 6] = { 0x05000, 0x1000, 32 | 16 | 8 }, /* L4TAO2 */
2370 [ 7] = { 0x08000, 0x800, 32 }, /* PRCM Region A */
2371 [ 8] = { 0x08800, 0x800, 32 }, /* PRCM Region B */
2372 [ 9] = { 0x09000, 0x1000, 32 | 16 | 8 }, /* L4TAO */
2373 [ 10] = { 0x12000, 0x1000, 32 | 16 | 8 }, /* Test (BCM) */
2374 [ 11] = { 0x13000, 0x1000, 32 | 16 | 8 }, /* L4TA1 */
2375 [ 12] = { 0x14000, 0x1000, 32 }, /* Test/emulation (TAP) */
2376 [ 13] = { 0x15000, 0x1000, 32 | 16 | 8 }, /* L4TA2 */
2377 [ 14] = { 0x18000, 0x1000, 32 | 16 | 8 }, /* GPIO1 */
2378 [ 16] = { 0x1a000, 0x1000, 32 | 16 | 8 }, /* GPIO2 */
2379 [ 18] = { 0x1c000, 0x1000, 32 | 16 | 8 }, /* GPIO3 */
2380 [ 19] = { 0x1e000, 0x1000, 32 | 16 | 8 }, /* GPIO4 */
2381 [ 15] = { 0x19000, 0x1000, 32 | 16 | 8 }, /* Quad GPIO TOP */
2382 [ 17] = { 0x1b000, 0x1000, 32 | 16 | 8 }, /* L4TA3 */
2383 [ 20] = { 0x20000, 0x1000, 32 | 16 | 8 }, /* WD Timer 1 (Secure) */
2384 [ 22] = { 0x22000, 0x1000, 32 | 16 | 8 }, /* WD Timer 2 (OMAP) */
2385 [ 21] = { 0x21000, 0x1000, 32 | 16 | 8 }, /* Dual WD timer TOP */
2386 [ 23] = { 0x23000, 0x1000, 32 | 16 | 8 }, /* L4TA4 */
2387 [ 24] = { 0x28000, 0x1000, 32 | 16 | 8 }, /* GP Timer 1 */
2388 [ 25] = { 0x29000, 0x1000, 32 | 16 | 8 }, /* L4TA7 */
2389 [ 26] = { 0x48000, 0x2000, 32 | 16 | 8 }, /* Emulation (ARM11ETB) */
2390 [ 27] = { 0x4a000, 0x1000, 32 | 16 | 8 }, /* L4TA9 */
2391 [ 28] = { 0x50000, 0x400, 32 | 16 | 8 }, /* Display top */
2392 [ 29] = { 0x50400, 0x400, 32 | 16 | 8 }, /* Display control */
2393 [ 30] = { 0x50800, 0x400, 32 | 16 | 8 }, /* Display RFBI */
2394 [ 31] = { 0x50c00, 0x400, 32 | 16 | 8 }, /* Display encoder */
2395 [ 32] = { 0x51000, 0x1000, 32 | 16 | 8 }, /* L4TA10 */
2396 [ 33] = { 0x52000, 0x400, 32 | 16 | 8 }, /* Camera top */
2397 [ 34] = { 0x52400, 0x400, 32 | 16 | 8 }, /* Camera core */
2398 [ 35] = { 0x52800, 0x400, 32 | 16 | 8 }, /* Camera DMA */
2399 [ 36] = { 0x52c00, 0x400, 32 | 16 | 8 }, /* Camera MMU */
2400 [ 37] = { 0x53000, 0x1000, 32 | 16 | 8 }, /* L4TA11 */
2401 [ 38] = { 0x56000, 0x1000, 32 | 16 | 8 }, /* sDMA */
2402 [ 39] = { 0x57000, 0x1000, 32 | 16 | 8 }, /* L4TA12 */
2403 [ 40] = { 0x58000, 0x1000, 32 | 16 | 8 }, /* SSI top */
2404 [ 41] = { 0x59000, 0x1000, 32 | 16 | 8 }, /* SSI GDD */
2405 [ 42] = { 0x5a000, 0x1000, 32 | 16 | 8 }, /* SSI Port1 */
2406 [ 43] = { 0x5b000, 0x1000, 32 | 16 | 8 }, /* SSI Port2 */
2407 [ 44] = { 0x5c000, 0x1000, 32 | 16 | 8 }, /* L4TA13 */
2408 [ 45] = { 0x5e000, 0x1000, 32 | 16 | 8 }, /* USB OTG */
2409 [ 46] = { 0x5f000, 0x1000, 32 | 16 | 8 }, /* L4TAO4 */
2410 [ 47] = { 0x60000, 0x1000, 32 | 16 | 8 }, /* Emulation (WIN_TRACER1SDRC) */
2411 [ 48] = { 0x61000, 0x1000, 32 | 16 | 8 }, /* L4TA14 */
2412 [ 49] = { 0x62000, 0x1000, 32 | 16 | 8 }, /* Emulation (WIN_TRACER2GPMC) */
2413 [ 50] = { 0x63000, 0x1000, 32 | 16 | 8 }, /* L4TA15 */
2414 [ 51] = { 0x64000, 0x1000, 32 | 16 | 8 }, /* Emulation (WIN_TRACER3OCM) */
2415 [ 52] = { 0x65000, 0x1000, 32 | 16 | 8 }, /* L4TA16 */
2416 [ 53] = { 0x66000, 0x300, 32 | 16 | 8 }, /* Emulation (WIN_TRACER4L4) */
2417 [ 54] = { 0x67000, 0x1000, 32 | 16 | 8 }, /* L4TA17 */
2418 [ 55] = { 0x68000, 0x1000, 32 | 16 | 8 }, /* Emulation (XTI) */
2419 [ 56] = { 0x69000, 0x1000, 32 | 16 | 8 }, /* L4TA18 */
2420 [ 57] = { 0x6a000, 0x1000, 16 | 8 }, /* UART1 */
2421 [ 58] = { 0x6b000, 0x1000, 32 | 16 | 8 }, /* L4TA19 */
2422 [ 59] = { 0x6c000, 0x1000, 16 | 8 }, /* UART2 */
2423 [ 60] = { 0x6d000, 0x1000, 32 | 16 | 8 }, /* L4TA20 */
2424 [ 61] = { 0x6e000, 0x1000, 16 | 8 }, /* UART3 */
2425 [ 62] = { 0x6f000, 0x1000, 32 | 16 | 8 }, /* L4TA21 */
2426 [ 63] = { 0x70000, 0x1000, 16 }, /* I2C1 */
2427 [ 64] = { 0x71000, 0x1000, 32 | 16 | 8 }, /* L4TAO5 */
2428 [ 65] = { 0x72000, 0x1000, 16 }, /* I2C2 */
2429 [ 66] = { 0x73000, 0x1000, 32 | 16 | 8 }, /* L4TAO6 */
2430 [ 67] = { 0x74000, 0x1000, 16 }, /* McBSP1 */
2431 [ 68] = { 0x75000, 0x1000, 32 | 16 | 8 }, /* L4TAO7 */
2432 [ 69] = { 0x76000, 0x1000, 16 }, /* McBSP2 */
2433 [ 70] = { 0x77000, 0x1000, 32 | 16 | 8 }, /* L4TAO8 */
2434 [ 71] = { 0x24000, 0x1000, 32 | 16 | 8 }, /* WD Timer 3 (DSP) */
2435 [ 72] = { 0x25000, 0x1000, 32 | 16 | 8 }, /* L4TA5 */
2436 [ 73] = { 0x26000, 0x1000, 32 | 16 | 8 }, /* WD Timer 4 (IVA) */
2437 [ 74] = { 0x27000, 0x1000, 32 | 16 | 8 }, /* L4TA6 */
2438 [ 75] = { 0x2a000, 0x1000, 32 | 16 | 8 }, /* GP Timer 2 */
2439 [ 76] = { 0x2b000, 0x1000, 32 | 16 | 8 }, /* L4TA8 */
2440 [ 77] = { 0x78000, 0x1000, 32 | 16 | 8 }, /* GP Timer 3 */
2441 [ 78] = { 0x79000, 0x1000, 32 | 16 | 8 }, /* L4TA22 */
2442 [ 79] = { 0x7a000, 0x1000, 32 | 16 | 8 }, /* GP Timer 4 */
2443 [ 80] = { 0x7b000, 0x1000, 32 | 16 | 8 }, /* L4TA23 */
2444 [ 81] = { 0x7c000, 0x1000, 32 | 16 | 8 }, /* GP Timer 5 */
2445 [ 82] = { 0x7d000, 0x1000, 32 | 16 | 8 }, /* L4TA24 */
2446 [ 83] = { 0x7e000, 0x1000, 32 | 16 | 8 }, /* GP Timer 6 */
2447 [ 84] = { 0x7f000, 0x1000, 32 | 16 | 8 }, /* L4TA25 */
2448 [ 85] = { 0x80000, 0x1000, 32 | 16 | 8 }, /* GP Timer 7 */
2449 [ 86] = { 0x81000, 0x1000, 32 | 16 | 8 }, /* L4TA26 */
2450 [ 87] = { 0x82000, 0x1000, 32 | 16 | 8 }, /* GP Timer 8 */
2451 [ 88] = { 0x83000, 0x1000, 32 | 16 | 8 }, /* L4TA27 */
2452 [ 89] = { 0x84000, 0x1000, 32 | 16 | 8 }, /* GP Timer 9 */
2453 [ 90] = { 0x85000, 0x1000, 32 | 16 | 8 }, /* L4TA28 */
2454 [ 91] = { 0x86000, 0x1000, 32 | 16 | 8 }, /* GP Timer 10 */
2455 [ 92] = { 0x87000, 0x1000, 32 | 16 | 8 }, /* L4TA29 */
2456 [ 93] = { 0x88000, 0x1000, 32 | 16 | 8 }, /* GP Timer 11 */
2457 [ 94] = { 0x89000, 0x1000, 32 | 16 | 8 }, /* L4TA30 */
2458 [ 95] = { 0x8a000, 0x1000, 32 | 16 | 8 }, /* GP Timer 12 */
2459 [ 96] = { 0x8b000, 0x1000, 32 | 16 | 8 }, /* L4TA31 */
2460 [ 97] = { 0x90000, 0x1000, 16 }, /* EAC */
2461 [ 98] = { 0x91000, 0x1000, 32 | 16 | 8 }, /* L4TA32 */
2462 [ 99] = { 0x92000, 0x1000, 16 }, /* FAC */
2463 [100] = { 0x93000, 0x1000, 32 | 16 | 8 }, /* L4TA33 */
2464 [101] = { 0x94000, 0x1000, 32 | 16 | 8 }, /* IPC (MAILBOX) */
2465 [102] = { 0x95000, 0x1000, 32 | 16 | 8 }, /* L4TA34 */
2466 [103] = { 0x98000, 0x1000, 32 | 16 | 8 }, /* SPI1 */
2467 [104] = { 0x99000, 0x1000, 32 | 16 | 8 }, /* L4TA35 */
2468 [105] = { 0x9a000, 0x1000, 32 | 16 | 8 }, /* SPI2 */
2469 [106] = { 0x9b000, 0x1000, 32 | 16 | 8 }, /* L4TA36 */
2470 [107] = { 0x9c000, 0x1000, 16 | 8 }, /* MMC SDIO */
2471 [108] = { 0x9d000, 0x1000, 32 | 16 | 8 }, /* L4TAO9 */
2472 [109] = { 0x9e000, 0x1000, 32 | 16 | 8 }, /* MS_PRO */
2473 [110] = { 0x9f000, 0x1000, 32 | 16 | 8 }, /* L4TAO10 */
2474 [111] = { 0xa0000, 0x1000, 32 }, /* RNG */
2475 [112] = { 0xa1000, 0x1000, 32 | 16 | 8 }, /* L4TAO11 */
2476 [113] = { 0xa2000, 0x1000, 32 }, /* DES3DES */
2477 [114] = { 0xa3000, 0x1000, 32 | 16 | 8 }, /* L4TAO12 */
2478 [115] = { 0xa4000, 0x1000, 32 }, /* SHA1MD5 */
2479 [116] = { 0xa5000, 0x1000, 32 | 16 | 8 }, /* L4TAO13 */
2480 [117] = { 0xa6000, 0x1000, 32 }, /* AES */
2481 [118] = { 0xa7000, 0x1000, 32 | 16 | 8 }, /* L4TA37 */
2482 [119] = { 0xa8000, 0x2000, 32 }, /* PKA */
2483 [120] = { 0xaa000, 0x1000, 32 | 16 | 8 }, /* L4TA38 */
2484 [121] = { 0xb0000, 0x1000, 32 }, /* MG */
2485 [122] = { 0xb1000, 0x1000, 32 | 16 | 8 },
2486 [123] = { 0xb2000, 0x1000, 32 }, /* HDQ/1-Wire */
2487 [124] = { 0xb3000, 0x1000, 32 | 16 | 8 }, /* L4TA39 */
2490 static struct omap_l4_agent_info_s
{
2495 } omap_l4_agent_info
[54] = {
2496 { 0, 0, 3, 2 }, /* L4IA initiatior agent */
2497 { L4TAO(1), 3, 2, 1 }, /* Control and pinout module */
2498 { L4TAO(2), 5, 2, 1 }, /* 32K timer */
2499 { L4TAO(3), 7, 3, 2 }, /* PRCM */
2500 { L4TA(1), 10, 2, 1 }, /* BCM */
2501 { L4TA(2), 12, 2, 1 }, /* Test JTAG */
2502 { L4TA(3), 14, 6, 3 }, /* Quad GPIO */
2503 { L4TA(4), 20, 4, 3 }, /* WD timer 1/2 */
2504 { L4TA(7), 24, 2, 1 }, /* GP timer 1 */
2505 { L4TA(9), 26, 2, 1 }, /* ATM11 ETB */
2506 { L4TA(10), 28, 5, 4 }, /* Display subsystem */
2507 { L4TA(11), 33, 5, 4 }, /* Camera subsystem */
2508 { L4TA(12), 38, 2, 1 }, /* sDMA */
2509 { L4TA(13), 40, 5, 4 }, /* SSI */
2510 { L4TAO(4), 45, 2, 1 }, /* USB */
2511 { L4TA(14), 47, 2, 1 }, /* Win Tracer1 */
2512 { L4TA(15), 49, 2, 1 }, /* Win Tracer2 */
2513 { L4TA(16), 51, 2, 1 }, /* Win Tracer3 */
2514 { L4TA(17), 53, 2, 1 }, /* Win Tracer4 */
2515 { L4TA(18), 55, 2, 1 }, /* XTI */
2516 { L4TA(19), 57, 2, 1 }, /* UART1 */
2517 { L4TA(20), 59, 2, 1 }, /* UART2 */
2518 { L4TA(21), 61, 2, 1 }, /* UART3 */
2519 { L4TAO(5), 63, 2, 1 }, /* I2C1 */
2520 { L4TAO(6), 65, 2, 1 }, /* I2C2 */
2521 { L4TAO(7), 67, 2, 1 }, /* McBSP1 */
2522 { L4TAO(8), 69, 2, 1 }, /* McBSP2 */
2523 { L4TA(5), 71, 2, 1 }, /* WD Timer 3 (DSP) */
2524 { L4TA(6), 73, 2, 1 }, /* WD Timer 4 (IVA) */
2525 { L4TA(8), 75, 2, 1 }, /* GP Timer 2 */
2526 { L4TA(22), 77, 2, 1 }, /* GP Timer 3 */
2527 { L4TA(23), 79, 2, 1 }, /* GP Timer 4 */
2528 { L4TA(24), 81, 2, 1 }, /* GP Timer 5 */
2529 { L4TA(25), 83, 2, 1 }, /* GP Timer 6 */
2530 { L4TA(26), 85, 2, 1 }, /* GP Timer 7 */
2531 { L4TA(27), 87, 2, 1 }, /* GP Timer 8 */
2532 { L4TA(28), 89, 2, 1 }, /* GP Timer 9 */
2533 { L4TA(29), 91, 2, 1 }, /* GP Timer 10 */
2534 { L4TA(30), 93, 2, 1 }, /* GP Timer 11 */
2535 { L4TA(31), 95, 2, 1 }, /* GP Timer 12 */
2536 { L4TA(32), 97, 2, 1 }, /* EAC */
2537 { L4TA(33), 99, 2, 1 }, /* FAC */
2538 { L4TA(34), 101, 2, 1 }, /* IPC */
2539 { L4TA(35), 103, 2, 1 }, /* SPI1 */
2540 { L4TA(36), 105, 2, 1 }, /* SPI2 */
2541 { L4TAO(9), 107, 2, 1 }, /* MMC SDIO */
2542 { L4TAO(10), 109, 2, 1 },
2543 { L4TAO(11), 111, 2, 1 }, /* RNG */
2544 { L4TAO(12), 113, 2, 1 }, /* DES3DES */
2545 { L4TAO(13), 115, 2, 1 }, /* SHA1MD5 */
2546 { L4TA(37), 117, 2, 1 }, /* AES */
2547 { L4TA(38), 119, 2, 1 }, /* PKA */
2549 { L4TA(39), 123, 2, 1 }, /* HDQ/1-Wire */
2552 #define omap_l4ta(bus, cs) omap_l4ta_get(bus, L4TA(cs))
2553 #define omap_l4tao(bus, cs) omap_l4ta_get(bus, L4TAO(cs))
2555 struct omap_target_agent_s
*omap_l4ta_get(struct omap_l4_s
*bus
, int cs
)
2558 struct omap_target_agent_s
*ta
= 0;
2559 struct omap_l4_agent_info_s
*info
= 0;
2561 for (i
= 0; i
< bus
->ta_num
; i
++)
2562 if (omap_l4_agent_info
[i
].ta
== cs
) {
2564 info
= &omap_l4_agent_info
[i
];
2568 fprintf(stderr
, "%s: bad target agent (%i)\n", __FUNCTION__
, cs
);
2573 ta
->start
= &omap_l4_region
[info
->region
];
2574 ta
->regions
= info
->regions
;
2576 ta
->component
= ('Q' << 24) | ('E' << 16) | ('M' << 8) | ('U' << 0);
2577 ta
->status
= 0x00000000;
2578 ta
->control
= 0x00000200; /* XXX 01000200 for L4TAO */
2580 iomemtype
= l4_register_io_memory(omap_l4ta_readfn
,
2581 omap_l4ta_writefn
, ta
);
2582 ta
->base
= omap_l4_attach(ta
, info
->ta_region
, iomemtype
);
2587 target_phys_addr_t
omap_l4_attach(struct omap_target_agent_s
*ta
, int region
,
2590 target_phys_addr_t base
;
2596 if (region
< 0 || region
>= ta
->regions
) {
2597 fprintf(stderr
, "%s: bad io region (%i)\n", __FUNCTION__
, region
);
2601 base
= ta
->bus
->base
+ ta
->start
[region
].offset
;
2602 size
= ta
->start
[region
].size
;
2605 cpu_register_physical_memory(base
, size
, iotype
);
2607 cpu_register_physical_memory(base
, size
, omap_cpu_io_entry
);
2608 i
= (base
- ta
->bus
->base
) / TARGET_PAGE_SIZE
;
2609 for (; size
> 0; size
-= TARGET_PAGE_SIZE
, i
++) {
2610 omap_l4_io_readb_fn
[i
] = omap_l4_io_entry
[iotype
].mem_read
[0];
2611 omap_l4_io_readh_fn
[i
] = omap_l4_io_entry
[iotype
].mem_read
[1];
2612 omap_l4_io_readw_fn
[i
] = omap_l4_io_entry
[iotype
].mem_read
[2];
2613 omap_l4_io_writeb_fn
[i
] = omap_l4_io_entry
[iotype
].mem_write
[0];
2614 omap_l4_io_writeh_fn
[i
] = omap_l4_io_entry
[iotype
].mem_write
[1];
2615 omap_l4_io_writew_fn
[i
] = omap_l4_io_entry
[iotype
].mem_write
[2];
2616 omap_l4_io_opaque
[i
] = omap_l4_io_entry
[iotype
].opaque
;
2624 /* TEST-Chip-level TAP */
2625 static uint32_t omap_tap_read(void *opaque
, target_phys_addr_t addr
)
2627 struct omap_mpu_state_s
*s
= (struct omap_mpu_state_s
*) opaque
;
2630 case 0x204: /* IDCODE_reg */
2631 switch (s
->mpu_model
) {
2635 return 0x5b5d902f; /* ES 2.2 */
2637 return 0x5b68a02f; /* ES 2.2 */
2639 return 0x1b7ae02f; /* ES 2 */
2641 hw_error("%s: Bad mpu model\n", __FUNCTION__
);
2644 case 0x208: /* PRODUCTION_ID_reg for OMAP2 */
2645 case 0x210: /* PRODUCTION_ID_reg for OMAP3 */
2646 switch (s
->mpu_model
) {
2648 return 0x000254f0; /* POP ESHS2.1.1 in N91/93/95, ES2 in N800 */
2658 hw_error("%s: Bad mpu model\n", __FUNCTION__
);
2662 switch (s
->mpu_model
) {
2666 return 0xcafeb5d9; /* ES 2.2 */
2668 return 0xcafeb68a; /* ES 2.2 */
2670 return 0xcafeb7ae; /* ES 2 */
2672 hw_error("%s: Bad mpu model\n", __FUNCTION__
);
2675 case 0x218: /* DIE_ID_reg */
2676 return ('Q' << 24) | ('E' << 16) | ('M' << 8) | ('U' << 0);
2677 case 0x21c: /* DIE_ID_reg */
2679 case 0x220: /* DIE_ID_reg */
2680 return ('Q' << 24) | ('E' << 16) | ('M' << 8) | ('U' << 0);
2681 case 0x224: /* DIE_ID_reg */
2682 return ('Q' << 24) | ('E' << 16) | ('M' << 8) | ('U' << 0);
2689 static void omap_tap_write(void *opaque
, target_phys_addr_t addr
,
2695 static CPUReadMemoryFunc
*omap_tap_readfn
[] = {
2696 omap_badwidth_read32
,
2697 omap_badwidth_read32
,
2701 static CPUWriteMemoryFunc
*omap_tap_writefn
[] = {
2702 omap_badwidth_write32
,
2703 omap_badwidth_write32
,
2707 void omap_tap_init(struct omap_target_agent_s
*ta
,
2708 struct omap_mpu_state_s
*mpu
)
2710 omap_l4_attach(ta
, 0, l4_register_io_memory(
2711 omap_tap_readfn
, omap_tap_writefn
, mpu
));
2714 /* Power, Reset, and Clock Management */
2715 struct omap_prcm_s
{
2717 struct omap_mpu_state_s
*mpu
;
2724 uint32_t scratch
[20];
2728 uint32_t clkemul
[1];
2732 uint32_t clkctrl
[4];
2733 uint32_t clkidle
[7];
2734 uint32_t setuptime
[2];
2740 uint32_t rstctrl
[1];
2742 uint32_t rsttime_wkup
;
2747 int dpll_lock
, apll_lock
[2];
2750 static void omap_prcm_int_update(struct omap_prcm_s
*s
, int dom
)
2752 qemu_set_irq(s
->irq
[dom
], s
->irqst
[dom
] & s
->irqen
[dom
]);
2753 /* XXX or is the mask applied before PRCM_IRQSTATUS_* ? */
2756 static uint32_t omap_prcm_read(void *opaque
, target_phys_addr_t addr
)
2758 struct omap_prcm_s
*s
= (struct omap_prcm_s
*) opaque
;
2762 case 0x000: /* PRCM_REVISION */
2765 case 0x010: /* PRCM_SYSCONFIG */
2766 return s
->sysconfig
;
2768 case 0x018: /* PRCM_IRQSTATUS_MPU */
2771 case 0x01c: /* PRCM_IRQENABLE_MPU */
2774 case 0x050: /* PRCM_VOLTCTRL */
2776 case 0x054: /* PRCM_VOLTST */
2777 return s
->voltctrl
& 3;
2779 case 0x060: /* PRCM_CLKSRC_CTRL */
2780 return s
->clksrc
[0];
2781 case 0x070: /* PRCM_CLKOUT_CTRL */
2782 return s
->clkout
[0];
2783 case 0x078: /* PRCM_CLKEMUL_CTRL */
2784 return s
->clkemul
[0];
2785 case 0x080: /* PRCM_CLKCFG_CTRL */
2786 case 0x084: /* PRCM_CLKCFG_STATUS */
2789 case 0x090: /* PRCM_VOLTSETUP */
2790 return s
->setuptime
[0];
2792 case 0x094: /* PRCM_CLKSSETUP */
2793 return s
->setuptime
[1];
2795 case 0x098: /* PRCM_POLCTRL */
2796 return s
->clkpol
[0];
2798 case 0x0b0: /* GENERAL_PURPOSE1 */
2799 case 0x0b4: /* GENERAL_PURPOSE2 */
2800 case 0x0b8: /* GENERAL_PURPOSE3 */
2801 case 0x0bc: /* GENERAL_PURPOSE4 */
2802 case 0x0c0: /* GENERAL_PURPOSE5 */
2803 case 0x0c4: /* GENERAL_PURPOSE6 */
2804 case 0x0c8: /* GENERAL_PURPOSE7 */
2805 case 0x0cc: /* GENERAL_PURPOSE8 */
2806 case 0x0d0: /* GENERAL_PURPOSE9 */
2807 case 0x0d4: /* GENERAL_PURPOSE10 */
2808 case 0x0d8: /* GENERAL_PURPOSE11 */
2809 case 0x0dc: /* GENERAL_PURPOSE12 */
2810 case 0x0e0: /* GENERAL_PURPOSE13 */
2811 case 0x0e4: /* GENERAL_PURPOSE14 */
2812 case 0x0e8: /* GENERAL_PURPOSE15 */
2813 case 0x0ec: /* GENERAL_PURPOSE16 */
2814 case 0x0f0: /* GENERAL_PURPOSE17 */
2815 case 0x0f4: /* GENERAL_PURPOSE18 */
2816 case 0x0f8: /* GENERAL_PURPOSE19 */
2817 case 0x0fc: /* GENERAL_PURPOSE20 */
2818 return s
->scratch
[(addr
- 0xb0) >> 2];
2820 case 0x140: /* CM_CLKSEL_MPU */
2821 return s
->clksel
[0];
2822 case 0x148: /* CM_CLKSTCTRL_MPU */
2823 return s
->clkctrl
[0];
2825 case 0x158: /* RM_RSTST_MPU */
2827 case 0x1c8: /* PM_WKDEP_MPU */
2829 case 0x1d4: /* PM_EVGENCTRL_MPU */
2831 case 0x1d8: /* PM_EVEGENONTIM_MPU */
2832 return s
->evtime
[0];
2833 case 0x1dc: /* PM_EVEGENOFFTIM_MPU */
2834 return s
->evtime
[1];
2835 case 0x1e0: /* PM_PWSTCTRL_MPU */
2837 case 0x1e4: /* PM_PWSTST_MPU */
2840 case 0x200: /* CM_FCLKEN1_CORE */
2842 case 0x204: /* CM_FCLKEN2_CORE */
2844 case 0x210: /* CM_ICLKEN1_CORE */
2846 case 0x214: /* CM_ICLKEN2_CORE */
2848 case 0x21c: /* CM_ICLKEN4_CORE */
2851 case 0x220: /* CM_IDLEST1_CORE */
2852 /* TODO: check the actual iclk status */
2854 case 0x224: /* CM_IDLEST2_CORE */
2855 /* TODO: check the actual iclk status */
2857 case 0x22c: /* CM_IDLEST4_CORE */
2858 /* TODO: check the actual iclk status */
2861 case 0x230: /* CM_AUTOIDLE1_CORE */
2862 return s
->clkidle
[0];
2863 case 0x234: /* CM_AUTOIDLE2_CORE */
2864 return s
->clkidle
[1];
2865 case 0x238: /* CM_AUTOIDLE3_CORE */
2866 return s
->clkidle
[2];
2867 case 0x23c: /* CM_AUTOIDLE4_CORE */
2868 return s
->clkidle
[3];
2870 case 0x240: /* CM_CLKSEL1_CORE */
2871 return s
->clksel
[1];
2872 case 0x244: /* CM_CLKSEL2_CORE */
2873 return s
->clksel
[2];
2875 case 0x248: /* CM_CLKSTCTRL_CORE */
2876 return s
->clkctrl
[1];
2878 case 0x2a0: /* PM_WKEN1_CORE */
2880 case 0x2a4: /* PM_WKEN2_CORE */
2883 case 0x2b0: /* PM_WKST1_CORE */
2885 case 0x2b4: /* PM_WKST2_CORE */
2887 case 0x2c8: /* PM_WKDEP_CORE */
2890 case 0x2e0: /* PM_PWSTCTRL_CORE */
2892 case 0x2e4: /* PM_PWSTST_CORE */
2893 return 0x000030 | (s
->power
[1] & 0xfc00);
2895 case 0x300: /* CM_FCLKEN_GFX */
2897 case 0x310: /* CM_ICLKEN_GFX */
2899 case 0x320: /* CM_IDLEST_GFX */
2900 /* TODO: check the actual iclk status */
2902 case 0x340: /* CM_CLKSEL_GFX */
2903 return s
->clksel
[3];
2904 case 0x348: /* CM_CLKSTCTRL_GFX */
2905 return s
->clkctrl
[2];
2906 case 0x350: /* RM_RSTCTRL_GFX */
2907 return s
->rstctrl
[0];
2908 case 0x358: /* RM_RSTST_GFX */
2910 case 0x3c8: /* PM_WKDEP_GFX */
2913 case 0x3e0: /* PM_PWSTCTRL_GFX */
2915 case 0x3e4: /* PM_PWSTST_GFX */
2916 return s
->power
[2] & 3;
2918 case 0x400: /* CM_FCLKEN_WKUP */
2920 case 0x410: /* CM_ICLKEN_WKUP */
2922 case 0x420: /* CM_IDLEST_WKUP */
2923 /* TODO: check the actual iclk status */
2925 case 0x430: /* CM_AUTOIDLE_WKUP */
2926 return s
->clkidle
[4];
2927 case 0x440: /* CM_CLKSEL_WKUP */
2928 return s
->clksel
[4];
2929 case 0x450: /* RM_RSTCTRL_WKUP */
2931 case 0x454: /* RM_RSTTIME_WKUP */
2932 return s
->rsttime_wkup
;
2933 case 0x458: /* RM_RSTST_WKUP */
2935 case 0x4a0: /* PM_WKEN_WKUP */
2937 case 0x4b0: /* PM_WKST_WKUP */
2940 case 0x500: /* CM_CLKEN_PLL */
2942 case 0x520: /* CM_IDLEST_CKGEN */
2943 ret
= 0x0000070 | (s
->apll_lock
[0] << 9) | (s
->apll_lock
[1] << 8);
2944 if (!(s
->clksel
[6] & 3))
2945 /* Core uses 32-kHz clock */
2947 else if (!s
->dpll_lock
)
2948 /* DPLL not locked, core uses ref_clk */
2951 /* Core uses DPLL */
2954 case 0x530: /* CM_AUTOIDLE_PLL */
2955 return s
->clkidle
[5];
2956 case 0x540: /* CM_CLKSEL1_PLL */
2957 return s
->clksel
[5];
2958 case 0x544: /* CM_CLKSEL2_PLL */
2959 return s
->clksel
[6];
2961 case 0x800: /* CM_FCLKEN_DSP */
2962 return s
->clken
[10];
2963 case 0x810: /* CM_ICLKEN_DSP */
2964 return s
->clken
[11];
2965 case 0x820: /* CM_IDLEST_DSP */
2966 /* TODO: check the actual iclk status */
2968 case 0x830: /* CM_AUTOIDLE_DSP */
2969 return s
->clkidle
[6];
2970 case 0x840: /* CM_CLKSEL_DSP */
2971 return s
->clksel
[7];
2972 case 0x848: /* CM_CLKSTCTRL_DSP */
2973 return s
->clkctrl
[3];
2974 case 0x850: /* RM_RSTCTRL_DSP */
2976 case 0x858: /* RM_RSTST_DSP */
2978 case 0x8c8: /* PM_WKDEP_DSP */
2980 case 0x8e0: /* PM_PWSTCTRL_DSP */
2982 case 0x8e4: /* PM_PWSTST_DSP */
2983 return 0x008030 | (s
->power
[3] & 0x3003);
2985 case 0x8f0: /* PRCM_IRQSTATUS_DSP */
2987 case 0x8f4: /* PRCM_IRQENABLE_DSP */
2990 case 0x8f8: /* PRCM_IRQSTATUS_IVA */
2992 case 0x8fc: /* PRCM_IRQENABLE_IVA */
3000 static void omap_prcm_apll_update(struct omap_prcm_s
*s
)
3004 mode
[0] = (s
->clken
[9] >> 6) & 3;
3005 s
->apll_lock
[0] = (mode
[0] == 3);
3006 mode
[1] = (s
->clken
[9] >> 2) & 3;
3007 s
->apll_lock
[1] = (mode
[1] == 3);
3008 /* TODO: update clocks */
3010 if (mode
[0] == 1 || mode
[0] == 2 || mode
[1] == 1 || mode
[2] == 2)
3011 fprintf(stderr
, "%s: bad EN_54M_PLL or bad EN_96M_PLL\n",
3015 static void omap_prcm_dpll_update(struct omap_prcm_s
*s
)
3017 omap_clk dpll
= omap_findclk(s
->mpu
, "dpll");
3018 omap_clk dpll_x2
= omap_findclk(s
->mpu
, "dpll");
3019 omap_clk core
= omap_findclk(s
->mpu
, "core_clk");
3020 int mode
= (s
->clken
[9] >> 0) & 3;
3023 mult
= (s
->clksel
[5] >> 12) & 0x3ff;
3024 div
= (s
->clksel
[5] >> 8) & 0xf;
3025 if (mult
== 0 || mult
== 1)
3026 mode
= 1; /* Bypass */
3031 fprintf(stderr
, "%s: bad EN_DPLL\n", __FUNCTION__
);
3033 case 1: /* Low-power bypass mode (Default) */
3034 case 2: /* Fast-relock bypass mode */
3035 omap_clk_setrate(dpll
, 1, 1);
3036 omap_clk_setrate(dpll_x2
, 1, 1);
3038 case 3: /* Lock mode */
3039 s
->dpll_lock
= 1; /* After 20 FINT cycles (ref_clk / (div + 1)). */
3041 omap_clk_setrate(dpll
, div
+ 1, mult
);
3042 omap_clk_setrate(dpll_x2
, div
+ 1, mult
* 2);
3046 switch ((s
->clksel
[6] >> 0) & 3) {
3048 omap_clk_reparent(core
, omap_findclk(s
->mpu
, "clk32-kHz"));
3051 omap_clk_reparent(core
, dpll
);
3055 omap_clk_reparent(core
, dpll_x2
);
3058 fprintf(stderr
, "%s: bad CORE_CLK_SRC\n", __FUNCTION__
);
3063 static void omap_prcm_write(void *opaque
, target_phys_addr_t addr
,
3066 struct omap_prcm_s
*s
= (struct omap_prcm_s
*) opaque
;
3069 case 0x000: /* PRCM_REVISION */
3070 case 0x054: /* PRCM_VOLTST */
3071 case 0x084: /* PRCM_CLKCFG_STATUS */
3072 case 0x1e4: /* PM_PWSTST_MPU */
3073 case 0x220: /* CM_IDLEST1_CORE */
3074 case 0x224: /* CM_IDLEST2_CORE */
3075 case 0x22c: /* CM_IDLEST4_CORE */
3076 case 0x2c8: /* PM_WKDEP_CORE */
3077 case 0x2e4: /* PM_PWSTST_CORE */
3078 case 0x320: /* CM_IDLEST_GFX */
3079 case 0x3e4: /* PM_PWSTST_GFX */
3080 case 0x420: /* CM_IDLEST_WKUP */
3081 case 0x520: /* CM_IDLEST_CKGEN */
3082 case 0x820: /* CM_IDLEST_DSP */
3083 case 0x8e4: /* PM_PWSTST_DSP */
3087 case 0x010: /* PRCM_SYSCONFIG */
3088 s
->sysconfig
= value
& 1;
3091 case 0x018: /* PRCM_IRQSTATUS_MPU */
3092 s
->irqst
[0] &= ~value
;
3093 omap_prcm_int_update(s
, 0);
3095 case 0x01c: /* PRCM_IRQENABLE_MPU */
3096 s
->irqen
[0] = value
& 0x3f;
3097 omap_prcm_int_update(s
, 0);
3100 case 0x050: /* PRCM_VOLTCTRL */
3101 s
->voltctrl
= value
& 0xf1c3;
3104 case 0x060: /* PRCM_CLKSRC_CTRL */
3105 s
->clksrc
[0] = value
& 0xdb;
3106 /* TODO update clocks */
3109 case 0x070: /* PRCM_CLKOUT_CTRL */
3110 s
->clkout
[0] = value
& 0xbbbb;
3111 /* TODO update clocks */
3114 case 0x078: /* PRCM_CLKEMUL_CTRL */
3115 s
->clkemul
[0] = value
& 1;
3116 /* TODO update clocks */
3119 case 0x080: /* PRCM_CLKCFG_CTRL */
3122 case 0x090: /* PRCM_VOLTSETUP */
3123 s
->setuptime
[0] = value
& 0xffff;
3125 case 0x094: /* PRCM_CLKSSETUP */
3126 s
->setuptime
[1] = value
& 0xffff;
3129 case 0x098: /* PRCM_POLCTRL */
3130 s
->clkpol
[0] = value
& 0x701;
3133 case 0x0b0: /* GENERAL_PURPOSE1 */
3134 case 0x0b4: /* GENERAL_PURPOSE2 */
3135 case 0x0b8: /* GENERAL_PURPOSE3 */
3136 case 0x0bc: /* GENERAL_PURPOSE4 */
3137 case 0x0c0: /* GENERAL_PURPOSE5 */
3138 case 0x0c4: /* GENERAL_PURPOSE6 */
3139 case 0x0c8: /* GENERAL_PURPOSE7 */
3140 case 0x0cc: /* GENERAL_PURPOSE8 */
3141 case 0x0d0: /* GENERAL_PURPOSE9 */
3142 case 0x0d4: /* GENERAL_PURPOSE10 */
3143 case 0x0d8: /* GENERAL_PURPOSE11 */
3144 case 0x0dc: /* GENERAL_PURPOSE12 */
3145 case 0x0e0: /* GENERAL_PURPOSE13 */
3146 case 0x0e4: /* GENERAL_PURPOSE14 */
3147 case 0x0e8: /* GENERAL_PURPOSE15 */
3148 case 0x0ec: /* GENERAL_PURPOSE16 */
3149 case 0x0f0: /* GENERAL_PURPOSE17 */
3150 case 0x0f4: /* GENERAL_PURPOSE18 */
3151 case 0x0f8: /* GENERAL_PURPOSE19 */
3152 case 0x0fc: /* GENERAL_PURPOSE20 */
3153 s
->scratch
[(addr
- 0xb0) >> 2] = value
;
3156 case 0x140: /* CM_CLKSEL_MPU */
3157 s
->clksel
[0] = value
& 0x1f;
3158 /* TODO update clocks */
3160 case 0x148: /* CM_CLKSTCTRL_MPU */
3161 s
->clkctrl
[0] = value
& 0x1f;
3164 case 0x158: /* RM_RSTST_MPU */
3165 s
->rst
[0] &= ~value
;
3167 case 0x1c8: /* PM_WKDEP_MPU */
3168 s
->wkup
[0] = value
& 0x15;
3171 case 0x1d4: /* PM_EVGENCTRL_MPU */
3172 s
->ev
= value
& 0x1f;
3174 case 0x1d8: /* PM_EVEGENONTIM_MPU */
3175 s
->evtime
[0] = value
;
3177 case 0x1dc: /* PM_EVEGENOFFTIM_MPU */
3178 s
->evtime
[1] = value
;
3181 case 0x1e0: /* PM_PWSTCTRL_MPU */
3182 s
->power
[0] = value
& 0xc0f;
3185 case 0x200: /* CM_FCLKEN1_CORE */
3186 s
->clken
[0] = value
& 0xbfffffff;
3187 /* TODO update clocks */
3188 /* The EN_EAC bit only gets/puts func_96m_clk. */
3190 case 0x204: /* CM_FCLKEN2_CORE */
3191 s
->clken
[1] = value
& 0x00000007;
3192 /* TODO update clocks */
3194 case 0x210: /* CM_ICLKEN1_CORE */
3195 s
->clken
[2] = value
& 0xfffffff9;
3196 /* TODO update clocks */
3197 /* The EN_EAC bit only gets/puts core_l4_iclk. */
3199 case 0x214: /* CM_ICLKEN2_CORE */
3200 s
->clken
[3] = value
& 0x00000007;
3201 /* TODO update clocks */
3203 case 0x21c: /* CM_ICLKEN4_CORE */
3204 s
->clken
[4] = value
& 0x0000001f;
3205 /* TODO update clocks */
3208 case 0x230: /* CM_AUTOIDLE1_CORE */
3209 s
->clkidle
[0] = value
& 0xfffffff9;
3210 /* TODO update clocks */
3212 case 0x234: /* CM_AUTOIDLE2_CORE */
3213 s
->clkidle
[1] = value
& 0x00000007;
3214 /* TODO update clocks */
3216 case 0x238: /* CM_AUTOIDLE3_CORE */
3217 s
->clkidle
[2] = value
& 0x00000007;
3218 /* TODO update clocks */
3220 case 0x23c: /* CM_AUTOIDLE4_CORE */
3221 s
->clkidle
[3] = value
& 0x0000001f;
3222 /* TODO update clocks */
3225 case 0x240: /* CM_CLKSEL1_CORE */
3226 s
->clksel
[1] = value
& 0x0fffbf7f;
3227 /* TODO update clocks */
3230 case 0x244: /* CM_CLKSEL2_CORE */
3231 s
->clksel
[2] = value
& 0x00fffffc;
3232 /* TODO update clocks */
3235 case 0x248: /* CM_CLKSTCTRL_CORE */
3236 s
->clkctrl
[1] = value
& 0x7;
3239 case 0x2a0: /* PM_WKEN1_CORE */
3240 s
->wken
[0] = value
& 0x04667ff8;
3242 case 0x2a4: /* PM_WKEN2_CORE */
3243 s
->wken
[1] = value
& 0x00000005;
3246 case 0x2b0: /* PM_WKST1_CORE */
3247 s
->wkst
[0] &= ~value
;
3249 case 0x2b4: /* PM_WKST2_CORE */
3250 s
->wkst
[1] &= ~value
;
3253 case 0x2e0: /* PM_PWSTCTRL_CORE */
3254 s
->power
[1] = (value
& 0x00fc3f) | (1 << 2);
3257 case 0x300: /* CM_FCLKEN_GFX */
3258 s
->clken
[5] = value
& 6;
3259 /* TODO update clocks */
3261 case 0x310: /* CM_ICLKEN_GFX */
3262 s
->clken
[6] = value
& 1;
3263 /* TODO update clocks */
3265 case 0x340: /* CM_CLKSEL_GFX */
3266 s
->clksel
[3] = value
& 7;
3267 /* TODO update clocks */
3269 case 0x348: /* CM_CLKSTCTRL_GFX */
3270 s
->clkctrl
[2] = value
& 1;
3272 case 0x350: /* RM_RSTCTRL_GFX */
3273 s
->rstctrl
[0] = value
& 1;
3276 case 0x358: /* RM_RSTST_GFX */
3277 s
->rst
[1] &= ~value
;
3279 case 0x3c8: /* PM_WKDEP_GFX */
3280 s
->wkup
[1] = value
& 0x13;
3282 case 0x3e0: /* PM_PWSTCTRL_GFX */
3283 s
->power
[2] = (value
& 0x00c0f) | (3 << 2);
3286 case 0x400: /* CM_FCLKEN_WKUP */
3287 s
->clken
[7] = value
& 0xd;
3288 /* TODO update clocks */
3290 case 0x410: /* CM_ICLKEN_WKUP */
3291 s
->clken
[8] = value
& 0x3f;
3292 /* TODO update clocks */
3294 case 0x430: /* CM_AUTOIDLE_WKUP */
3295 s
->clkidle
[4] = value
& 0x0000003f;
3296 /* TODO update clocks */
3298 case 0x440: /* CM_CLKSEL_WKUP */
3299 s
->clksel
[4] = value
& 3;
3300 /* TODO update clocks */
3302 case 0x450: /* RM_RSTCTRL_WKUP */
3305 qemu_system_reset_request();
3307 case 0x454: /* RM_RSTTIME_WKUP */
3308 s
->rsttime_wkup
= value
& 0x1fff;
3310 case 0x458: /* RM_RSTST_WKUP */
3311 s
->rst
[2] &= ~value
;
3313 case 0x4a0: /* PM_WKEN_WKUP */
3314 s
->wken
[2] = value
& 0x00000005;
3316 case 0x4b0: /* PM_WKST_WKUP */
3317 s
->wkst
[2] &= ~value
;
3320 case 0x500: /* CM_CLKEN_PLL */
3321 if (value
& 0xffffff30)
3322 fprintf(stderr
, "%s: write 0s in CM_CLKEN_PLL for "
3323 "future compatiblity\n", __FUNCTION__
);
3324 if ((s
->clken
[9] ^ value
) & 0xcc) {
3325 s
->clken
[9] &= ~0xcc;
3326 s
->clken
[9] |= value
& 0xcc;
3327 omap_prcm_apll_update(s
);
3329 if ((s
->clken
[9] ^ value
) & 3) {
3331 s
->clken
[9] |= value
& 3;
3332 omap_prcm_dpll_update(s
);
3335 case 0x530: /* CM_AUTOIDLE_PLL */
3336 s
->clkidle
[5] = value
& 0x000000cf;
3337 /* TODO update clocks */
3339 case 0x540: /* CM_CLKSEL1_PLL */
3340 if (value
& 0xfc4000d7)
3341 fprintf(stderr
, "%s: write 0s in CM_CLKSEL1_PLL for "
3342 "future compatiblity\n", __FUNCTION__
);
3343 if ((s
->clksel
[5] ^ value
) & 0x003fff00) {
3344 s
->clksel
[5] = value
& 0x03bfff28;
3345 omap_prcm_dpll_update(s
);
3347 /* TODO update the other clocks */
3349 s
->clksel
[5] = value
& 0x03bfff28;
3351 case 0x544: /* CM_CLKSEL2_PLL */
3353 fprintf(stderr
, "%s: write 0s in CM_CLKSEL2_PLL[31:2] for "
3354 "future compatiblity\n", __FUNCTION__
);
3355 if (s
->clksel
[6] != (value
& 3)) {
3356 s
->clksel
[6] = value
& 3;
3357 omap_prcm_dpll_update(s
);
3361 case 0x800: /* CM_FCLKEN_DSP */
3362 s
->clken
[10] = value
& 0x501;
3363 /* TODO update clocks */
3365 case 0x810: /* CM_ICLKEN_DSP */
3366 s
->clken
[11] = value
& 0x2;
3367 /* TODO update clocks */
3369 case 0x830: /* CM_AUTOIDLE_DSP */
3370 s
->clkidle
[6] = value
& 0x2;
3371 /* TODO update clocks */
3373 case 0x840: /* CM_CLKSEL_DSP */
3374 s
->clksel
[7] = value
& 0x3fff;
3375 /* TODO update clocks */
3377 case 0x848: /* CM_CLKSTCTRL_DSP */
3378 s
->clkctrl
[3] = value
& 0x101;
3380 case 0x850: /* RM_RSTCTRL_DSP */
3383 case 0x858: /* RM_RSTST_DSP */
3384 s
->rst
[3] &= ~value
;
3386 case 0x8c8: /* PM_WKDEP_DSP */
3387 s
->wkup
[2] = value
& 0x13;
3389 case 0x8e0: /* PM_PWSTCTRL_DSP */
3390 s
->power
[3] = (value
& 0x03017) | (3 << 2);
3393 case 0x8f0: /* PRCM_IRQSTATUS_DSP */
3394 s
->irqst
[1] &= ~value
;
3395 omap_prcm_int_update(s
, 1);
3397 case 0x8f4: /* PRCM_IRQENABLE_DSP */
3398 s
->irqen
[1] = value
& 0x7;
3399 omap_prcm_int_update(s
, 1);
3402 case 0x8f8: /* PRCM_IRQSTATUS_IVA */
3403 s
->irqst
[2] &= ~value
;
3404 omap_prcm_int_update(s
, 2);
3406 case 0x8fc: /* PRCM_IRQENABLE_IVA */
3407 s
->irqen
[2] = value
& 0x7;
3408 omap_prcm_int_update(s
, 2);
3417 static CPUReadMemoryFunc
*omap_prcm_readfn
[] = {
3418 omap_badwidth_read32
,
3419 omap_badwidth_read32
,
3423 static CPUWriteMemoryFunc
*omap_prcm_writefn
[] = {
3424 omap_badwidth_write32
,
3425 omap_badwidth_write32
,
3429 static void omap_prcm_reset(struct omap_prcm_s
*s
)
3438 s
->voltctrl
= 0x1040;
3460 s
->clkidle
[5] = 0x0c;
3462 s
->clksel
[0] = 0x01;
3463 s
->clksel
[1] = 0x02100121;
3464 s
->clksel
[2] = 0x00000000;
3465 s
->clksel
[3] = 0x01;
3467 s
->clksel
[7] = 0x0121;
3471 s
->wken
[0] = 0x04667ff8;
3472 s
->wken
[1] = 0x00000005;
3477 s
->power
[0] = 0x00c;
3479 s
->power
[2] = 0x0000c;
3483 omap_prcm_apll_update(s
);
3484 omap_prcm_dpll_update(s
);
3487 static void omap_prcm_coldreset(struct omap_prcm_s
*s
)
3489 s
->setuptime
[0] = 0;
3490 s
->setuptime
[1] = 0;
3491 memset(&s
->scratch
, 0, sizeof(s
->scratch
));
3500 s
->clksrc
[0] = 0x43;
3501 s
->clkout
[0] = 0x0303;
3503 s
->clkpol
[0] = 0x100;
3504 s
->rsttime_wkup
= 0x1002;
3509 struct omap_prcm_s
*omap_prcm_init(struct omap_target_agent_s
*ta
,
3510 qemu_irq mpu_int
, qemu_irq dsp_int
, qemu_irq iva_int
,
3511 struct omap_mpu_state_s
*mpu
)
3514 struct omap_prcm_s
*s
= (struct omap_prcm_s
*)
3515 qemu_mallocz(sizeof(struct omap_prcm_s
));
3517 s
->irq
[0] = mpu_int
;
3518 s
->irq
[1] = dsp_int
;
3519 s
->irq
[2] = iva_int
;
3521 omap_prcm_coldreset(s
);
3523 iomemtype
= l4_register_io_memory(omap_prcm_readfn
,
3524 omap_prcm_writefn
, s
);
3525 omap_l4_attach(ta
, 0, iomemtype
);
3526 omap_l4_attach(ta
, 1, iomemtype
);
3531 /* System and Pinout control */
3532 struct omap_sysctl_s
{
3533 struct omap_mpu_state_s
*mpu
;
3538 uint32_t padconf
[0x45];
3540 uint32_t msuspendmux
[5];
3543 static uint32_t omap_sysctl_read8(void *opaque
, target_phys_addr_t addr
)
3546 struct omap_sysctl_s
*s
= (struct omap_sysctl_s
*) opaque
;
3547 int pad_offset
, byte_offset
;
3551 case 0x030 ... 0x140: /* CONTROL_PADCONF - only used in the POP */
3552 pad_offset
= (addr
- 0x30) >> 2;
3553 byte_offset
= (addr
- 0x30) & (4 - 1);
3555 value
= s
->padconf
[pad_offset
];
3556 value
= (value
>> (byte_offset
* 8)) & 0xff;
3568 static uint32_t omap_sysctl_read(void *opaque
, target_phys_addr_t addr
)
3570 struct omap_sysctl_s
*s
= (struct omap_sysctl_s
*) opaque
;
3573 case 0x000: /* CONTROL_REVISION */
3576 case 0x010: /* CONTROL_SYSCONFIG */
3577 return s
->sysconfig
;
3579 case 0x030 ... 0x140: /* CONTROL_PADCONF - only used in the POP */
3580 return s
->padconf
[(addr
- 0x30) >> 2];
3582 case 0x270: /* CONTROL_DEBOBS */
3585 case 0x274: /* CONTROL_DEVCONF */
3586 return s
->devconfig
;
3588 case 0x28c: /* CONTROL_EMU_SUPPORT */
3591 case 0x290: /* CONTROL_MSUSPENDMUX_0 */
3592 return s
->msuspendmux
[0];
3593 case 0x294: /* CONTROL_MSUSPENDMUX_1 */
3594 return s
->msuspendmux
[1];
3595 case 0x298: /* CONTROL_MSUSPENDMUX_2 */
3596 return s
->msuspendmux
[2];
3597 case 0x29c: /* CONTROL_MSUSPENDMUX_3 */
3598 return s
->msuspendmux
[3];
3599 case 0x2a0: /* CONTROL_MSUSPENDMUX_4 */
3600 return s
->msuspendmux
[4];
3601 case 0x2a4: /* CONTROL_MSUSPENDMUX_5 */
3604 case 0x2b8: /* CONTROL_PSA_CTRL */
3605 return s
->psaconfig
;
3606 case 0x2bc: /* CONTROL_PSA_CMD */
3607 case 0x2c0: /* CONTROL_PSA_VALUE */
3610 case 0x2b0: /* CONTROL_SEC_CTRL */
3612 case 0x2d0: /* CONTROL_SEC_EMU */
3614 case 0x2d4: /* CONTROL_SEC_TAP */
3616 case 0x2b4: /* CONTROL_SEC_TEST */
3617 case 0x2f0: /* CONTROL_SEC_STATUS */
3618 case 0x2f4: /* CONTROL_SEC_ERR_STATUS */
3619 /* Secure mode is not present on general-pusrpose device. Outside
3620 * secure mode these values cannot be read or written. */
3623 case 0x2d8: /* CONTROL_OCM_RAM_PERM */
3625 case 0x2dc: /* CONTROL_OCM_PUB_RAM_ADD */
3626 case 0x2e0: /* CONTROL_EXT_SEC_RAM_START_ADD */
3627 case 0x2e4: /* CONTROL_EXT_SEC_RAM_STOP_ADD */
3628 /* No secure mode so no Extended Secure RAM present. */
3631 case 0x2f8: /* CONTROL_STATUS */
3632 /* Device Type => General-purpose */
3634 case 0x2fc: /* CONTROL_GENERAL_PURPOSE_STATUS */
3636 case 0x300: /* CONTROL_RPUB_KEY_H_0 */
3637 case 0x304: /* CONTROL_RPUB_KEY_H_1 */
3638 case 0x308: /* CONTROL_RPUB_KEY_H_2 */
3639 case 0x30c: /* CONTROL_RPUB_KEY_H_3 */
3642 case 0x310: /* CONTROL_RAND_KEY_0 */
3643 case 0x314: /* CONTROL_RAND_KEY_1 */
3644 case 0x318: /* CONTROL_RAND_KEY_2 */
3645 case 0x31c: /* CONTROL_RAND_KEY_3 */
3646 case 0x320: /* CONTROL_CUST_KEY_0 */
3647 case 0x324: /* CONTROL_CUST_KEY_1 */
3648 case 0x330: /* CONTROL_TEST_KEY_0 */
3649 case 0x334: /* CONTROL_TEST_KEY_1 */
3650 case 0x338: /* CONTROL_TEST_KEY_2 */
3651 case 0x33c: /* CONTROL_TEST_KEY_3 */
3652 case 0x340: /* CONTROL_TEST_KEY_4 */
3653 case 0x344: /* CONTROL_TEST_KEY_5 */
3654 case 0x348: /* CONTROL_TEST_KEY_6 */
3655 case 0x34c: /* CONTROL_TEST_KEY_7 */
3656 case 0x350: /* CONTROL_TEST_KEY_8 */
3657 case 0x354: /* CONTROL_TEST_KEY_9 */
3658 /* Can only be accessed in secure mode and when C_FieldAccEnable
3659 * bit is set in CONTROL_SEC_CTRL.
3660 * TODO: otherwise an interconnect access error is generated. */
3668 static void omap_sysctl_write8(void *opaque
, target_phys_addr_t addr
,
3671 struct omap_sysctl_s
*s
= (struct omap_sysctl_s
*) opaque
;
3672 int pad_offset
, byte_offset
;
3676 case 0x030 ... 0x140: /* CONTROL_PADCONF - only used in the POP */
3677 pad_offset
= (addr
- 0x30) >> 2;
3678 byte_offset
= (addr
- 0x30) & (4 - 1);
3680 prev_value
= s
->padconf
[pad_offset
];
3681 prev_value
&= ~(0xff << (byte_offset
* 8));
3682 prev_value
|= ((value
& 0x1f1f1f1f) << (byte_offset
* 8)) & 0x1f1f1f1f;
3683 s
->padconf
[pad_offset
] = prev_value
;
3692 static void omap_sysctl_write(void *opaque
, target_phys_addr_t addr
,
3695 struct omap_sysctl_s
*s
= (struct omap_sysctl_s
*) opaque
;
3698 case 0x000: /* CONTROL_REVISION */
3699 case 0x2a4: /* CONTROL_MSUSPENDMUX_5 */
3700 case 0x2c0: /* CONTROL_PSA_VALUE */
3701 case 0x2f8: /* CONTROL_STATUS */
3702 case 0x2fc: /* CONTROL_GENERAL_PURPOSE_STATUS */
3703 case 0x300: /* CONTROL_RPUB_KEY_H_0 */
3704 case 0x304: /* CONTROL_RPUB_KEY_H_1 */
3705 case 0x308: /* CONTROL_RPUB_KEY_H_2 */
3706 case 0x30c: /* CONTROL_RPUB_KEY_H_3 */
3707 case 0x310: /* CONTROL_RAND_KEY_0 */
3708 case 0x314: /* CONTROL_RAND_KEY_1 */
3709 case 0x318: /* CONTROL_RAND_KEY_2 */
3710 case 0x31c: /* CONTROL_RAND_KEY_3 */
3711 case 0x320: /* CONTROL_CUST_KEY_0 */
3712 case 0x324: /* CONTROL_CUST_KEY_1 */
3713 case 0x330: /* CONTROL_TEST_KEY_0 */
3714 case 0x334: /* CONTROL_TEST_KEY_1 */
3715 case 0x338: /* CONTROL_TEST_KEY_2 */
3716 case 0x33c: /* CONTROL_TEST_KEY_3 */
3717 case 0x340: /* CONTROL_TEST_KEY_4 */
3718 case 0x344: /* CONTROL_TEST_KEY_5 */
3719 case 0x348: /* CONTROL_TEST_KEY_6 */
3720 case 0x34c: /* CONTROL_TEST_KEY_7 */
3721 case 0x350: /* CONTROL_TEST_KEY_8 */
3722 case 0x354: /* CONTROL_TEST_KEY_9 */
3726 case 0x010: /* CONTROL_SYSCONFIG */
3727 s
->sysconfig
= value
& 0x1e;
3730 case 0x030 ... 0x140: /* CONTROL_PADCONF - only used in the POP */
3731 /* XXX: should check constant bits */
3732 s
->padconf
[(addr
- 0x30) >> 2] = value
& 0x1f1f1f1f;
3735 case 0x270: /* CONTROL_DEBOBS */
3736 s
->obs
= value
& 0xff;
3739 case 0x274: /* CONTROL_DEVCONF */
3740 s
->devconfig
= value
& 0xffffc7ff;
3743 case 0x28c: /* CONTROL_EMU_SUPPORT */
3746 case 0x290: /* CONTROL_MSUSPENDMUX_0 */
3747 s
->msuspendmux
[0] = value
& 0x3fffffff;
3749 case 0x294: /* CONTROL_MSUSPENDMUX_1 */
3750 s
->msuspendmux
[1] = value
& 0x3fffffff;
3752 case 0x298: /* CONTROL_MSUSPENDMUX_2 */
3753 s
->msuspendmux
[2] = value
& 0x3fffffff;
3755 case 0x29c: /* CONTROL_MSUSPENDMUX_3 */
3756 s
->msuspendmux
[3] = value
& 0x3fffffff;
3758 case 0x2a0: /* CONTROL_MSUSPENDMUX_4 */
3759 s
->msuspendmux
[4] = value
& 0x3fffffff;
3762 case 0x2b8: /* CONTROL_PSA_CTRL */
3763 s
->psaconfig
= value
& 0x1c;
3764 s
->psaconfig
|= (value
& 0x20) ? 2 : 1;
3766 case 0x2bc: /* CONTROL_PSA_CMD */
3769 case 0x2b0: /* CONTROL_SEC_CTRL */
3770 case 0x2b4: /* CONTROL_SEC_TEST */
3771 case 0x2d0: /* CONTROL_SEC_EMU */
3772 case 0x2d4: /* CONTROL_SEC_TAP */
3773 case 0x2d8: /* CONTROL_OCM_RAM_PERM */
3774 case 0x2dc: /* CONTROL_OCM_PUB_RAM_ADD */
3775 case 0x2e0: /* CONTROL_EXT_SEC_RAM_START_ADD */
3776 case 0x2e4: /* CONTROL_EXT_SEC_RAM_STOP_ADD */
3777 case 0x2f0: /* CONTROL_SEC_STATUS */
3778 case 0x2f4: /* CONTROL_SEC_ERR_STATUS */
3787 static CPUReadMemoryFunc
*omap_sysctl_readfn
[] = {
3789 omap_badwidth_read32
, /* TODO */
3793 static CPUWriteMemoryFunc
*omap_sysctl_writefn
[] = {
3795 omap_badwidth_write32
, /* TODO */
3799 static void omap_sysctl_reset(struct omap_sysctl_s
*s
)
3801 /* (power-on reset) */
3804 s
->devconfig
= 0x0c000000;
3805 s
->msuspendmux
[0] = 0x00000000;
3806 s
->msuspendmux
[1] = 0x00000000;
3807 s
->msuspendmux
[2] = 0x00000000;
3808 s
->msuspendmux
[3] = 0x00000000;
3809 s
->msuspendmux
[4] = 0x00000000;
3812 s
->padconf
[0x00] = 0x000f0f0f;
3813 s
->padconf
[0x01] = 0x00000000;
3814 s
->padconf
[0x02] = 0x00000000;
3815 s
->padconf
[0x03] = 0x00000000;
3816 s
->padconf
[0x04] = 0x00000000;
3817 s
->padconf
[0x05] = 0x00000000;
3818 s
->padconf
[0x06] = 0x00000000;
3819 s
->padconf
[0x07] = 0x00000000;
3820 s
->padconf
[0x08] = 0x08080800;
3821 s
->padconf
[0x09] = 0x08080808;
3822 s
->padconf
[0x0a] = 0x08080808;
3823 s
->padconf
[0x0b] = 0x08080808;
3824 s
->padconf
[0x0c] = 0x08080808;
3825 s
->padconf
[0x0d] = 0x08080800;
3826 s
->padconf
[0x0e] = 0x08080808;
3827 s
->padconf
[0x0f] = 0x08080808;
3828 s
->padconf
[0x10] = 0x18181808; /* | 0x07070700 if SBoot3 */
3829 s
->padconf
[0x11] = 0x18181818; /* | 0x07070707 if SBoot3 */
3830 s
->padconf
[0x12] = 0x18181818; /* | 0x07070707 if SBoot3 */
3831 s
->padconf
[0x13] = 0x18181818; /* | 0x07070707 if SBoot3 */
3832 s
->padconf
[0x14] = 0x18181818; /* | 0x00070707 if SBoot3 */
3833 s
->padconf
[0x15] = 0x18181818;
3834 s
->padconf
[0x16] = 0x18181818; /* | 0x07000000 if SBoot3 */
3835 s
->padconf
[0x17] = 0x1f001f00;
3836 s
->padconf
[0x18] = 0x1f1f1f1f;
3837 s
->padconf
[0x19] = 0x00000000;
3838 s
->padconf
[0x1a] = 0x1f180000;
3839 s
->padconf
[0x1b] = 0x00001f1f;
3840 s
->padconf
[0x1c] = 0x1f001f00;
3841 s
->padconf
[0x1d] = 0x00000000;
3842 s
->padconf
[0x1e] = 0x00000000;
3843 s
->padconf
[0x1f] = 0x08000000;
3844 s
->padconf
[0x20] = 0x08080808;
3845 s
->padconf
[0x21] = 0x08080808;
3846 s
->padconf
[0x22] = 0x0f080808;
3847 s
->padconf
[0x23] = 0x0f0f0f0f;
3848 s
->padconf
[0x24] = 0x000f0f0f;
3849 s
->padconf
[0x25] = 0x1f1f1f0f;
3850 s
->padconf
[0x26] = 0x080f0f1f;
3851 s
->padconf
[0x27] = 0x070f1808;
3852 s
->padconf
[0x28] = 0x0f070707;
3853 s
->padconf
[0x29] = 0x000f0f1f;
3854 s
->padconf
[0x2a] = 0x0f0f0f1f;
3855 s
->padconf
[0x2b] = 0x08000000;
3856 s
->padconf
[0x2c] = 0x0000001f;
3857 s
->padconf
[0x2d] = 0x0f0f1f00;
3858 s
->padconf
[0x2e] = 0x1f1f0f0f;
3859 s
->padconf
[0x2f] = 0x0f1f1f1f;
3860 s
->padconf
[0x30] = 0x0f0f0f0f;
3861 s
->padconf
[0x31] = 0x0f1f0f1f;
3862 s
->padconf
[0x32] = 0x0f0f0f0f;
3863 s
->padconf
[0x33] = 0x0f1f0f1f;
3864 s
->padconf
[0x34] = 0x1f1f0f0f;
3865 s
->padconf
[0x35] = 0x0f0f1f1f;
3866 s
->padconf
[0x36] = 0x0f0f1f0f;
3867 s
->padconf
[0x37] = 0x0f0f0f0f;
3868 s
->padconf
[0x38] = 0x1f18180f;
3869 s
->padconf
[0x39] = 0x1f1f1f1f;
3870 s
->padconf
[0x3a] = 0x00001f1f;
3871 s
->padconf
[0x3b] = 0x00000000;
3872 s
->padconf
[0x3c] = 0x00000000;
3873 s
->padconf
[0x3d] = 0x0f0f0f0f;
3874 s
->padconf
[0x3e] = 0x18000f0f;
3875 s
->padconf
[0x3f] = 0x00070000;
3876 s
->padconf
[0x40] = 0x00000707;
3877 s
->padconf
[0x41] = 0x0f1f0700;
3878 s
->padconf
[0x42] = 0x1f1f070f;
3879 s
->padconf
[0x43] = 0x0008081f;
3880 s
->padconf
[0x44] = 0x00000800;
3883 struct omap_sysctl_s
*omap_sysctl_init(struct omap_target_agent_s
*ta
,
3884 omap_clk iclk
, struct omap_mpu_state_s
*mpu
)
3887 struct omap_sysctl_s
*s
= (struct omap_sysctl_s
*)
3888 qemu_mallocz(sizeof(struct omap_sysctl_s
));
3891 omap_sysctl_reset(s
);
3893 iomemtype
= l4_register_io_memory(omap_sysctl_readfn
,
3894 omap_sysctl_writefn
, s
);
3895 omap_l4_attach(ta
, 0, iomemtype
);
3900 /* SDRAM Controller Subsystem */
3901 struct omap_sdrc_s
{
3905 static void omap_sdrc_reset(struct omap_sdrc_s
*s
)
3910 static uint32_t omap_sdrc_read(void *opaque
, target_phys_addr_t addr
)
3912 struct omap_sdrc_s
*s
= (struct omap_sdrc_s
*) opaque
;
3915 case 0x00: /* SDRC_REVISION */
3918 case 0x10: /* SDRC_SYSCONFIG */
3921 case 0x14: /* SDRC_SYSSTATUS */
3922 return 1; /* RESETDONE */
3924 case 0x40: /* SDRC_CS_CFG */
3925 case 0x44: /* SDRC_SHARING */
3926 case 0x48: /* SDRC_ERR_ADDR */
3927 case 0x4c: /* SDRC_ERR_TYPE */
3928 case 0x60: /* SDRC_DLLA_SCTRL */
3929 case 0x64: /* SDRC_DLLA_STATUS */
3930 case 0x68: /* SDRC_DLLB_CTRL */
3931 case 0x6c: /* SDRC_DLLB_STATUS */
3932 case 0x70: /* SDRC_POWER */
3933 case 0x80: /* SDRC_MCFG_0 */
3934 case 0x84: /* SDRC_MR_0 */
3935 case 0x88: /* SDRC_EMR1_0 */
3936 case 0x8c: /* SDRC_EMR2_0 */
3937 case 0x90: /* SDRC_EMR3_0 */
3938 case 0x94: /* SDRC_DCDL1_CTRL */
3939 case 0x98: /* SDRC_DCDL2_CTRL */
3940 case 0x9c: /* SDRC_ACTIM_CTRLA_0 */
3941 case 0xa0: /* SDRC_ACTIM_CTRLB_0 */
3942 case 0xa4: /* SDRC_RFR_CTRL_0 */
3943 case 0xa8: /* SDRC_MANUAL_0 */
3944 case 0xb0: /* SDRC_MCFG_1 */
3945 case 0xb4: /* SDRC_MR_1 */
3946 case 0xb8: /* SDRC_EMR1_1 */
3947 case 0xbc: /* SDRC_EMR2_1 */
3948 case 0xc0: /* SDRC_EMR3_1 */
3949 case 0xc4: /* SDRC_ACTIM_CTRLA_1 */
3950 case 0xc8: /* SDRC_ACTIM_CTRLB_1 */
3951 case 0xd4: /* SDRC_RFR_CTRL_1 */
3952 case 0xd8: /* SDRC_MANUAL_1 */
3960 static void omap_sdrc_write(void *opaque
, target_phys_addr_t addr
,
3963 struct omap_sdrc_s
*s
= (struct omap_sdrc_s
*) opaque
;
3966 case 0x00: /* SDRC_REVISION */
3967 case 0x14: /* SDRC_SYSSTATUS */
3968 case 0x48: /* SDRC_ERR_ADDR */
3969 case 0x64: /* SDRC_DLLA_STATUS */
3970 case 0x6c: /* SDRC_DLLB_STATUS */
3974 case 0x10: /* SDRC_SYSCONFIG */
3975 if ((value
>> 3) != 0x2)
3976 fprintf(stderr
, "%s: bad SDRAM idle mode %i\n",
3977 __FUNCTION__
, value
>> 3);
3980 s
->config
= value
& 0x18;
3983 case 0x40: /* SDRC_CS_CFG */
3984 case 0x44: /* SDRC_SHARING */
3985 case 0x4c: /* SDRC_ERR_TYPE */
3986 case 0x60: /* SDRC_DLLA_SCTRL */
3987 case 0x68: /* SDRC_DLLB_CTRL */
3988 case 0x70: /* SDRC_POWER */
3989 case 0x80: /* SDRC_MCFG_0 */
3990 case 0x84: /* SDRC_MR_0 */
3991 case 0x88: /* SDRC_EMR1_0 */
3992 case 0x8c: /* SDRC_EMR2_0 */
3993 case 0x90: /* SDRC_EMR3_0 */
3994 case 0x94: /* SDRC_DCDL1_CTRL */
3995 case 0x98: /* SDRC_DCDL2_CTRL */
3996 case 0x9c: /* SDRC_ACTIM_CTRLA_0 */
3997 case 0xa0: /* SDRC_ACTIM_CTRLB_0 */
3998 case 0xa4: /* SDRC_RFR_CTRL_0 */
3999 case 0xa8: /* SDRC_MANUAL_0 */
4000 case 0xb0: /* SDRC_MCFG_1 */
4001 case 0xb4: /* SDRC_MR_1 */
4002 case 0xb8: /* SDRC_EMR1_1 */
4003 case 0xbc: /* SDRC_EMR2_1 */
4004 case 0xc0: /* SDRC_EMR3_1 */
4005 case 0xc4: /* SDRC_ACTIM_CTRLA_1 */
4006 case 0xc8: /* SDRC_ACTIM_CTRLB_1 */
4007 case 0xd4: /* SDRC_RFR_CTRL_1 */
4008 case 0xd8: /* SDRC_MANUAL_1 */
4017 static CPUReadMemoryFunc
*omap_sdrc_readfn
[] = {
4018 omap_badwidth_read32
,
4019 omap_badwidth_read32
,
4023 static CPUWriteMemoryFunc
*omap_sdrc_writefn
[] = {
4024 omap_badwidth_write32
,
4025 omap_badwidth_write32
,
4029 struct omap_sdrc_s
*omap_sdrc_init(target_phys_addr_t base
)
4032 struct omap_sdrc_s
*s
= (struct omap_sdrc_s
*)
4033 qemu_mallocz(sizeof(struct omap_sdrc_s
));
4037 iomemtype
= cpu_register_io_memory(omap_sdrc_readfn
,
4038 omap_sdrc_writefn
, s
);
4039 cpu_register_physical_memory(base
, 0x1000, iomemtype
);
4044 /* General-Purpose Memory Controller */
4045 struct omap_gpmc_s
{
4053 uint32_t prefconfig
[2];
4057 struct omap_gpmc_cs_file_s
{
4059 target_phys_addr_t base
;
4062 void (*base_update
)(void *opaque
, target_phys_addr_t
new);
4063 void (*unmap
)(void *opaque
);
4072 static void omap_gpmc_int_update(struct omap_gpmc_s
*s
)
4074 qemu_set_irq(s
->irq
, s
->irqen
& s
->irqst
);
4077 static void omap_gpmc_cs_map(struct omap_gpmc_cs_file_s
*f
, int base
, int mask
)
4079 /* TODO: check for overlapping regions and report access errors */
4080 if ((mask
!= 0x8 && mask
!= 0xc && mask
!= 0xe && mask
!= 0xf) ||
4081 (base
< 0 || base
>= 0x40) ||
4082 (base
& 0x0f & ~mask
)) {
4083 fprintf(stderr
, "%s: wrong cs address mapping/decoding!\n",
4091 f
->base
= base
<< 24;
4092 f
->size
= (0x0fffffff & ~(mask
<< 24)) + 1;
4093 /* TODO: rather than setting the size of the mapping (which should be
4094 * constant), the mask should cause wrapping of the address space, so
4095 * that the same memory becomes accessible at every <i>size</i> bytes
4096 * starting from <i>base</i>. */
4098 cpu_register_physical_memory(f
->base
, f
->size
, f
->iomemtype
);
4101 f
->base_update(f
->opaque
, f
->base
);
4104 static void omap_gpmc_cs_unmap(struct omap_gpmc_cs_file_s
*f
)
4108 f
->unmap(f
->opaque
);
4110 cpu_register_physical_memory(f
->base
, f
->size
, IO_MEM_UNASSIGNED
);
4116 static void omap_gpmc_reset(struct omap_gpmc_s
*s
)
4123 omap_gpmc_int_update(s
);
4126 s
->prefconfig
[0] = 0x00004000;
4127 s
->prefconfig
[1] = 0x00000000;
4131 for (i
= 0; i
< 8; i
++) {
4132 if (s
->cs_file
[i
].config
[6] & (1 << 6)) /* CSVALID */
4133 omap_gpmc_cs_unmap(s
->cs_file
+ i
);
4134 s
->cs_file
[i
].config
[0] = i
? 1 << 12 : 0;
4135 s
->cs_file
[i
].config
[1] = 0x101001;
4136 s
->cs_file
[i
].config
[2] = 0x020201;
4137 s
->cs_file
[i
].config
[3] = 0x10031003;
4138 s
->cs_file
[i
].config
[4] = 0x10f1111;
4139 s
->cs_file
[i
].config
[5] = 0;
4140 s
->cs_file
[i
].config
[6] = 0xf00 | (i
? 0 : 1 << 6);
4141 if (s
->cs_file
[i
].config
[6] & (1 << 6)) /* CSVALID */
4142 omap_gpmc_cs_map(&s
->cs_file
[i
],
4143 s
->cs_file
[i
].config
[6] & 0x1f, /* MASKADDR */
4144 (s
->cs_file
[i
].config
[6] >> 8 & 0xf)); /* BASEADDR */
4146 omap_gpmc_cs_map(s
->cs_file
, 0, 0xf);
4149 s
->ecc_cfg
= 0x3fcff000;
4150 for (i
= 0; i
< 9; i
++)
4151 ecc_reset(&s
->ecc
[i
]);
4154 static uint32_t omap_gpmc_read(void *opaque
, target_phys_addr_t addr
)
4156 struct omap_gpmc_s
*s
= (struct omap_gpmc_s
*) opaque
;
4158 struct omap_gpmc_cs_file_s
*f
;
4161 case 0x000: /* GPMC_REVISION */
4164 case 0x010: /* GPMC_SYSCONFIG */
4165 return s
->sysconfig
;
4167 case 0x014: /* GPMC_SYSSTATUS */
4168 return 1; /* RESETDONE */
4170 case 0x018: /* GPMC_IRQSTATUS */
4173 case 0x01c: /* GPMC_IRQENABLE */
4176 case 0x040: /* GPMC_TIMEOUT_CONTROL */
4179 case 0x044: /* GPMC_ERR_ADDRESS */
4180 case 0x048: /* GPMC_ERR_TYPE */
4183 case 0x050: /* GPMC_CONFIG */
4186 case 0x054: /* GPMC_STATUS */
4189 case 0x060 ... 0x1d4:
4190 cs
= (addr
- 0x060) / 0x30;
4192 f
= s
->cs_file
+ cs
;
4194 case 0x60: /* GPMC_CONFIG1 */
4195 return f
->config
[0];
4196 case 0x64: /* GPMC_CONFIG2 */
4197 return f
->config
[1];
4198 case 0x68: /* GPMC_CONFIG3 */
4199 return f
->config
[2];
4200 case 0x6c: /* GPMC_CONFIG4 */
4201 return f
->config
[3];
4202 case 0x70: /* GPMC_CONFIG5 */
4203 return f
->config
[4];
4204 case 0x74: /* GPMC_CONFIG6 */
4205 return f
->config
[5];
4206 case 0x78: /* GPMC_CONFIG7 */
4207 return f
->config
[6];
4208 case 0x84: /* GPMC_NAND_DATA */
4213 case 0x1e0: /* GPMC_PREFETCH_CONFIG1 */
4214 return s
->prefconfig
[0];
4215 case 0x1e4: /* GPMC_PREFETCH_CONFIG2 */
4216 return s
->prefconfig
[1];
4217 case 0x1ec: /* GPMC_PREFETCH_CONTROL */
4218 return s
->prefcontrol
;
4219 case 0x1f0: /* GPMC_PREFETCH_STATUS */
4220 return (s
->preffifo
<< 24) |
4222 ((s
->prefconfig
[0] >> 8) & 0x7f) ? 1 : 0) << 16) |
4225 case 0x1f4: /* GPMC_ECC_CONFIG */
4227 case 0x1f8: /* GPMC_ECC_CONTROL */
4229 case 0x1fc: /* GPMC_ECC_SIZE_CONFIG */
4231 case 0x200 ... 0x220: /* GPMC_ECC_RESULT */
4232 cs
= (addr
& 0x1f) >> 2;
4233 /* TODO: check correctness */
4235 ((s
->ecc
[cs
].cp
& 0x07) << 0) |
4236 ((s
->ecc
[cs
].cp
& 0x38) << 13) |
4237 ((s
->ecc
[cs
].lp
[0] & 0x1ff) << 3) |
4238 ((s
->ecc
[cs
].lp
[1] & 0x1ff) << 19);
4240 case 0x230: /* GPMC_TESTMODE_CTRL */
4242 case 0x234: /* GPMC_PSA_LSB */
4243 case 0x238: /* GPMC_PSA_MSB */
4251 static void omap_gpmc_write(void *opaque
, target_phys_addr_t addr
,
4254 struct omap_gpmc_s
*s
= (struct omap_gpmc_s
*) opaque
;
4256 struct omap_gpmc_cs_file_s
*f
;
4259 case 0x000: /* GPMC_REVISION */
4260 case 0x014: /* GPMC_SYSSTATUS */
4261 case 0x054: /* GPMC_STATUS */
4262 case 0x1f0: /* GPMC_PREFETCH_STATUS */
4263 case 0x200 ... 0x220: /* GPMC_ECC_RESULT */
4264 case 0x234: /* GPMC_PSA_LSB */
4265 case 0x238: /* GPMC_PSA_MSB */
4269 case 0x010: /* GPMC_SYSCONFIG */
4270 if ((value
>> 3) == 0x3)
4271 fprintf(stderr
, "%s: bad SDRAM idle mode %i\n",
4272 __FUNCTION__
, value
>> 3);
4275 s
->sysconfig
= value
& 0x19;
4278 case 0x018: /* GPMC_IRQSTATUS */
4280 omap_gpmc_int_update(s
);
4283 case 0x01c: /* GPMC_IRQENABLE */
4284 s
->irqen
= value
& 0xf03;
4285 omap_gpmc_int_update(s
);
4288 case 0x040: /* GPMC_TIMEOUT_CONTROL */
4289 s
->timeout
= value
& 0x1ff1;
4292 case 0x044: /* GPMC_ERR_ADDRESS */
4293 case 0x048: /* GPMC_ERR_TYPE */
4296 case 0x050: /* GPMC_CONFIG */
4297 s
->config
= value
& 0xf13;
4300 case 0x060 ... 0x1d4:
4301 cs
= (addr
- 0x060) / 0x30;
4303 f
= s
->cs_file
+ cs
;
4305 case 0x60: /* GPMC_CONFIG1 */
4306 f
->config
[0] = value
& 0xffef3e13;
4308 case 0x64: /* GPMC_CONFIG2 */
4309 f
->config
[1] = value
& 0x001f1f8f;
4311 case 0x68: /* GPMC_CONFIG3 */
4312 f
->config
[2] = value
& 0x001f1f8f;
4314 case 0x6c: /* GPMC_CONFIG4 */
4315 f
->config
[3] = value
& 0x1f8f1f8f;
4317 case 0x70: /* GPMC_CONFIG5 */
4318 f
->config
[4] = value
& 0x0f1f1f1f;
4320 case 0x74: /* GPMC_CONFIG6 */
4321 f
->config
[5] = value
& 0x00000fcf;
4323 case 0x78: /* GPMC_CONFIG7 */
4324 if ((f
->config
[6] ^ value
) & 0xf7f) {
4325 if (f
->config
[6] & (1 << 6)) /* CSVALID */
4326 omap_gpmc_cs_unmap(f
);
4327 if (value
& (1 << 6)) /* CSVALID */
4328 omap_gpmc_cs_map(f
, value
& 0x1f, /* MASKADDR */
4329 (value
>> 8 & 0xf)); /* BASEADDR */
4331 f
->config
[6] = value
& 0x00000f7f;
4333 case 0x7c: /* GPMC_NAND_COMMAND */
4334 case 0x80: /* GPMC_NAND_ADDRESS */
4335 case 0x84: /* GPMC_NAND_DATA */
4343 case 0x1e0: /* GPMC_PREFETCH_CONFIG1 */
4344 s
->prefconfig
[0] = value
& 0x7f8f7fbf;
4345 /* TODO: update interrupts, fifos, dmas */
4348 case 0x1e4: /* GPMC_PREFETCH_CONFIG2 */
4349 s
->prefconfig
[1] = value
& 0x3fff;
4352 case 0x1ec: /* GPMC_PREFETCH_CONTROL */
4353 s
->prefcontrol
= value
& 1;
4354 if (s
->prefcontrol
) {
4355 if (s
->prefconfig
[0] & 1)
4363 case 0x1f4: /* GPMC_ECC_CONFIG */
4366 case 0x1f8: /* GPMC_ECC_CONTROL */
4367 if (value
& (1 << 8))
4368 for (cs
= 0; cs
< 9; cs
++)
4369 ecc_reset(&s
->ecc
[cs
]);
4370 s
->ecc_ptr
= value
& 0xf;
4371 if (s
->ecc_ptr
== 0 || s
->ecc_ptr
> 9) {
4376 case 0x1fc: /* GPMC_ECC_SIZE_CONFIG */
4377 s
->ecc_cfg
= value
& 0x3fcff1ff;
4379 case 0x230: /* GPMC_TESTMODE_CTRL */
4381 fprintf(stderr
, "%s: test mode enable attempt\n", __FUNCTION__
);
4391 static CPUReadMemoryFunc
*omap_gpmc_readfn
[] = {
4392 omap_badwidth_read32
, /* TODO */
4393 omap_badwidth_read32
, /* TODO */
4397 static CPUWriteMemoryFunc
*omap_gpmc_writefn
[] = {
4398 omap_badwidth_write32
, /* TODO */
4399 omap_badwidth_write32
, /* TODO */
4403 struct omap_gpmc_s
*omap_gpmc_init(target_phys_addr_t base
, qemu_irq irq
)
4406 struct omap_gpmc_s
*s
= (struct omap_gpmc_s
*)
4407 qemu_mallocz(sizeof(struct omap_gpmc_s
));
4411 iomemtype
= cpu_register_io_memory(omap_gpmc_readfn
,
4412 omap_gpmc_writefn
, s
);
4413 cpu_register_physical_memory(base
, 0x1000, iomemtype
);
4418 void omap_gpmc_attach(struct omap_gpmc_s
*s
, int cs
, int iomemtype
,
4419 void (*base_upd
)(void *opaque
, target_phys_addr_t
new),
4420 void (*unmap
)(void *opaque
), void *opaque
)
4422 struct omap_gpmc_cs_file_s
*f
;
4424 if (cs
< 0 || cs
>= 8) {
4425 fprintf(stderr
, "%s: bad chip-select %i\n", __FUNCTION__
, cs
);
4428 f
= &s
->cs_file
[cs
];
4430 f
->iomemtype
= iomemtype
;
4431 f
->base_update
= base_upd
;
4435 if (f
->config
[6] & (1 << 6)) /* CSVALID */
4436 omap_gpmc_cs_map(f
, f
->config
[6] & 0x1f, /* MASKADDR */
4437 (f
->config
[6] >> 8 & 0xf)); /* BASEADDR */
4440 /* General chip reset */
4441 static void omap2_mpu_reset(void *opaque
)
4443 struct omap_mpu_state_s
*mpu
= (struct omap_mpu_state_s
*) opaque
;
4445 omap_inth_reset(mpu
->ih
[0]);
4446 omap_dma_reset(mpu
->dma
);
4447 omap_prcm_reset(mpu
->prcm
);
4448 omap_sysctl_reset(mpu
->sysc
);
4449 omap_gp_timer_reset(mpu
->gptimer
[0]);
4450 omap_gp_timer_reset(mpu
->gptimer
[1]);
4451 omap_gp_timer_reset(mpu
->gptimer
[2]);
4452 omap_gp_timer_reset(mpu
->gptimer
[3]);
4453 omap_gp_timer_reset(mpu
->gptimer
[4]);
4454 omap_gp_timer_reset(mpu
->gptimer
[5]);
4455 omap_gp_timer_reset(mpu
->gptimer
[6]);
4456 omap_gp_timer_reset(mpu
->gptimer
[7]);
4457 omap_gp_timer_reset(mpu
->gptimer
[8]);
4458 omap_gp_timer_reset(mpu
->gptimer
[9]);
4459 omap_gp_timer_reset(mpu
->gptimer
[10]);
4460 omap_gp_timer_reset(mpu
->gptimer
[11]);
4461 omap_synctimer_reset(&mpu
->synctimer
);
4462 omap_sdrc_reset(mpu
->sdrc
);
4463 omap_gpmc_reset(mpu
->gpmc
);
4464 omap_dss_reset(mpu
->dss
);
4465 omap_uart_reset(mpu
->uart
[0]);
4466 omap_uart_reset(mpu
->uart
[1]);
4467 omap_uart_reset(mpu
->uart
[2]);
4468 omap_mmc_reset(mpu
->mmc
);
4469 omap_gpif_reset(mpu
->gpif
);
4470 omap_mcspi_reset(mpu
->mcspi
[0]);
4471 omap_mcspi_reset(mpu
->mcspi
[1]);
4472 omap_i2c_reset(mpu
->i2c
[0]);
4473 omap_i2c_reset(mpu
->i2c
[1]);
4474 cpu_reset(mpu
->env
);
4477 static int omap2_validate_addr(struct omap_mpu_state_s
*s
,
4478 target_phys_addr_t addr
)
4483 static const struct dma_irq_map omap2_dma_irq_map
[] = {
4484 { 0, OMAP_INT_24XX_SDMA_IRQ0
},
4485 { 0, OMAP_INT_24XX_SDMA_IRQ1
},
4486 { 0, OMAP_INT_24XX_SDMA_IRQ2
},
4487 { 0, OMAP_INT_24XX_SDMA_IRQ3
},
4490 struct omap_mpu_state_s
*omap2420_mpu_init(unsigned long sdram_size
,
4493 struct omap_mpu_state_s
*s
= (struct omap_mpu_state_s
*)
4494 qemu_mallocz(sizeof(struct omap_mpu_state_s
));
4495 ram_addr_t sram_base
, q2_base
;
4497 qemu_irq dma_irqs
[4];
4498 omap_clk gpio_clks
[4];
4503 s
->mpu_model
= omap2420
;
4504 s
->env
= cpu_init(core
?: "arm1136-r2");
4506 fprintf(stderr
, "Unable to find CPU definition\n");
4509 s
->sdram_size
= sdram_size
;
4510 s
->sram_size
= OMAP242X_SRAM_SIZE
;
4512 s
->wakeup
= qemu_allocate_irqs(omap_mpu_wakeup
, s
, 1)[0];
4517 /* Memory-mapped stuff */
4518 cpu_register_physical_memory(OMAP2_Q2_BASE
, s
->sdram_size
,
4519 (q2_base
= qemu_ram_alloc(s
->sdram_size
)) | IO_MEM_RAM
);
4520 cpu_register_physical_memory(OMAP2_SRAM_BASE
, s
->sram_size
,
4521 (sram_base
= qemu_ram_alloc(s
->sram_size
)) | IO_MEM_RAM
);
4523 s
->l4
= omap_l4_init(OMAP2_L4_BASE
, 54);
4525 /* Actually mapped at any 2K boundary in the ARM11 private-peripheral if */
4526 cpu_irq
= arm_pic_init_cpu(s
->env
);
4527 s
->ih
[0] = omap2_inth_init(0x480fe000, 0x1000, 3, &s
->irq
[0],
4528 cpu_irq
[ARM_PIC_CPU_IRQ
], cpu_irq
[ARM_PIC_CPU_FIQ
],
4529 omap_findclk(s
, "mpu_intc_fclk"),
4530 omap_findclk(s
, "mpu_intc_iclk"));
4532 s
->prcm
= omap_prcm_init(omap_l4tao(s
->l4
, 3),
4533 s
->irq
[0][OMAP_INT_24XX_PRCM_MPU_IRQ
], NULL
, NULL
, s
);
4535 s
->sysc
= omap_sysctl_init(omap_l4tao(s
->l4
, 1),
4536 omap_findclk(s
, "omapctrl_iclk"), s
);
4538 for (i
= 0; i
< 4; i
++)
4540 s
->irq
[omap2_dma_irq_map
[i
].ih
][omap2_dma_irq_map
[i
].intr
];
4541 s
->dma
= omap_dma4_init(0x48056000, dma_irqs
, s
, 256, 32,
4542 omap_findclk(s
, "sdma_iclk"),
4543 omap_findclk(s
, "sdma_fclk"));
4544 s
->port
->addr_valid
= omap2_validate_addr
;
4546 /* Register SDRAM and SRAM ports for fast DMA transfers. */
4547 soc_dma_port_add_mem_ram(s
->dma
, q2_base
, OMAP2_Q2_BASE
, s
->sdram_size
);
4548 soc_dma_port_add_mem_ram(s
->dma
, sram_base
, OMAP2_SRAM_BASE
, s
->sram_size
);
4550 s
->uart
[0] = omap2_uart_init(omap_l4ta(s
->l4
, 19),
4551 s
->irq
[0][OMAP_INT_24XX_UART1_IRQ
],
4552 omap_findclk(s
, "uart1_fclk"),
4553 omap_findclk(s
, "uart1_iclk"),
4554 s
->drq
[OMAP24XX_DMA_UART1_TX
],
4555 s
->drq
[OMAP24XX_DMA_UART1_RX
], serial_hds
[0]);
4556 s
->uart
[1] = omap2_uart_init(omap_l4ta(s
->l4
, 20),
4557 s
->irq
[0][OMAP_INT_24XX_UART2_IRQ
],
4558 omap_findclk(s
, "uart2_fclk"),
4559 omap_findclk(s
, "uart2_iclk"),
4560 s
->drq
[OMAP24XX_DMA_UART2_TX
],
4561 s
->drq
[OMAP24XX_DMA_UART2_RX
],
4562 serial_hds
[0] ? serial_hds
[1] : 0);
4563 s
->uart
[2] = omap2_uart_init(omap_l4ta(s
->l4
, 21),
4564 s
->irq
[0][OMAP_INT_24XX_UART3_IRQ
],
4565 omap_findclk(s
, "uart3_fclk"),
4566 omap_findclk(s
, "uart3_iclk"),
4567 s
->drq
[OMAP24XX_DMA_UART3_TX
],
4568 s
->drq
[OMAP24XX_DMA_UART3_RX
],
4569 serial_hds
[0] && serial_hds
[1] ? serial_hds
[2] : 0);
4571 s
->gptimer
[0] = omap_gp_timer_init(omap_l4ta(s
->l4
, 7),
4572 s
->irq
[0][OMAP_INT_24XX_GPTIMER1
],
4573 omap_findclk(s
, "wu_gpt1_clk"),
4574 omap_findclk(s
, "wu_l4_iclk"));
4575 s
->gptimer
[1] = omap_gp_timer_init(omap_l4ta(s
->l4
, 8),
4576 s
->irq
[0][OMAP_INT_24XX_GPTIMER2
],
4577 omap_findclk(s
, "core_gpt2_clk"),
4578 omap_findclk(s
, "core_l4_iclk"));
4579 s
->gptimer
[2] = omap_gp_timer_init(omap_l4ta(s
->l4
, 22),
4580 s
->irq
[0][OMAP_INT_24XX_GPTIMER3
],
4581 omap_findclk(s
, "core_gpt3_clk"),
4582 omap_findclk(s
, "core_l4_iclk"));
4583 s
->gptimer
[3] = omap_gp_timer_init(omap_l4ta(s
->l4
, 23),
4584 s
->irq
[0][OMAP_INT_24XX_GPTIMER4
],
4585 omap_findclk(s
, "core_gpt4_clk"),
4586 omap_findclk(s
, "core_l4_iclk"));
4587 s
->gptimer
[4] = omap_gp_timer_init(omap_l4ta(s
->l4
, 24),
4588 s
->irq
[0][OMAP_INT_24XX_GPTIMER5
],
4589 omap_findclk(s
, "core_gpt5_clk"),
4590 omap_findclk(s
, "core_l4_iclk"));
4591 s
->gptimer
[5] = omap_gp_timer_init(omap_l4ta(s
->l4
, 25),
4592 s
->irq
[0][OMAP_INT_24XX_GPTIMER6
],
4593 omap_findclk(s
, "core_gpt6_clk"),
4594 omap_findclk(s
, "core_l4_iclk"));
4595 s
->gptimer
[6] = omap_gp_timer_init(omap_l4ta(s
->l4
, 26),
4596 s
->irq
[0][OMAP_INT_24XX_GPTIMER7
],
4597 omap_findclk(s
, "core_gpt7_clk"),
4598 omap_findclk(s
, "core_l4_iclk"));
4599 s
->gptimer
[7] = omap_gp_timer_init(omap_l4ta(s
->l4
, 27),
4600 s
->irq
[0][OMAP_INT_24XX_GPTIMER8
],
4601 omap_findclk(s
, "core_gpt8_clk"),
4602 omap_findclk(s
, "core_l4_iclk"));
4603 s
->gptimer
[8] = omap_gp_timer_init(omap_l4ta(s
->l4
, 28),
4604 s
->irq
[0][OMAP_INT_24XX_GPTIMER9
],
4605 omap_findclk(s
, "core_gpt9_clk"),
4606 omap_findclk(s
, "core_l4_iclk"));
4607 s
->gptimer
[9] = omap_gp_timer_init(omap_l4ta(s
->l4
, 29),
4608 s
->irq
[0][OMAP_INT_24XX_GPTIMER10
],
4609 omap_findclk(s
, "core_gpt10_clk"),
4610 omap_findclk(s
, "core_l4_iclk"));
4611 s
->gptimer
[10] = omap_gp_timer_init(omap_l4ta(s
->l4
, 30),
4612 s
->irq
[0][OMAP_INT_24XX_GPTIMER11
],
4613 omap_findclk(s
, "core_gpt11_clk"),
4614 omap_findclk(s
, "core_l4_iclk"));
4615 s
->gptimer
[11] = omap_gp_timer_init(omap_l4ta(s
->l4
, 31),
4616 s
->irq
[0][OMAP_INT_24XX_GPTIMER12
],
4617 omap_findclk(s
, "core_gpt12_clk"),
4618 omap_findclk(s
, "core_l4_iclk"));
4620 omap_tap_init(omap_l4ta(s
->l4
, 2), s
);
4622 omap_synctimer_init(omap_l4tao(s
->l4
, 2), s
,
4623 omap_findclk(s
, "clk32-kHz"),
4624 omap_findclk(s
, "core_l4_iclk"));
4626 s
->i2c
[0] = omap2_i2c_init(omap_l4tao(s
->l4
, 5),
4627 s
->irq
[0][OMAP_INT_24XX_I2C1_IRQ
],
4628 &s
->drq
[OMAP24XX_DMA_I2C1_TX
],
4629 omap_findclk(s
, "i2c1.fclk"),
4630 omap_findclk(s
, "i2c1.iclk"));
4631 s
->i2c
[1] = omap2_i2c_init(omap_l4tao(s
->l4
, 6),
4632 s
->irq
[0][OMAP_INT_24XX_I2C2_IRQ
],
4633 &s
->drq
[OMAP24XX_DMA_I2C2_TX
],
4634 omap_findclk(s
, "i2c2.fclk"),
4635 omap_findclk(s
, "i2c2.iclk"));
4637 gpio_clks
[0] = omap_findclk(s
, "gpio1_dbclk");
4638 gpio_clks
[1] = omap_findclk(s
, "gpio2_dbclk");
4639 gpio_clks
[2] = omap_findclk(s
, "gpio3_dbclk");
4640 gpio_clks
[3] = omap_findclk(s
, "gpio4_dbclk");
4641 s
->gpif
= omap2_gpio_init(omap_l4ta(s
->l4
, 3),
4642 &s
->irq
[0][OMAP_INT_24XX_GPIO_BANK1
],
4643 gpio_clks
, omap_findclk(s
, "gpio_iclk"), 4);
4645 s
->sdrc
= omap_sdrc_init(0x68009000);
4646 s
->gpmc
= omap_gpmc_init(0x6800a000, s
->irq
[0][OMAP_INT_24XX_GPMC_IRQ
]);
4648 dinfo
= drive_get(IF_SD
, 0, 0);
4650 fprintf(stderr
, "qemu: missing SecureDigital device\n");
4653 s
->mmc
= omap2_mmc_init(omap_l4tao(s
->l4
, 9), dinfo
->bdrv
,
4654 s
->irq
[0][OMAP_INT_24XX_MMC_IRQ
],
4655 &s
->drq
[OMAP24XX_DMA_MMC1_TX
],
4656 omap_findclk(s
, "mmc_fclk"), omap_findclk(s
, "mmc_iclk"));
4658 s
->mcspi
[0] = omap_mcspi_init(omap_l4ta(s
->l4
, 35), 4,
4659 s
->irq
[0][OMAP_INT_24XX_MCSPI1_IRQ
],
4660 &s
->drq
[OMAP24XX_DMA_SPI1_TX0
],
4661 omap_findclk(s
, "spi1_fclk"),
4662 omap_findclk(s
, "spi1_iclk"));
4663 s
->mcspi
[1] = omap_mcspi_init(omap_l4ta(s
->l4
, 36), 2,
4664 s
->irq
[0][OMAP_INT_24XX_MCSPI2_IRQ
],
4665 &s
->drq
[OMAP24XX_DMA_SPI2_TX0
],
4666 omap_findclk(s
, "spi2_fclk"),
4667 omap_findclk(s
, "spi2_iclk"));
4669 s
->dss
= omap_dss_init(omap_l4ta(s
->l4
, 10), 0x68000800,
4670 /* XXX wire M_IRQ_25, D_L2_IRQ_30 and I_IRQ_13 together */
4671 s
->irq
[0][OMAP_INT_24XX_DSS_IRQ
], s
->drq
[OMAP24XX_DMA_DSS
],
4672 omap_findclk(s
, "dss_clk1"), omap_findclk(s
, "dss_clk2"),
4673 omap_findclk(s
, "dss_54m_clk"),
4674 omap_findclk(s
, "dss_l3_iclk"),
4675 omap_findclk(s
, "dss_l4_iclk"));
4677 omap_sti_init(omap_l4ta(s
->l4
, 18), 0x54000000,
4678 s
->irq
[0][OMAP_INT_24XX_STI
], omap_findclk(s
, "emul_ck"),
4679 serial_hds
[0] && serial_hds
[1] && serial_hds
[2] ?
4682 s
->eac
= omap_eac_init(omap_l4ta(s
->l4
, 32),
4683 s
->irq
[0][OMAP_INT_24XX_EAC_IRQ
],
4684 /* Ten consecutive lines */
4685 &s
->drq
[OMAP24XX_DMA_EAC_AC_RD
],
4686 omap_findclk(s
, "func_96m_clk"),
4687 omap_findclk(s
, "core_l4_iclk"));
4689 /* All register mappings (includin those not currenlty implemented):
4690 * SystemControlMod 48000000 - 48000fff
4691 * SystemControlL4 48001000 - 48001fff
4692 * 32kHz Timer Mod 48004000 - 48004fff
4693 * 32kHz Timer L4 48005000 - 48005fff
4694 * PRCM ModA 48008000 - 480087ff
4695 * PRCM ModB 48008800 - 48008fff
4696 * PRCM L4 48009000 - 48009fff
4697 * TEST-BCM Mod 48012000 - 48012fff
4698 * TEST-BCM L4 48013000 - 48013fff
4699 * TEST-TAP Mod 48014000 - 48014fff
4700 * TEST-TAP L4 48015000 - 48015fff
4701 * GPIO1 Mod 48018000 - 48018fff
4702 * GPIO Top 48019000 - 48019fff
4703 * GPIO2 Mod 4801a000 - 4801afff
4704 * GPIO L4 4801b000 - 4801bfff
4705 * GPIO3 Mod 4801c000 - 4801cfff
4706 * GPIO4 Mod 4801e000 - 4801efff
4707 * WDTIMER1 Mod 48020000 - 48010fff
4708 * WDTIMER Top 48021000 - 48011fff
4709 * WDTIMER2 Mod 48022000 - 48012fff
4710 * WDTIMER L4 48023000 - 48013fff
4711 * WDTIMER3 Mod 48024000 - 48014fff
4712 * WDTIMER3 L4 48025000 - 48015fff
4713 * WDTIMER4 Mod 48026000 - 48016fff
4714 * WDTIMER4 L4 48027000 - 48017fff
4715 * GPTIMER1 Mod 48028000 - 48018fff
4716 * GPTIMER1 L4 48029000 - 48019fff
4717 * GPTIMER2 Mod 4802a000 - 4801afff
4718 * GPTIMER2 L4 4802b000 - 4801bfff
4719 * L4-Config AP 48040000 - 480407ff
4720 * L4-Config IP 48040800 - 48040fff
4721 * L4-Config LA 48041000 - 48041fff
4722 * ARM11ETB Mod 48048000 - 48049fff
4723 * ARM11ETB L4 4804a000 - 4804afff
4724 * DISPLAY Top 48050000 - 480503ff
4725 * DISPLAY DISPC 48050400 - 480507ff
4726 * DISPLAY RFBI 48050800 - 48050bff
4727 * DISPLAY VENC 48050c00 - 48050fff
4728 * DISPLAY L4 48051000 - 48051fff
4729 * CAMERA Top 48052000 - 480523ff
4730 * CAMERA core 48052400 - 480527ff
4731 * CAMERA DMA 48052800 - 48052bff
4732 * CAMERA MMU 48052c00 - 48052fff
4733 * CAMERA L4 48053000 - 48053fff
4734 * SDMA Mod 48056000 - 48056fff
4735 * SDMA L4 48057000 - 48057fff
4736 * SSI Top 48058000 - 48058fff
4737 * SSI GDD 48059000 - 48059fff
4738 * SSI Port1 4805a000 - 4805afff
4739 * SSI Port2 4805b000 - 4805bfff
4740 * SSI L4 4805c000 - 4805cfff
4741 * USB Mod 4805e000 - 480fefff
4742 * USB L4 4805f000 - 480fffff
4743 * WIN_TRACER1 Mod 48060000 - 48060fff
4744 * WIN_TRACER1 L4 48061000 - 48061fff
4745 * WIN_TRACER2 Mod 48062000 - 48062fff
4746 * WIN_TRACER2 L4 48063000 - 48063fff
4747 * WIN_TRACER3 Mod 48064000 - 48064fff
4748 * WIN_TRACER3 L4 48065000 - 48065fff
4749 * WIN_TRACER4 Top 48066000 - 480660ff
4750 * WIN_TRACER4 ETT 48066100 - 480661ff
4751 * WIN_TRACER4 WT 48066200 - 480662ff
4752 * WIN_TRACER4 L4 48067000 - 48067fff
4753 * XTI Mod 48068000 - 48068fff
4754 * XTI L4 48069000 - 48069fff
4755 * UART1 Mod 4806a000 - 4806afff
4756 * UART1 L4 4806b000 - 4806bfff
4757 * UART2 Mod 4806c000 - 4806cfff
4758 * UART2 L4 4806d000 - 4806dfff
4759 * UART3 Mod 4806e000 - 4806efff
4760 * UART3 L4 4806f000 - 4806ffff
4761 * I2C1 Mod 48070000 - 48070fff
4762 * I2C1 L4 48071000 - 48071fff
4763 * I2C2 Mod 48072000 - 48072fff
4764 * I2C2 L4 48073000 - 48073fff
4765 * McBSP1 Mod 48074000 - 48074fff
4766 * McBSP1 L4 48075000 - 48075fff
4767 * McBSP2 Mod 48076000 - 48076fff
4768 * McBSP2 L4 48077000 - 48077fff
4769 * GPTIMER3 Mod 48078000 - 48078fff
4770 * GPTIMER3 L4 48079000 - 48079fff
4771 * GPTIMER4 Mod 4807a000 - 4807afff
4772 * GPTIMER4 L4 4807b000 - 4807bfff
4773 * GPTIMER5 Mod 4807c000 - 4807cfff
4774 * GPTIMER5 L4 4807d000 - 4807dfff
4775 * GPTIMER6 Mod 4807e000 - 4807efff
4776 * GPTIMER6 L4 4807f000 - 4807ffff
4777 * GPTIMER7 Mod 48080000 - 48080fff
4778 * GPTIMER7 L4 48081000 - 48081fff
4779 * GPTIMER8 Mod 48082000 - 48082fff
4780 * GPTIMER8 L4 48083000 - 48083fff
4781 * GPTIMER9 Mod 48084000 - 48084fff
4782 * GPTIMER9 L4 48085000 - 48085fff
4783 * GPTIMER10 Mod 48086000 - 48086fff
4784 * GPTIMER10 L4 48087000 - 48087fff
4785 * GPTIMER11 Mod 48088000 - 48088fff
4786 * GPTIMER11 L4 48089000 - 48089fff
4787 * GPTIMER12 Mod 4808a000 - 4808afff
4788 * GPTIMER12 L4 4808b000 - 4808bfff
4789 * EAC Mod 48090000 - 48090fff
4790 * EAC L4 48091000 - 48091fff
4791 * FAC Mod 48092000 - 48092fff
4792 * FAC L4 48093000 - 48093fff
4793 * MAILBOX Mod 48094000 - 48094fff
4794 * MAILBOX L4 48095000 - 48095fff
4795 * SPI1 Mod 48098000 - 48098fff
4796 * SPI1 L4 48099000 - 48099fff
4797 * SPI2 Mod 4809a000 - 4809afff
4798 * SPI2 L4 4809b000 - 4809bfff
4799 * MMC/SDIO Mod 4809c000 - 4809cfff
4800 * MMC/SDIO L4 4809d000 - 4809dfff
4801 * MS_PRO Mod 4809e000 - 4809efff
4802 * MS_PRO L4 4809f000 - 4809ffff
4803 * RNG Mod 480a0000 - 480a0fff
4804 * RNG L4 480a1000 - 480a1fff
4805 * DES3DES Mod 480a2000 - 480a2fff
4806 * DES3DES L4 480a3000 - 480a3fff
4807 * SHA1MD5 Mod 480a4000 - 480a4fff
4808 * SHA1MD5 L4 480a5000 - 480a5fff
4809 * AES Mod 480a6000 - 480a6fff
4810 * AES L4 480a7000 - 480a7fff
4811 * PKA Mod 480a8000 - 480a9fff
4812 * PKA L4 480aa000 - 480aafff
4813 * MG Mod 480b0000 - 480b0fff
4814 * MG L4 480b1000 - 480b1fff
4815 * HDQ/1-wire Mod 480b2000 - 480b2fff
4816 * HDQ/1-wire L4 480b3000 - 480b3fff
4817 * MPU interrupt 480fe000 - 480fefff
4818 * STI channel base 54000000 - 5400ffff
4819 * IVA RAM 5c000000 - 5c01ffff
4820 * IVA ROM 5c020000 - 5c027fff
4821 * IMG_BUF_A 5c040000 - 5c040fff
4822 * IMG_BUF_B 5c042000 - 5c042fff
4823 * VLCDS 5c048000 - 5c0487ff
4824 * IMX_COEF 5c049000 - 5c04afff
4825 * IMX_CMD 5c051000 - 5c051fff
4826 * VLCDQ 5c053000 - 5c0533ff
4827 * VLCDH 5c054000 - 5c054fff
4828 * SEQ_CMD 5c055000 - 5c055fff
4829 * IMX_REG 5c056000 - 5c0560ff
4830 * VLCD_REG 5c056100 - 5c0561ff
4831 * SEQ_REG 5c056200 - 5c0562ff
4832 * IMG_BUF_REG 5c056300 - 5c0563ff
4833 * SEQIRQ_REG 5c056400 - 5c0564ff
4834 * OCP_REG 5c060000 - 5c060fff
4835 * SYSC_REG 5c070000 - 5c070fff
4836 * MMU_REG 5d000000 - 5d000fff
4837 * sDMA R 68000400 - 680005ff
4838 * sDMA W 68000600 - 680007ff
4839 * Display Control 68000800 - 680009ff
4840 * DSP subsystem 68000a00 - 68000bff
4841 * MPU subsystem 68000c00 - 68000dff
4842 * IVA subsystem 68001000 - 680011ff
4843 * USB 68001200 - 680013ff
4844 * Camera 68001400 - 680015ff
4845 * VLYNQ (firewall) 68001800 - 68001bff
4846 * VLYNQ 68001e00 - 68001fff
4847 * SSI 68002000 - 680021ff
4848 * L4 68002400 - 680025ff
4849 * DSP (firewall) 68002800 - 68002bff
4850 * DSP subsystem 68002e00 - 68002fff
4851 * IVA (firewall) 68003000 - 680033ff
4852 * IVA 68003600 - 680037ff
4853 * GFX 68003a00 - 68003bff
4854 * CMDWR emulation 68003c00 - 68003dff
4855 * SMS 68004000 - 680041ff
4856 * OCM 68004200 - 680043ff
4857 * GPMC 68004400 - 680045ff
4858 * RAM (firewall) 68005000 - 680053ff
4859 * RAM (err login) 68005400 - 680057ff
4860 * ROM (firewall) 68005800 - 68005bff
4861 * ROM (err login) 68005c00 - 68005fff
4862 * GPMC (firewall) 68006000 - 680063ff
4863 * GPMC (err login) 68006400 - 680067ff
4864 * SMS (err login) 68006c00 - 68006fff
4865 * SMS registers 68008000 - 68008fff
4866 * SDRC registers 68009000 - 68009fff
4867 * GPMC registers 6800a000 6800afff
4870 qemu_register_reset(omap2_mpu_reset
, s
);