target-arm: Store SPSR_EL1 state in banked_spsr[1] (SPSR_svc)
[qemu.git] / tcg / ia64 / tcg-target.h
blobd67558988adbe7ad1be03b20d64ded4d8e97aa05
1 /*
2 * Tiny Code Generator for QEMU
4 * Copyright (c) 2009-2010 Aurelien Jarno <aurelien@aurel32.net>
5 * Based on i386/tcg-target.c - Copyright (c) 2008 Fabrice Bellard
7 * Permission is hereby granted, free of charge, to any person obtaining a copy
8 * of this software and associated documentation files (the "Software"), to deal
9 * in the Software without restriction, including without limitation the rights
10 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
11 * copies of the Software, and to permit persons to whom the Software is
12 * furnished to do so, subject to the following conditions:
14 * The above copyright notice and this permission notice shall be included in
15 * all copies or substantial portions of the Software.
17 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
21 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
22 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
23 * THE SOFTWARE.
25 #ifndef TCG_TARGET_IA64
26 #define TCG_TARGET_IA64 1
28 #define TCG_TARGET_INSN_UNIT_SIZE 16
29 typedef struct {
30 uint64_t lo __attribute__((aligned(16)));
31 uint64_t hi;
32 } tcg_insn_unit;
34 /* We only map the first 64 registers */
35 #define TCG_TARGET_NB_REGS 64
36 typedef enum {
37 TCG_REG_R0 = 0,
38 TCG_REG_R1,
39 TCG_REG_R2,
40 TCG_REG_R3,
41 TCG_REG_R4,
42 TCG_REG_R5,
43 TCG_REG_R6,
44 TCG_REG_R7,
45 TCG_REG_R8,
46 TCG_REG_R9,
47 TCG_REG_R10,
48 TCG_REG_R11,
49 TCG_REG_R12,
50 TCG_REG_R13,
51 TCG_REG_R14,
52 TCG_REG_R15,
53 TCG_REG_R16,
54 TCG_REG_R17,
55 TCG_REG_R18,
56 TCG_REG_R19,
57 TCG_REG_R20,
58 TCG_REG_R21,
59 TCG_REG_R22,
60 TCG_REG_R23,
61 TCG_REG_R24,
62 TCG_REG_R25,
63 TCG_REG_R26,
64 TCG_REG_R27,
65 TCG_REG_R28,
66 TCG_REG_R29,
67 TCG_REG_R30,
68 TCG_REG_R31,
69 TCG_REG_R32,
70 TCG_REG_R33,
71 TCG_REG_R34,
72 TCG_REG_R35,
73 TCG_REG_R36,
74 TCG_REG_R37,
75 TCG_REG_R38,
76 TCG_REG_R39,
77 TCG_REG_R40,
78 TCG_REG_R41,
79 TCG_REG_R42,
80 TCG_REG_R43,
81 TCG_REG_R44,
82 TCG_REG_R45,
83 TCG_REG_R46,
84 TCG_REG_R47,
85 TCG_REG_R48,
86 TCG_REG_R49,
87 TCG_REG_R50,
88 TCG_REG_R51,
89 TCG_REG_R52,
90 TCG_REG_R53,
91 TCG_REG_R54,
92 TCG_REG_R55,
93 TCG_REG_R56,
94 TCG_REG_R57,
95 TCG_REG_R58,
96 TCG_REG_R59,
97 TCG_REG_R60,
98 TCG_REG_R61,
99 TCG_REG_R62,
100 TCG_REG_R63,
102 TCG_AREG0 = TCG_REG_R32,
103 } TCGReg;
105 #define TCG_CT_CONST_ZERO 0x100
106 #define TCG_CT_CONST_S22 0x200
108 /* used for function call generation */
109 #define TCG_REG_CALL_STACK TCG_REG_R12
110 #define TCG_TARGET_STACK_ALIGN 16
111 #define TCG_TARGET_CALL_STACK_OFFSET 16
113 /* optional instructions */
114 #define TCG_TARGET_HAS_div_i32 0
115 #define TCG_TARGET_HAS_rem_i32 0
116 #define TCG_TARGET_HAS_div_i64 0
117 #define TCG_TARGET_HAS_rem_i64 0
118 #define TCG_TARGET_HAS_andc_i32 1
119 #define TCG_TARGET_HAS_andc_i64 1
120 #define TCG_TARGET_HAS_bswap16_i32 1
121 #define TCG_TARGET_HAS_bswap16_i64 1
122 #define TCG_TARGET_HAS_bswap32_i32 1
123 #define TCG_TARGET_HAS_bswap32_i64 1
124 #define TCG_TARGET_HAS_bswap64_i64 1
125 #define TCG_TARGET_HAS_eqv_i32 1
126 #define TCG_TARGET_HAS_eqv_i64 1
127 #define TCG_TARGET_HAS_ext8s_i32 1
128 #define TCG_TARGET_HAS_ext16s_i32 1
129 #define TCG_TARGET_HAS_ext8s_i64 1
130 #define TCG_TARGET_HAS_ext16s_i64 1
131 #define TCG_TARGET_HAS_ext32s_i64 1
132 #define TCG_TARGET_HAS_ext8u_i32 1
133 #define TCG_TARGET_HAS_ext16u_i32 1
134 #define TCG_TARGET_HAS_ext8u_i64 1
135 #define TCG_TARGET_HAS_ext16u_i64 1
136 #define TCG_TARGET_HAS_ext32u_i64 1
137 #define TCG_TARGET_HAS_nand_i32 1
138 #define TCG_TARGET_HAS_nand_i64 1
139 #define TCG_TARGET_HAS_nor_i32 1
140 #define TCG_TARGET_HAS_nor_i64 1
141 #define TCG_TARGET_HAS_orc_i32 1
142 #define TCG_TARGET_HAS_orc_i64 1
143 #define TCG_TARGET_HAS_rot_i32 1
144 #define TCG_TARGET_HAS_rot_i64 1
145 #define TCG_TARGET_HAS_movcond_i32 1
146 #define TCG_TARGET_HAS_movcond_i64 1
147 #define TCG_TARGET_HAS_deposit_i32 1
148 #define TCG_TARGET_HAS_deposit_i64 1
149 #define TCG_TARGET_HAS_add2_i32 0
150 #define TCG_TARGET_HAS_add2_i64 0
151 #define TCG_TARGET_HAS_sub2_i32 0
152 #define TCG_TARGET_HAS_sub2_i64 0
153 #define TCG_TARGET_HAS_mulu2_i32 0
154 #define TCG_TARGET_HAS_mulu2_i64 0
155 #define TCG_TARGET_HAS_muls2_i32 0
156 #define TCG_TARGET_HAS_muls2_i64 0
157 #define TCG_TARGET_HAS_muluh_i32 0
158 #define TCG_TARGET_HAS_muluh_i64 0
159 #define TCG_TARGET_HAS_mulsh_i32 0
160 #define TCG_TARGET_HAS_mulsh_i64 0
161 #define TCG_TARGET_HAS_trunc_shr_i32 0
163 #define TCG_TARGET_deposit_i32_valid(ofs, len) ((len) <= 16)
164 #define TCG_TARGET_deposit_i64_valid(ofs, len) ((len) <= 16)
166 /* optional instructions automatically implemented */
167 #define TCG_TARGET_HAS_neg_i32 0 /* sub r1, r0, r3 */
168 #define TCG_TARGET_HAS_neg_i64 0 /* sub r1, r0, r3 */
169 #define TCG_TARGET_HAS_not_i32 0 /* xor r1, -1, r3 */
170 #define TCG_TARGET_HAS_not_i64 0 /* xor r1, -1, r3 */
172 static inline void flush_icache_range(uintptr_t start, uintptr_t stop)
174 start = start & ~(32UL - 1UL);
175 stop = (stop + (32UL - 1UL)) & ~(32UL - 1UL);
177 for (; start < stop; start += 32UL) {
178 asm volatile ("fc.i %0" :: "r" (start));
180 asm volatile (";;sync.i;;srlz.i;;");
183 #endif