target/arm: Tidy sve_exception_el for CPACR_EL1 access
[qemu.git] / target / arm / helper.c
blobe474ab2e1de452322d95d789172d4ce6215416f0
1 /*
2 * ARM generic helpers.
4 * This code is licensed under the GNU GPL v2 or later.
6 * SPDX-License-Identifier: GPL-2.0-or-later
7 */
9 #include "qemu/osdep.h"
10 #include "qemu/units.h"
11 #include "target/arm/idau.h"
12 #include "trace.h"
13 #include "cpu.h"
14 #include "internals.h"
15 #include "exec/helper-proto.h"
16 #include "qemu/host-utils.h"
17 #include "qemu/main-loop.h"
18 #include "qemu/bitops.h"
19 #include "qemu/crc32c.h"
20 #include "qemu/qemu-print.h"
21 #include "exec/exec-all.h"
22 #include <zlib.h> /* For crc32 */
23 #include "hw/irq.h"
24 #include "semihosting/semihost.h"
25 #include "sysemu/cpus.h"
26 #include "sysemu/cpu-timers.h"
27 #include "sysemu/kvm.h"
28 #include "sysemu/tcg.h"
29 #include "qemu/range.h"
30 #include "qapi/qapi-commands-machine-target.h"
31 #include "qapi/error.h"
32 #include "qemu/guest-random.h"
33 #ifdef CONFIG_TCG
34 #include "arm_ldst.h"
35 #include "exec/cpu_ldst.h"
36 #include "semihosting/common-semi.h"
37 #endif
39 #define ARM_CPU_FREQ 1000000000 /* FIXME: 1 GHz, should be configurable */
40 #define PMCR_NUM_COUNTERS 4 /* QEMU IMPDEF choice */
42 #ifndef CONFIG_USER_ONLY
44 static bool get_phys_addr_lpae(CPUARMState *env, uint64_t address,
45 MMUAccessType access_type, ARMMMUIdx mmu_idx,
46 bool s1_is_el0,
47 hwaddr *phys_ptr, MemTxAttrs *txattrs, int *prot,
48 target_ulong *page_size_ptr,
49 ARMMMUFaultInfo *fi, ARMCacheAttrs *cacheattrs)
50 __attribute__((nonnull));
51 #endif
53 static void switch_mode(CPUARMState *env, int mode);
54 static int aa64_va_parameter_tbi(uint64_t tcr, ARMMMUIdx mmu_idx);
56 static uint64_t raw_read(CPUARMState *env, const ARMCPRegInfo *ri)
58 assert(ri->fieldoffset);
59 if (cpreg_field_is_64bit(ri)) {
60 return CPREG_FIELD64(env, ri);
61 } else {
62 return CPREG_FIELD32(env, ri);
66 static void raw_write(CPUARMState *env, const ARMCPRegInfo *ri,
67 uint64_t value)
69 assert(ri->fieldoffset);
70 if (cpreg_field_is_64bit(ri)) {
71 CPREG_FIELD64(env, ri) = value;
72 } else {
73 CPREG_FIELD32(env, ri) = value;
77 static void *raw_ptr(CPUARMState *env, const ARMCPRegInfo *ri)
79 return (char *)env + ri->fieldoffset;
82 uint64_t read_raw_cp_reg(CPUARMState *env, const ARMCPRegInfo *ri)
84 /* Raw read of a coprocessor register (as needed for migration, etc). */
85 if (ri->type & ARM_CP_CONST) {
86 return ri->resetvalue;
87 } else if (ri->raw_readfn) {
88 return ri->raw_readfn(env, ri);
89 } else if (ri->readfn) {
90 return ri->readfn(env, ri);
91 } else {
92 return raw_read(env, ri);
96 static void write_raw_cp_reg(CPUARMState *env, const ARMCPRegInfo *ri,
97 uint64_t v)
99 /* Raw write of a coprocessor register (as needed for migration, etc).
100 * Note that constant registers are treated as write-ignored; the
101 * caller should check for success by whether a readback gives the
102 * value written.
104 if (ri->type & ARM_CP_CONST) {
105 return;
106 } else if (ri->raw_writefn) {
107 ri->raw_writefn(env, ri, v);
108 } else if (ri->writefn) {
109 ri->writefn(env, ri, v);
110 } else {
111 raw_write(env, ri, v);
115 static bool raw_accessors_invalid(const ARMCPRegInfo *ri)
117 /* Return true if the regdef would cause an assertion if you called
118 * read_raw_cp_reg() or write_raw_cp_reg() on it (ie if it is a
119 * program bug for it not to have the NO_RAW flag).
120 * NB that returning false here doesn't necessarily mean that calling
121 * read/write_raw_cp_reg() is safe, because we can't distinguish "has
122 * read/write access functions which are safe for raw use" from "has
123 * read/write access functions which have side effects but has forgotten
124 * to provide raw access functions".
125 * The tests here line up with the conditions in read/write_raw_cp_reg()
126 * and assertions in raw_read()/raw_write().
128 if ((ri->type & ARM_CP_CONST) ||
129 ri->fieldoffset ||
130 ((ri->raw_writefn || ri->writefn) && (ri->raw_readfn || ri->readfn))) {
131 return false;
133 return true;
136 bool write_cpustate_to_list(ARMCPU *cpu, bool kvm_sync)
138 /* Write the coprocessor state from cpu->env to the (index,value) list. */
139 int i;
140 bool ok = true;
142 for (i = 0; i < cpu->cpreg_array_len; i++) {
143 uint32_t regidx = kvm_to_cpreg_id(cpu->cpreg_indexes[i]);
144 const ARMCPRegInfo *ri;
145 uint64_t newval;
147 ri = get_arm_cp_reginfo(cpu->cp_regs, regidx);
148 if (!ri) {
149 ok = false;
150 continue;
152 if (ri->type & ARM_CP_NO_RAW) {
153 continue;
156 newval = read_raw_cp_reg(&cpu->env, ri);
157 if (kvm_sync) {
159 * Only sync if the previous list->cpustate sync succeeded.
160 * Rather than tracking the success/failure state for every
161 * item in the list, we just recheck "does the raw write we must
162 * have made in write_list_to_cpustate() read back OK" here.
164 uint64_t oldval = cpu->cpreg_values[i];
166 if (oldval == newval) {
167 continue;
170 write_raw_cp_reg(&cpu->env, ri, oldval);
171 if (read_raw_cp_reg(&cpu->env, ri) != oldval) {
172 continue;
175 write_raw_cp_reg(&cpu->env, ri, newval);
177 cpu->cpreg_values[i] = newval;
179 return ok;
182 bool write_list_to_cpustate(ARMCPU *cpu)
184 int i;
185 bool ok = true;
187 for (i = 0; i < cpu->cpreg_array_len; i++) {
188 uint32_t regidx = kvm_to_cpreg_id(cpu->cpreg_indexes[i]);
189 uint64_t v = cpu->cpreg_values[i];
190 const ARMCPRegInfo *ri;
192 ri = get_arm_cp_reginfo(cpu->cp_regs, regidx);
193 if (!ri) {
194 ok = false;
195 continue;
197 if (ri->type & ARM_CP_NO_RAW) {
198 continue;
200 /* Write value and confirm it reads back as written
201 * (to catch read-only registers and partially read-only
202 * registers where the incoming migration value doesn't match)
204 write_raw_cp_reg(&cpu->env, ri, v);
205 if (read_raw_cp_reg(&cpu->env, ri) != v) {
206 ok = false;
209 return ok;
212 static void add_cpreg_to_list(gpointer key, gpointer opaque)
214 ARMCPU *cpu = opaque;
215 uint64_t regidx;
216 const ARMCPRegInfo *ri;
218 regidx = *(uint32_t *)key;
219 ri = get_arm_cp_reginfo(cpu->cp_regs, regidx);
221 if (!(ri->type & (ARM_CP_NO_RAW|ARM_CP_ALIAS))) {
222 cpu->cpreg_indexes[cpu->cpreg_array_len] = cpreg_to_kvm_id(regidx);
223 /* The value array need not be initialized at this point */
224 cpu->cpreg_array_len++;
228 static void count_cpreg(gpointer key, gpointer opaque)
230 ARMCPU *cpu = opaque;
231 uint64_t regidx;
232 const ARMCPRegInfo *ri;
234 regidx = *(uint32_t *)key;
235 ri = get_arm_cp_reginfo(cpu->cp_regs, regidx);
237 if (!(ri->type & (ARM_CP_NO_RAW|ARM_CP_ALIAS))) {
238 cpu->cpreg_array_len++;
242 static gint cpreg_key_compare(gconstpointer a, gconstpointer b)
244 uint64_t aidx = cpreg_to_kvm_id(*(uint32_t *)a);
245 uint64_t bidx = cpreg_to_kvm_id(*(uint32_t *)b);
247 if (aidx > bidx) {
248 return 1;
250 if (aidx < bidx) {
251 return -1;
253 return 0;
256 void init_cpreg_list(ARMCPU *cpu)
258 /* Initialise the cpreg_tuples[] array based on the cp_regs hash.
259 * Note that we require cpreg_tuples[] to be sorted by key ID.
261 GList *keys;
262 int arraylen;
264 keys = g_hash_table_get_keys(cpu->cp_regs);
265 keys = g_list_sort(keys, cpreg_key_compare);
267 cpu->cpreg_array_len = 0;
269 g_list_foreach(keys, count_cpreg, cpu);
271 arraylen = cpu->cpreg_array_len;
272 cpu->cpreg_indexes = g_new(uint64_t, arraylen);
273 cpu->cpreg_values = g_new(uint64_t, arraylen);
274 cpu->cpreg_vmstate_indexes = g_new(uint64_t, arraylen);
275 cpu->cpreg_vmstate_values = g_new(uint64_t, arraylen);
276 cpu->cpreg_vmstate_array_len = cpu->cpreg_array_len;
277 cpu->cpreg_array_len = 0;
279 g_list_foreach(keys, add_cpreg_to_list, cpu);
281 assert(cpu->cpreg_array_len == arraylen);
283 g_list_free(keys);
287 * Some registers are not accessible from AArch32 EL3 if SCR.NS == 0.
289 static CPAccessResult access_el3_aa32ns(CPUARMState *env,
290 const ARMCPRegInfo *ri,
291 bool isread)
293 if (!is_a64(env) && arm_current_el(env) == 3 &&
294 arm_is_secure_below_el3(env)) {
295 return CP_ACCESS_TRAP_UNCATEGORIZED;
297 return CP_ACCESS_OK;
300 /* Some secure-only AArch32 registers trap to EL3 if used from
301 * Secure EL1 (but are just ordinary UNDEF in other non-EL3 contexts).
302 * Note that an access from Secure EL1 can only happen if EL3 is AArch64.
303 * We assume that the .access field is set to PL1_RW.
305 static CPAccessResult access_trap_aa32s_el1(CPUARMState *env,
306 const ARMCPRegInfo *ri,
307 bool isread)
309 if (arm_current_el(env) == 3) {
310 return CP_ACCESS_OK;
312 if (arm_is_secure_below_el3(env)) {
313 if (env->cp15.scr_el3 & SCR_EEL2) {
314 return CP_ACCESS_TRAP_EL2;
316 return CP_ACCESS_TRAP_EL3;
318 /* This will be EL1 NS and EL2 NS, which just UNDEF */
319 return CP_ACCESS_TRAP_UNCATEGORIZED;
322 static uint64_t arm_mdcr_el2_eff(CPUARMState *env)
324 return arm_is_el2_enabled(env) ? env->cp15.mdcr_el2 : 0;
327 /* Check for traps to "powerdown debug" registers, which are controlled
328 * by MDCR.TDOSA
330 static CPAccessResult access_tdosa(CPUARMState *env, const ARMCPRegInfo *ri,
331 bool isread)
333 int el = arm_current_el(env);
334 uint64_t mdcr_el2 = arm_mdcr_el2_eff(env);
335 bool mdcr_el2_tdosa = (mdcr_el2 & MDCR_TDOSA) || (mdcr_el2 & MDCR_TDE) ||
336 (arm_hcr_el2_eff(env) & HCR_TGE);
338 if (el < 2 && mdcr_el2_tdosa) {
339 return CP_ACCESS_TRAP_EL2;
341 if (el < 3 && (env->cp15.mdcr_el3 & MDCR_TDOSA)) {
342 return CP_ACCESS_TRAP_EL3;
344 return CP_ACCESS_OK;
347 /* Check for traps to "debug ROM" registers, which are controlled
348 * by MDCR_EL2.TDRA for EL2 but by the more general MDCR_EL3.TDA for EL3.
350 static CPAccessResult access_tdra(CPUARMState *env, const ARMCPRegInfo *ri,
351 bool isread)
353 int el = arm_current_el(env);
354 uint64_t mdcr_el2 = arm_mdcr_el2_eff(env);
355 bool mdcr_el2_tdra = (mdcr_el2 & MDCR_TDRA) || (mdcr_el2 & MDCR_TDE) ||
356 (arm_hcr_el2_eff(env) & HCR_TGE);
358 if (el < 2 && mdcr_el2_tdra) {
359 return CP_ACCESS_TRAP_EL2;
361 if (el < 3 && (env->cp15.mdcr_el3 & MDCR_TDA)) {
362 return CP_ACCESS_TRAP_EL3;
364 return CP_ACCESS_OK;
367 /* Check for traps to general debug registers, which are controlled
368 * by MDCR_EL2.TDA for EL2 and MDCR_EL3.TDA for EL3.
370 static CPAccessResult access_tda(CPUARMState *env, const ARMCPRegInfo *ri,
371 bool isread)
373 int el = arm_current_el(env);
374 uint64_t mdcr_el2 = arm_mdcr_el2_eff(env);
375 bool mdcr_el2_tda = (mdcr_el2 & MDCR_TDA) || (mdcr_el2 & MDCR_TDE) ||
376 (arm_hcr_el2_eff(env) & HCR_TGE);
378 if (el < 2 && mdcr_el2_tda) {
379 return CP_ACCESS_TRAP_EL2;
381 if (el < 3 && (env->cp15.mdcr_el3 & MDCR_TDA)) {
382 return CP_ACCESS_TRAP_EL3;
384 return CP_ACCESS_OK;
387 /* Check for traps to performance monitor registers, which are controlled
388 * by MDCR_EL2.TPM for EL2 and MDCR_EL3.TPM for EL3.
390 static CPAccessResult access_tpm(CPUARMState *env, const ARMCPRegInfo *ri,
391 bool isread)
393 int el = arm_current_el(env);
394 uint64_t mdcr_el2 = arm_mdcr_el2_eff(env);
396 if (el < 2 && (mdcr_el2 & MDCR_TPM)) {
397 return CP_ACCESS_TRAP_EL2;
399 if (el < 3 && (env->cp15.mdcr_el3 & MDCR_TPM)) {
400 return CP_ACCESS_TRAP_EL3;
402 return CP_ACCESS_OK;
405 /* Check for traps from EL1 due to HCR_EL2.TVM and HCR_EL2.TRVM. */
406 static CPAccessResult access_tvm_trvm(CPUARMState *env, const ARMCPRegInfo *ri,
407 bool isread)
409 if (arm_current_el(env) == 1) {
410 uint64_t trap = isread ? HCR_TRVM : HCR_TVM;
411 if (arm_hcr_el2_eff(env) & trap) {
412 return CP_ACCESS_TRAP_EL2;
415 return CP_ACCESS_OK;
418 /* Check for traps from EL1 due to HCR_EL2.TSW. */
419 static CPAccessResult access_tsw(CPUARMState *env, const ARMCPRegInfo *ri,
420 bool isread)
422 if (arm_current_el(env) == 1 && (arm_hcr_el2_eff(env) & HCR_TSW)) {
423 return CP_ACCESS_TRAP_EL2;
425 return CP_ACCESS_OK;
428 /* Check for traps from EL1 due to HCR_EL2.TACR. */
429 static CPAccessResult access_tacr(CPUARMState *env, const ARMCPRegInfo *ri,
430 bool isread)
432 if (arm_current_el(env) == 1 && (arm_hcr_el2_eff(env) & HCR_TACR)) {
433 return CP_ACCESS_TRAP_EL2;
435 return CP_ACCESS_OK;
438 /* Check for traps from EL1 due to HCR_EL2.TTLB. */
439 static CPAccessResult access_ttlb(CPUARMState *env, const ARMCPRegInfo *ri,
440 bool isread)
442 if (arm_current_el(env) == 1 && (arm_hcr_el2_eff(env) & HCR_TTLB)) {
443 return CP_ACCESS_TRAP_EL2;
445 return CP_ACCESS_OK;
448 static void dacr_write(CPUARMState *env, const ARMCPRegInfo *ri, uint64_t value)
450 ARMCPU *cpu = env_archcpu(env);
452 raw_write(env, ri, value);
453 tlb_flush(CPU(cpu)); /* Flush TLB as domain not tracked in TLB */
456 static void fcse_write(CPUARMState *env, const ARMCPRegInfo *ri, uint64_t value)
458 ARMCPU *cpu = env_archcpu(env);
460 if (raw_read(env, ri) != value) {
461 /* Unlike real hardware the qemu TLB uses virtual addresses,
462 * not modified virtual addresses, so this causes a TLB flush.
464 tlb_flush(CPU(cpu));
465 raw_write(env, ri, value);
469 static void contextidr_write(CPUARMState *env, const ARMCPRegInfo *ri,
470 uint64_t value)
472 ARMCPU *cpu = env_archcpu(env);
474 if (raw_read(env, ri) != value && !arm_feature(env, ARM_FEATURE_PMSA)
475 && !extended_addresses_enabled(env)) {
476 /* For VMSA (when not using the LPAE long descriptor page table
477 * format) this register includes the ASID, so do a TLB flush.
478 * For PMSA it is purely a process ID and no action is needed.
480 tlb_flush(CPU(cpu));
482 raw_write(env, ri, value);
485 /* IS variants of TLB operations must affect all cores */
486 static void tlbiall_is_write(CPUARMState *env, const ARMCPRegInfo *ri,
487 uint64_t value)
489 CPUState *cs = env_cpu(env);
491 tlb_flush_all_cpus_synced(cs);
494 static void tlbiasid_is_write(CPUARMState *env, const ARMCPRegInfo *ri,
495 uint64_t value)
497 CPUState *cs = env_cpu(env);
499 tlb_flush_all_cpus_synced(cs);
502 static void tlbimva_is_write(CPUARMState *env, const ARMCPRegInfo *ri,
503 uint64_t value)
505 CPUState *cs = env_cpu(env);
507 tlb_flush_page_all_cpus_synced(cs, value & TARGET_PAGE_MASK);
510 static void tlbimvaa_is_write(CPUARMState *env, const ARMCPRegInfo *ri,
511 uint64_t value)
513 CPUState *cs = env_cpu(env);
515 tlb_flush_page_all_cpus_synced(cs, value & TARGET_PAGE_MASK);
519 * Non-IS variants of TLB operations are upgraded to
520 * IS versions if we are at EL1 and HCR_EL2.FB is effectively set to
521 * force broadcast of these operations.
523 static bool tlb_force_broadcast(CPUARMState *env)
525 return arm_current_el(env) == 1 && (arm_hcr_el2_eff(env) & HCR_FB);
528 static void tlbiall_write(CPUARMState *env, const ARMCPRegInfo *ri,
529 uint64_t value)
531 /* Invalidate all (TLBIALL) */
532 CPUState *cs = env_cpu(env);
534 if (tlb_force_broadcast(env)) {
535 tlb_flush_all_cpus_synced(cs);
536 } else {
537 tlb_flush(cs);
541 static void tlbimva_write(CPUARMState *env, const ARMCPRegInfo *ri,
542 uint64_t value)
544 /* Invalidate single TLB entry by MVA and ASID (TLBIMVA) */
545 CPUState *cs = env_cpu(env);
547 value &= TARGET_PAGE_MASK;
548 if (tlb_force_broadcast(env)) {
549 tlb_flush_page_all_cpus_synced(cs, value);
550 } else {
551 tlb_flush_page(cs, value);
555 static void tlbiasid_write(CPUARMState *env, const ARMCPRegInfo *ri,
556 uint64_t value)
558 /* Invalidate by ASID (TLBIASID) */
559 CPUState *cs = env_cpu(env);
561 if (tlb_force_broadcast(env)) {
562 tlb_flush_all_cpus_synced(cs);
563 } else {
564 tlb_flush(cs);
568 static void tlbimvaa_write(CPUARMState *env, const ARMCPRegInfo *ri,
569 uint64_t value)
571 /* Invalidate single entry by MVA, all ASIDs (TLBIMVAA) */
572 CPUState *cs = env_cpu(env);
574 value &= TARGET_PAGE_MASK;
575 if (tlb_force_broadcast(env)) {
576 tlb_flush_page_all_cpus_synced(cs, value);
577 } else {
578 tlb_flush_page(cs, value);
582 static void tlbiall_nsnh_write(CPUARMState *env, const ARMCPRegInfo *ri,
583 uint64_t value)
585 CPUState *cs = env_cpu(env);
587 tlb_flush_by_mmuidx(cs,
588 ARMMMUIdxBit_E10_1 |
589 ARMMMUIdxBit_E10_1_PAN |
590 ARMMMUIdxBit_E10_0);
593 static void tlbiall_nsnh_is_write(CPUARMState *env, const ARMCPRegInfo *ri,
594 uint64_t value)
596 CPUState *cs = env_cpu(env);
598 tlb_flush_by_mmuidx_all_cpus_synced(cs,
599 ARMMMUIdxBit_E10_1 |
600 ARMMMUIdxBit_E10_1_PAN |
601 ARMMMUIdxBit_E10_0);
605 static void tlbiall_hyp_write(CPUARMState *env, const ARMCPRegInfo *ri,
606 uint64_t value)
608 CPUState *cs = env_cpu(env);
610 tlb_flush_by_mmuidx(cs, ARMMMUIdxBit_E2);
613 static void tlbiall_hyp_is_write(CPUARMState *env, const ARMCPRegInfo *ri,
614 uint64_t value)
616 CPUState *cs = env_cpu(env);
618 tlb_flush_by_mmuidx_all_cpus_synced(cs, ARMMMUIdxBit_E2);
621 static void tlbimva_hyp_write(CPUARMState *env, const ARMCPRegInfo *ri,
622 uint64_t value)
624 CPUState *cs = env_cpu(env);
625 uint64_t pageaddr = value & ~MAKE_64BIT_MASK(0, 12);
627 tlb_flush_page_by_mmuidx(cs, pageaddr, ARMMMUIdxBit_E2);
630 static void tlbimva_hyp_is_write(CPUARMState *env, const ARMCPRegInfo *ri,
631 uint64_t value)
633 CPUState *cs = env_cpu(env);
634 uint64_t pageaddr = value & ~MAKE_64BIT_MASK(0, 12);
636 tlb_flush_page_by_mmuidx_all_cpus_synced(cs, pageaddr,
637 ARMMMUIdxBit_E2);
640 static const ARMCPRegInfo cp_reginfo[] = {
641 /* Define the secure and non-secure FCSE identifier CP registers
642 * separately because there is no secure bank in V8 (no _EL3). This allows
643 * the secure register to be properly reset and migrated. There is also no
644 * v8 EL1 version of the register so the non-secure instance stands alone.
646 { .name = "FCSEIDR",
647 .cp = 15, .opc1 = 0, .crn = 13, .crm = 0, .opc2 = 0,
648 .access = PL1_RW, .secure = ARM_CP_SECSTATE_NS,
649 .fieldoffset = offsetof(CPUARMState, cp15.fcseidr_ns),
650 .resetvalue = 0, .writefn = fcse_write, .raw_writefn = raw_write, },
651 { .name = "FCSEIDR_S",
652 .cp = 15, .opc1 = 0, .crn = 13, .crm = 0, .opc2 = 0,
653 .access = PL1_RW, .secure = ARM_CP_SECSTATE_S,
654 .fieldoffset = offsetof(CPUARMState, cp15.fcseidr_s),
655 .resetvalue = 0, .writefn = fcse_write, .raw_writefn = raw_write, },
656 /* Define the secure and non-secure context identifier CP registers
657 * separately because there is no secure bank in V8 (no _EL3). This allows
658 * the secure register to be properly reset and migrated. In the
659 * non-secure case, the 32-bit register will have reset and migration
660 * disabled during registration as it is handled by the 64-bit instance.
662 { .name = "CONTEXTIDR_EL1", .state = ARM_CP_STATE_BOTH,
663 .opc0 = 3, .opc1 = 0, .crn = 13, .crm = 0, .opc2 = 1,
664 .access = PL1_RW, .accessfn = access_tvm_trvm,
665 .secure = ARM_CP_SECSTATE_NS,
666 .fieldoffset = offsetof(CPUARMState, cp15.contextidr_el[1]),
667 .resetvalue = 0, .writefn = contextidr_write, .raw_writefn = raw_write, },
668 { .name = "CONTEXTIDR_S", .state = ARM_CP_STATE_AA32,
669 .cp = 15, .opc1 = 0, .crn = 13, .crm = 0, .opc2 = 1,
670 .access = PL1_RW, .accessfn = access_tvm_trvm,
671 .secure = ARM_CP_SECSTATE_S,
672 .fieldoffset = offsetof(CPUARMState, cp15.contextidr_s),
673 .resetvalue = 0, .writefn = contextidr_write, .raw_writefn = raw_write, },
674 REGINFO_SENTINEL
677 static const ARMCPRegInfo not_v8_cp_reginfo[] = {
678 /* NB: Some of these registers exist in v8 but with more precise
679 * definitions that don't use CP_ANY wildcards (mostly in v8_cp_reginfo[]).
681 /* MMU Domain access control / MPU write buffer control */
682 { .name = "DACR",
683 .cp = 15, .opc1 = CP_ANY, .crn = 3, .crm = CP_ANY, .opc2 = CP_ANY,
684 .access = PL1_RW, .accessfn = access_tvm_trvm, .resetvalue = 0,
685 .writefn = dacr_write, .raw_writefn = raw_write,
686 .bank_fieldoffsets = { offsetoflow32(CPUARMState, cp15.dacr_s),
687 offsetoflow32(CPUARMState, cp15.dacr_ns) } },
688 /* ARMv7 allocates a range of implementation defined TLB LOCKDOWN regs.
689 * For v6 and v5, these mappings are overly broad.
691 { .name = "TLB_LOCKDOWN", .cp = 15, .crn = 10, .crm = 0,
692 .opc1 = CP_ANY, .opc2 = CP_ANY, .access = PL1_RW, .type = ARM_CP_NOP },
693 { .name = "TLB_LOCKDOWN", .cp = 15, .crn = 10, .crm = 1,
694 .opc1 = CP_ANY, .opc2 = CP_ANY, .access = PL1_RW, .type = ARM_CP_NOP },
695 { .name = "TLB_LOCKDOWN", .cp = 15, .crn = 10, .crm = 4,
696 .opc1 = CP_ANY, .opc2 = CP_ANY, .access = PL1_RW, .type = ARM_CP_NOP },
697 { .name = "TLB_LOCKDOWN", .cp = 15, .crn = 10, .crm = 8,
698 .opc1 = CP_ANY, .opc2 = CP_ANY, .access = PL1_RW, .type = ARM_CP_NOP },
699 /* Cache maintenance ops; some of this space may be overridden later. */
700 { .name = "CACHEMAINT", .cp = 15, .crn = 7, .crm = CP_ANY,
701 .opc1 = 0, .opc2 = CP_ANY, .access = PL1_W,
702 .type = ARM_CP_NOP | ARM_CP_OVERRIDE },
703 REGINFO_SENTINEL
706 static const ARMCPRegInfo not_v6_cp_reginfo[] = {
707 /* Not all pre-v6 cores implemented this WFI, so this is slightly
708 * over-broad.
710 { .name = "WFI_v5", .cp = 15, .crn = 7, .crm = 8, .opc1 = 0, .opc2 = 2,
711 .access = PL1_W, .type = ARM_CP_WFI },
712 REGINFO_SENTINEL
715 static const ARMCPRegInfo not_v7_cp_reginfo[] = {
716 /* Standard v6 WFI (also used in some pre-v6 cores); not in v7 (which
717 * is UNPREDICTABLE; we choose to NOP as most implementations do).
719 { .name = "WFI_v6", .cp = 15, .crn = 7, .crm = 0, .opc1 = 0, .opc2 = 4,
720 .access = PL1_W, .type = ARM_CP_WFI },
721 /* L1 cache lockdown. Not architectural in v6 and earlier but in practice
722 * implemented in 926, 946, 1026, 1136, 1176 and 11MPCore. StrongARM and
723 * OMAPCP will override this space.
725 { .name = "DLOCKDOWN", .cp = 15, .crn = 9, .crm = 0, .opc1 = 0, .opc2 = 0,
726 .access = PL1_RW, .fieldoffset = offsetof(CPUARMState, cp15.c9_data),
727 .resetvalue = 0 },
728 { .name = "ILOCKDOWN", .cp = 15, .crn = 9, .crm = 0, .opc1 = 0, .opc2 = 1,
729 .access = PL1_RW, .fieldoffset = offsetof(CPUARMState, cp15.c9_insn),
730 .resetvalue = 0 },
731 /* v6 doesn't have the cache ID registers but Linux reads them anyway */
732 { .name = "DUMMY", .cp = 15, .crn = 0, .crm = 0, .opc1 = 1, .opc2 = CP_ANY,
733 .access = PL1_R, .type = ARM_CP_CONST | ARM_CP_NO_RAW,
734 .resetvalue = 0 },
735 /* We don't implement pre-v7 debug but most CPUs had at least a DBGDIDR;
736 * implementing it as RAZ means the "debug architecture version" bits
737 * will read as a reserved value, which should cause Linux to not try
738 * to use the debug hardware.
740 { .name = "DBGDIDR", .cp = 14, .crn = 0, .crm = 0, .opc1 = 0, .opc2 = 0,
741 .access = PL0_R, .type = ARM_CP_CONST, .resetvalue = 0 },
742 /* MMU TLB control. Note that the wildcarding means we cover not just
743 * the unified TLB ops but also the dside/iside/inner-shareable variants.
745 { .name = "TLBIALL", .cp = 15, .crn = 8, .crm = CP_ANY,
746 .opc1 = CP_ANY, .opc2 = 0, .access = PL1_W, .writefn = tlbiall_write,
747 .type = ARM_CP_NO_RAW },
748 { .name = "TLBIMVA", .cp = 15, .crn = 8, .crm = CP_ANY,
749 .opc1 = CP_ANY, .opc2 = 1, .access = PL1_W, .writefn = tlbimva_write,
750 .type = ARM_CP_NO_RAW },
751 { .name = "TLBIASID", .cp = 15, .crn = 8, .crm = CP_ANY,
752 .opc1 = CP_ANY, .opc2 = 2, .access = PL1_W, .writefn = tlbiasid_write,
753 .type = ARM_CP_NO_RAW },
754 { .name = "TLBIMVAA", .cp = 15, .crn = 8, .crm = CP_ANY,
755 .opc1 = CP_ANY, .opc2 = 3, .access = PL1_W, .writefn = tlbimvaa_write,
756 .type = ARM_CP_NO_RAW },
757 { .name = "PRRR", .cp = 15, .crn = 10, .crm = 2,
758 .opc1 = 0, .opc2 = 0, .access = PL1_RW, .type = ARM_CP_NOP },
759 { .name = "NMRR", .cp = 15, .crn = 10, .crm = 2,
760 .opc1 = 0, .opc2 = 1, .access = PL1_RW, .type = ARM_CP_NOP },
761 REGINFO_SENTINEL
764 static void cpacr_write(CPUARMState *env, const ARMCPRegInfo *ri,
765 uint64_t value)
767 uint32_t mask = 0;
769 /* In ARMv8 most bits of CPACR_EL1 are RES0. */
770 if (!arm_feature(env, ARM_FEATURE_V8)) {
771 /* ARMv7 defines bits for unimplemented coprocessors as RAZ/WI.
772 * ASEDIS [31] and D32DIS [30] are both UNK/SBZP without VFP.
773 * TRCDIS [28] is RAZ/WI since we do not implement a trace macrocell.
775 if (cpu_isar_feature(aa32_vfp_simd, env_archcpu(env))) {
776 /* VFP coprocessor: cp10 & cp11 [23:20] */
777 mask |= (1 << 31) | (1 << 30) | (0xf << 20);
779 if (!arm_feature(env, ARM_FEATURE_NEON)) {
780 /* ASEDIS [31] bit is RAO/WI */
781 value |= (1 << 31);
784 /* VFPv3 and upwards with NEON implement 32 double precision
785 * registers (D0-D31).
787 if (!cpu_isar_feature(aa32_simd_r32, env_archcpu(env))) {
788 /* D32DIS [30] is RAO/WI if D16-31 are not implemented. */
789 value |= (1 << 30);
792 value &= mask;
796 * For A-profile AArch32 EL3 (but not M-profile secure mode), if NSACR.CP10
797 * is 0 then CPACR.{CP11,CP10} ignore writes and read as 0b00.
799 if (arm_feature(env, ARM_FEATURE_EL3) && !arm_el_is_aa64(env, 3) &&
800 !arm_is_secure(env) && !extract32(env->cp15.nsacr, 10, 1)) {
801 value &= ~(0xf << 20);
802 value |= env->cp15.cpacr_el1 & (0xf << 20);
805 env->cp15.cpacr_el1 = value;
808 static uint64_t cpacr_read(CPUARMState *env, const ARMCPRegInfo *ri)
811 * For A-profile AArch32 EL3 (but not M-profile secure mode), if NSACR.CP10
812 * is 0 then CPACR.{CP11,CP10} ignore writes and read as 0b00.
814 uint64_t value = env->cp15.cpacr_el1;
816 if (arm_feature(env, ARM_FEATURE_EL3) && !arm_el_is_aa64(env, 3) &&
817 !arm_is_secure(env) && !extract32(env->cp15.nsacr, 10, 1)) {
818 value &= ~(0xf << 20);
820 return value;
824 static void cpacr_reset(CPUARMState *env, const ARMCPRegInfo *ri)
826 /* Call cpacr_write() so that we reset with the correct RAO bits set
827 * for our CPU features.
829 cpacr_write(env, ri, 0);
832 static CPAccessResult cpacr_access(CPUARMState *env, const ARMCPRegInfo *ri,
833 bool isread)
835 if (arm_feature(env, ARM_FEATURE_V8)) {
836 /* Check if CPACR accesses are to be trapped to EL2 */
837 if (arm_current_el(env) == 1 && arm_is_el2_enabled(env) &&
838 (env->cp15.cptr_el[2] & CPTR_TCPAC)) {
839 return CP_ACCESS_TRAP_EL2;
840 /* Check if CPACR accesses are to be trapped to EL3 */
841 } else if (arm_current_el(env) < 3 &&
842 (env->cp15.cptr_el[3] & CPTR_TCPAC)) {
843 return CP_ACCESS_TRAP_EL3;
847 return CP_ACCESS_OK;
850 static CPAccessResult cptr_access(CPUARMState *env, const ARMCPRegInfo *ri,
851 bool isread)
853 /* Check if CPTR accesses are set to trap to EL3 */
854 if (arm_current_el(env) == 2 && (env->cp15.cptr_el[3] & CPTR_TCPAC)) {
855 return CP_ACCESS_TRAP_EL3;
858 return CP_ACCESS_OK;
861 static const ARMCPRegInfo v6_cp_reginfo[] = {
862 /* prefetch by MVA in v6, NOP in v7 */
863 { .name = "MVA_prefetch",
864 .cp = 15, .crn = 7, .crm = 13, .opc1 = 0, .opc2 = 1,
865 .access = PL1_W, .type = ARM_CP_NOP },
866 /* We need to break the TB after ISB to execute self-modifying code
867 * correctly and also to take any pending interrupts immediately.
868 * So use arm_cp_write_ignore() function instead of ARM_CP_NOP flag.
870 { .name = "ISB", .cp = 15, .crn = 7, .crm = 5, .opc1 = 0, .opc2 = 4,
871 .access = PL0_W, .type = ARM_CP_NO_RAW, .writefn = arm_cp_write_ignore },
872 { .name = "DSB", .cp = 15, .crn = 7, .crm = 10, .opc1 = 0, .opc2 = 4,
873 .access = PL0_W, .type = ARM_CP_NOP },
874 { .name = "DMB", .cp = 15, .crn = 7, .crm = 10, .opc1 = 0, .opc2 = 5,
875 .access = PL0_W, .type = ARM_CP_NOP },
876 { .name = "IFAR", .cp = 15, .crn = 6, .crm = 0, .opc1 = 0, .opc2 = 2,
877 .access = PL1_RW, .accessfn = access_tvm_trvm,
878 .bank_fieldoffsets = { offsetof(CPUARMState, cp15.ifar_s),
879 offsetof(CPUARMState, cp15.ifar_ns) },
880 .resetvalue = 0, },
881 /* Watchpoint Fault Address Register : should actually only be present
882 * for 1136, 1176, 11MPCore.
884 { .name = "WFAR", .cp = 15, .crn = 6, .crm = 0, .opc1 = 0, .opc2 = 1,
885 .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0, },
886 { .name = "CPACR", .state = ARM_CP_STATE_BOTH, .opc0 = 3,
887 .crn = 1, .crm = 0, .opc1 = 0, .opc2 = 2, .accessfn = cpacr_access,
888 .access = PL1_RW, .fieldoffset = offsetof(CPUARMState, cp15.cpacr_el1),
889 .resetfn = cpacr_reset, .writefn = cpacr_write, .readfn = cpacr_read },
890 REGINFO_SENTINEL
893 typedef struct pm_event {
894 uint16_t number; /* PMEVTYPER.evtCount is 16 bits wide */
895 /* If the event is supported on this CPU (used to generate PMCEID[01]) */
896 bool (*supported)(CPUARMState *);
898 * Retrieve the current count of the underlying event. The programmed
899 * counters hold a difference from the return value from this function
901 uint64_t (*get_count)(CPUARMState *);
903 * Return how many nanoseconds it will take (at a minimum) for count events
904 * to occur. A negative value indicates the counter will never overflow, or
905 * that the counter has otherwise arranged for the overflow bit to be set
906 * and the PMU interrupt to be raised on overflow.
908 int64_t (*ns_per_count)(uint64_t);
909 } pm_event;
911 static bool event_always_supported(CPUARMState *env)
913 return true;
916 static uint64_t swinc_get_count(CPUARMState *env)
919 * SW_INCR events are written directly to the pmevcntr's by writes to
920 * PMSWINC, so there is no underlying count maintained by the PMU itself
922 return 0;
925 static int64_t swinc_ns_per(uint64_t ignored)
927 return -1;
931 * Return the underlying cycle count for the PMU cycle counters. If we're in
932 * usermode, simply return 0.
934 static uint64_t cycles_get_count(CPUARMState *env)
936 #ifndef CONFIG_USER_ONLY
937 return muldiv64(qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL),
938 ARM_CPU_FREQ, NANOSECONDS_PER_SECOND);
939 #else
940 return cpu_get_host_ticks();
941 #endif
944 #ifndef CONFIG_USER_ONLY
945 static int64_t cycles_ns_per(uint64_t cycles)
947 return (ARM_CPU_FREQ / NANOSECONDS_PER_SECOND) * cycles;
950 static bool instructions_supported(CPUARMState *env)
952 return icount_enabled() == 1; /* Precise instruction counting */
955 static uint64_t instructions_get_count(CPUARMState *env)
957 return (uint64_t)icount_get_raw();
960 static int64_t instructions_ns_per(uint64_t icount)
962 return icount_to_ns((int64_t)icount);
964 #endif
966 static bool pmu_8_1_events_supported(CPUARMState *env)
968 /* For events which are supported in any v8.1 PMU */
969 return cpu_isar_feature(any_pmu_8_1, env_archcpu(env));
972 static bool pmu_8_4_events_supported(CPUARMState *env)
974 /* For events which are supported in any v8.1 PMU */
975 return cpu_isar_feature(any_pmu_8_4, env_archcpu(env));
978 static uint64_t zero_event_get_count(CPUARMState *env)
980 /* For events which on QEMU never fire, so their count is always zero */
981 return 0;
984 static int64_t zero_event_ns_per(uint64_t cycles)
986 /* An event which never fires can never overflow */
987 return -1;
990 static const pm_event pm_events[] = {
991 { .number = 0x000, /* SW_INCR */
992 .supported = event_always_supported,
993 .get_count = swinc_get_count,
994 .ns_per_count = swinc_ns_per,
996 #ifndef CONFIG_USER_ONLY
997 { .number = 0x008, /* INST_RETIRED, Instruction architecturally executed */
998 .supported = instructions_supported,
999 .get_count = instructions_get_count,
1000 .ns_per_count = instructions_ns_per,
1002 { .number = 0x011, /* CPU_CYCLES, Cycle */
1003 .supported = event_always_supported,
1004 .get_count = cycles_get_count,
1005 .ns_per_count = cycles_ns_per,
1007 #endif
1008 { .number = 0x023, /* STALL_FRONTEND */
1009 .supported = pmu_8_1_events_supported,
1010 .get_count = zero_event_get_count,
1011 .ns_per_count = zero_event_ns_per,
1013 { .number = 0x024, /* STALL_BACKEND */
1014 .supported = pmu_8_1_events_supported,
1015 .get_count = zero_event_get_count,
1016 .ns_per_count = zero_event_ns_per,
1018 { .number = 0x03c, /* STALL */
1019 .supported = pmu_8_4_events_supported,
1020 .get_count = zero_event_get_count,
1021 .ns_per_count = zero_event_ns_per,
1026 * Note: Before increasing MAX_EVENT_ID beyond 0x3f into the 0x40xx range of
1027 * events (i.e. the statistical profiling extension), this implementation
1028 * should first be updated to something sparse instead of the current
1029 * supported_event_map[] array.
1031 #define MAX_EVENT_ID 0x3c
1032 #define UNSUPPORTED_EVENT UINT16_MAX
1033 static uint16_t supported_event_map[MAX_EVENT_ID + 1];
1036 * Called upon CPU initialization to initialize PMCEID[01]_EL0 and build a map
1037 * of ARM event numbers to indices in our pm_events array.
1039 * Note: Events in the 0x40XX range are not currently supported.
1041 void pmu_init(ARMCPU *cpu)
1043 unsigned int i;
1046 * Empty supported_event_map and cpu->pmceid[01] before adding supported
1047 * events to them
1049 for (i = 0; i < ARRAY_SIZE(supported_event_map); i++) {
1050 supported_event_map[i] = UNSUPPORTED_EVENT;
1052 cpu->pmceid0 = 0;
1053 cpu->pmceid1 = 0;
1055 for (i = 0; i < ARRAY_SIZE(pm_events); i++) {
1056 const pm_event *cnt = &pm_events[i];
1057 assert(cnt->number <= MAX_EVENT_ID);
1058 /* We do not currently support events in the 0x40xx range */
1059 assert(cnt->number <= 0x3f);
1061 if (cnt->supported(&cpu->env)) {
1062 supported_event_map[cnt->number] = i;
1063 uint64_t event_mask = 1ULL << (cnt->number & 0x1f);
1064 if (cnt->number & 0x20) {
1065 cpu->pmceid1 |= event_mask;
1066 } else {
1067 cpu->pmceid0 |= event_mask;
1074 * Check at runtime whether a PMU event is supported for the current machine
1076 static bool event_supported(uint16_t number)
1078 if (number > MAX_EVENT_ID) {
1079 return false;
1081 return supported_event_map[number] != UNSUPPORTED_EVENT;
1084 static CPAccessResult pmreg_access(CPUARMState *env, const ARMCPRegInfo *ri,
1085 bool isread)
1087 /* Performance monitor registers user accessibility is controlled
1088 * by PMUSERENR. MDCR_EL2.TPM and MDCR_EL3.TPM allow configurable
1089 * trapping to EL2 or EL3 for other accesses.
1091 int el = arm_current_el(env);
1092 uint64_t mdcr_el2 = arm_mdcr_el2_eff(env);
1094 if (el == 0 && !(env->cp15.c9_pmuserenr & 1)) {
1095 return CP_ACCESS_TRAP;
1097 if (el < 2 && (mdcr_el2 & MDCR_TPM)) {
1098 return CP_ACCESS_TRAP_EL2;
1100 if (el < 3 && (env->cp15.mdcr_el3 & MDCR_TPM)) {
1101 return CP_ACCESS_TRAP_EL3;
1104 return CP_ACCESS_OK;
1107 static CPAccessResult pmreg_access_xevcntr(CPUARMState *env,
1108 const ARMCPRegInfo *ri,
1109 bool isread)
1111 /* ER: event counter read trap control */
1112 if (arm_feature(env, ARM_FEATURE_V8)
1113 && arm_current_el(env) == 0
1114 && (env->cp15.c9_pmuserenr & (1 << 3)) != 0
1115 && isread) {
1116 return CP_ACCESS_OK;
1119 return pmreg_access(env, ri, isread);
1122 static CPAccessResult pmreg_access_swinc(CPUARMState *env,
1123 const ARMCPRegInfo *ri,
1124 bool isread)
1126 /* SW: software increment write trap control */
1127 if (arm_feature(env, ARM_FEATURE_V8)
1128 && arm_current_el(env) == 0
1129 && (env->cp15.c9_pmuserenr & (1 << 1)) != 0
1130 && !isread) {
1131 return CP_ACCESS_OK;
1134 return pmreg_access(env, ri, isread);
1137 static CPAccessResult pmreg_access_selr(CPUARMState *env,
1138 const ARMCPRegInfo *ri,
1139 bool isread)
1141 /* ER: event counter read trap control */
1142 if (arm_feature(env, ARM_FEATURE_V8)
1143 && arm_current_el(env) == 0
1144 && (env->cp15.c9_pmuserenr & (1 << 3)) != 0) {
1145 return CP_ACCESS_OK;
1148 return pmreg_access(env, ri, isread);
1151 static CPAccessResult pmreg_access_ccntr(CPUARMState *env,
1152 const ARMCPRegInfo *ri,
1153 bool isread)
1155 /* CR: cycle counter read trap control */
1156 if (arm_feature(env, ARM_FEATURE_V8)
1157 && arm_current_el(env) == 0
1158 && (env->cp15.c9_pmuserenr & (1 << 2)) != 0
1159 && isread) {
1160 return CP_ACCESS_OK;
1163 return pmreg_access(env, ri, isread);
1166 /* Returns true if the counter (pass 31 for PMCCNTR) should count events using
1167 * the current EL, security state, and register configuration.
1169 static bool pmu_counter_enabled(CPUARMState *env, uint8_t counter)
1171 uint64_t filter;
1172 bool e, p, u, nsk, nsu, nsh, m;
1173 bool enabled, prohibited, filtered;
1174 bool secure = arm_is_secure(env);
1175 int el = arm_current_el(env);
1176 uint64_t mdcr_el2 = arm_mdcr_el2_eff(env);
1177 uint8_t hpmn = mdcr_el2 & MDCR_HPMN;
1179 if (!arm_feature(env, ARM_FEATURE_PMU)) {
1180 return false;
1183 if (!arm_feature(env, ARM_FEATURE_EL2) ||
1184 (counter < hpmn || counter == 31)) {
1185 e = env->cp15.c9_pmcr & PMCRE;
1186 } else {
1187 e = mdcr_el2 & MDCR_HPME;
1189 enabled = e && (env->cp15.c9_pmcnten & (1 << counter));
1191 if (!secure) {
1192 if (el == 2 && (counter < hpmn || counter == 31)) {
1193 prohibited = mdcr_el2 & MDCR_HPMD;
1194 } else {
1195 prohibited = false;
1197 } else {
1198 prohibited = arm_feature(env, ARM_FEATURE_EL3) &&
1199 !(env->cp15.mdcr_el3 & MDCR_SPME);
1202 if (prohibited && counter == 31) {
1203 prohibited = env->cp15.c9_pmcr & PMCRDP;
1206 if (counter == 31) {
1207 filter = env->cp15.pmccfiltr_el0;
1208 } else {
1209 filter = env->cp15.c14_pmevtyper[counter];
1212 p = filter & PMXEVTYPER_P;
1213 u = filter & PMXEVTYPER_U;
1214 nsk = arm_feature(env, ARM_FEATURE_EL3) && (filter & PMXEVTYPER_NSK);
1215 nsu = arm_feature(env, ARM_FEATURE_EL3) && (filter & PMXEVTYPER_NSU);
1216 nsh = arm_feature(env, ARM_FEATURE_EL2) && (filter & PMXEVTYPER_NSH);
1217 m = arm_el_is_aa64(env, 1) &&
1218 arm_feature(env, ARM_FEATURE_EL3) && (filter & PMXEVTYPER_M);
1220 if (el == 0) {
1221 filtered = secure ? u : u != nsu;
1222 } else if (el == 1) {
1223 filtered = secure ? p : p != nsk;
1224 } else if (el == 2) {
1225 filtered = !nsh;
1226 } else { /* EL3 */
1227 filtered = m != p;
1230 if (counter != 31) {
1232 * If not checking PMCCNTR, ensure the counter is setup to an event we
1233 * support
1235 uint16_t event = filter & PMXEVTYPER_EVTCOUNT;
1236 if (!event_supported(event)) {
1237 return false;
1241 return enabled && !prohibited && !filtered;
1244 static void pmu_update_irq(CPUARMState *env)
1246 ARMCPU *cpu = env_archcpu(env);
1247 qemu_set_irq(cpu->pmu_interrupt, (env->cp15.c9_pmcr & PMCRE) &&
1248 (env->cp15.c9_pminten & env->cp15.c9_pmovsr));
1252 * Ensure c15_ccnt is the guest-visible count so that operations such as
1253 * enabling/disabling the counter or filtering, modifying the count itself,
1254 * etc. can be done logically. This is essentially a no-op if the counter is
1255 * not enabled at the time of the call.
1257 static void pmccntr_op_start(CPUARMState *env)
1259 uint64_t cycles = cycles_get_count(env);
1261 if (pmu_counter_enabled(env, 31)) {
1262 uint64_t eff_cycles = cycles;
1263 if (env->cp15.c9_pmcr & PMCRD) {
1264 /* Increment once every 64 processor clock cycles */
1265 eff_cycles /= 64;
1268 uint64_t new_pmccntr = eff_cycles - env->cp15.c15_ccnt_delta;
1270 uint64_t overflow_mask = env->cp15.c9_pmcr & PMCRLC ? \
1271 1ull << 63 : 1ull << 31;
1272 if (env->cp15.c15_ccnt & ~new_pmccntr & overflow_mask) {
1273 env->cp15.c9_pmovsr |= (1 << 31);
1274 pmu_update_irq(env);
1277 env->cp15.c15_ccnt = new_pmccntr;
1279 env->cp15.c15_ccnt_delta = cycles;
1283 * If PMCCNTR is enabled, recalculate the delta between the clock and the
1284 * guest-visible count. A call to pmccntr_op_finish should follow every call to
1285 * pmccntr_op_start.
1287 static void pmccntr_op_finish(CPUARMState *env)
1289 if (pmu_counter_enabled(env, 31)) {
1290 #ifndef CONFIG_USER_ONLY
1291 /* Calculate when the counter will next overflow */
1292 uint64_t remaining_cycles = -env->cp15.c15_ccnt;
1293 if (!(env->cp15.c9_pmcr & PMCRLC)) {
1294 remaining_cycles = (uint32_t)remaining_cycles;
1296 int64_t overflow_in = cycles_ns_per(remaining_cycles);
1298 if (overflow_in > 0) {
1299 int64_t overflow_at = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) +
1300 overflow_in;
1301 ARMCPU *cpu = env_archcpu(env);
1302 timer_mod_anticipate_ns(cpu->pmu_timer, overflow_at);
1304 #endif
1306 uint64_t prev_cycles = env->cp15.c15_ccnt_delta;
1307 if (env->cp15.c9_pmcr & PMCRD) {
1308 /* Increment once every 64 processor clock cycles */
1309 prev_cycles /= 64;
1311 env->cp15.c15_ccnt_delta = prev_cycles - env->cp15.c15_ccnt;
1315 static void pmevcntr_op_start(CPUARMState *env, uint8_t counter)
1318 uint16_t event = env->cp15.c14_pmevtyper[counter] & PMXEVTYPER_EVTCOUNT;
1319 uint64_t count = 0;
1320 if (event_supported(event)) {
1321 uint16_t event_idx = supported_event_map[event];
1322 count = pm_events[event_idx].get_count(env);
1325 if (pmu_counter_enabled(env, counter)) {
1326 uint32_t new_pmevcntr = count - env->cp15.c14_pmevcntr_delta[counter];
1328 if (env->cp15.c14_pmevcntr[counter] & ~new_pmevcntr & INT32_MIN) {
1329 env->cp15.c9_pmovsr |= (1 << counter);
1330 pmu_update_irq(env);
1332 env->cp15.c14_pmevcntr[counter] = new_pmevcntr;
1334 env->cp15.c14_pmevcntr_delta[counter] = count;
1337 static void pmevcntr_op_finish(CPUARMState *env, uint8_t counter)
1339 if (pmu_counter_enabled(env, counter)) {
1340 #ifndef CONFIG_USER_ONLY
1341 uint16_t event = env->cp15.c14_pmevtyper[counter] & PMXEVTYPER_EVTCOUNT;
1342 uint16_t event_idx = supported_event_map[event];
1343 uint64_t delta = UINT32_MAX -
1344 (uint32_t)env->cp15.c14_pmevcntr[counter] + 1;
1345 int64_t overflow_in = pm_events[event_idx].ns_per_count(delta);
1347 if (overflow_in > 0) {
1348 int64_t overflow_at = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) +
1349 overflow_in;
1350 ARMCPU *cpu = env_archcpu(env);
1351 timer_mod_anticipate_ns(cpu->pmu_timer, overflow_at);
1353 #endif
1355 env->cp15.c14_pmevcntr_delta[counter] -=
1356 env->cp15.c14_pmevcntr[counter];
1360 void pmu_op_start(CPUARMState *env)
1362 unsigned int i;
1363 pmccntr_op_start(env);
1364 for (i = 0; i < pmu_num_counters(env); i++) {
1365 pmevcntr_op_start(env, i);
1369 void pmu_op_finish(CPUARMState *env)
1371 unsigned int i;
1372 pmccntr_op_finish(env);
1373 for (i = 0; i < pmu_num_counters(env); i++) {
1374 pmevcntr_op_finish(env, i);
1378 void pmu_pre_el_change(ARMCPU *cpu, void *ignored)
1380 pmu_op_start(&cpu->env);
1383 void pmu_post_el_change(ARMCPU *cpu, void *ignored)
1385 pmu_op_finish(&cpu->env);
1388 void arm_pmu_timer_cb(void *opaque)
1390 ARMCPU *cpu = opaque;
1393 * Update all the counter values based on the current underlying counts,
1394 * triggering interrupts to be raised, if necessary. pmu_op_finish() also
1395 * has the effect of setting the cpu->pmu_timer to the next earliest time a
1396 * counter may expire.
1398 pmu_op_start(&cpu->env);
1399 pmu_op_finish(&cpu->env);
1402 static void pmcr_write(CPUARMState *env, const ARMCPRegInfo *ri,
1403 uint64_t value)
1405 pmu_op_start(env);
1407 if (value & PMCRC) {
1408 /* The counter has been reset */
1409 env->cp15.c15_ccnt = 0;
1412 if (value & PMCRP) {
1413 unsigned int i;
1414 for (i = 0; i < pmu_num_counters(env); i++) {
1415 env->cp15.c14_pmevcntr[i] = 0;
1419 env->cp15.c9_pmcr &= ~PMCR_WRITEABLE_MASK;
1420 env->cp15.c9_pmcr |= (value & PMCR_WRITEABLE_MASK);
1422 pmu_op_finish(env);
1425 static void pmswinc_write(CPUARMState *env, const ARMCPRegInfo *ri,
1426 uint64_t value)
1428 unsigned int i;
1429 for (i = 0; i < pmu_num_counters(env); i++) {
1430 /* Increment a counter's count iff: */
1431 if ((value & (1 << i)) && /* counter's bit is set */
1432 /* counter is enabled and not filtered */
1433 pmu_counter_enabled(env, i) &&
1434 /* counter is SW_INCR */
1435 (env->cp15.c14_pmevtyper[i] & PMXEVTYPER_EVTCOUNT) == 0x0) {
1436 pmevcntr_op_start(env, i);
1439 * Detect if this write causes an overflow since we can't predict
1440 * PMSWINC overflows like we can for other events
1442 uint32_t new_pmswinc = env->cp15.c14_pmevcntr[i] + 1;
1444 if (env->cp15.c14_pmevcntr[i] & ~new_pmswinc & INT32_MIN) {
1445 env->cp15.c9_pmovsr |= (1 << i);
1446 pmu_update_irq(env);
1449 env->cp15.c14_pmevcntr[i] = new_pmswinc;
1451 pmevcntr_op_finish(env, i);
1456 static uint64_t pmccntr_read(CPUARMState *env, const ARMCPRegInfo *ri)
1458 uint64_t ret;
1459 pmccntr_op_start(env);
1460 ret = env->cp15.c15_ccnt;
1461 pmccntr_op_finish(env);
1462 return ret;
1465 static void pmselr_write(CPUARMState *env, const ARMCPRegInfo *ri,
1466 uint64_t value)
1468 /* The value of PMSELR.SEL affects the behavior of PMXEVTYPER and
1469 * PMXEVCNTR. We allow [0..31] to be written to PMSELR here; in the
1470 * meanwhile, we check PMSELR.SEL when PMXEVTYPER and PMXEVCNTR are
1471 * accessed.
1473 env->cp15.c9_pmselr = value & 0x1f;
1476 static void pmccntr_write(CPUARMState *env, const ARMCPRegInfo *ri,
1477 uint64_t value)
1479 pmccntr_op_start(env);
1480 env->cp15.c15_ccnt = value;
1481 pmccntr_op_finish(env);
1484 static void pmccntr_write32(CPUARMState *env, const ARMCPRegInfo *ri,
1485 uint64_t value)
1487 uint64_t cur_val = pmccntr_read(env, NULL);
1489 pmccntr_write(env, ri, deposit64(cur_val, 0, 32, value));
1492 static void pmccfiltr_write(CPUARMState *env, const ARMCPRegInfo *ri,
1493 uint64_t value)
1495 pmccntr_op_start(env);
1496 env->cp15.pmccfiltr_el0 = value & PMCCFILTR_EL0;
1497 pmccntr_op_finish(env);
1500 static void pmccfiltr_write_a32(CPUARMState *env, const ARMCPRegInfo *ri,
1501 uint64_t value)
1503 pmccntr_op_start(env);
1504 /* M is not accessible from AArch32 */
1505 env->cp15.pmccfiltr_el0 = (env->cp15.pmccfiltr_el0 & PMCCFILTR_M) |
1506 (value & PMCCFILTR);
1507 pmccntr_op_finish(env);
1510 static uint64_t pmccfiltr_read_a32(CPUARMState *env, const ARMCPRegInfo *ri)
1512 /* M is not visible in AArch32 */
1513 return env->cp15.pmccfiltr_el0 & PMCCFILTR;
1516 static void pmcntenset_write(CPUARMState *env, const ARMCPRegInfo *ri,
1517 uint64_t value)
1519 value &= pmu_counter_mask(env);
1520 env->cp15.c9_pmcnten |= value;
1523 static void pmcntenclr_write(CPUARMState *env, const ARMCPRegInfo *ri,
1524 uint64_t value)
1526 value &= pmu_counter_mask(env);
1527 env->cp15.c9_pmcnten &= ~value;
1530 static void pmovsr_write(CPUARMState *env, const ARMCPRegInfo *ri,
1531 uint64_t value)
1533 value &= pmu_counter_mask(env);
1534 env->cp15.c9_pmovsr &= ~value;
1535 pmu_update_irq(env);
1538 static void pmovsset_write(CPUARMState *env, const ARMCPRegInfo *ri,
1539 uint64_t value)
1541 value &= pmu_counter_mask(env);
1542 env->cp15.c9_pmovsr |= value;
1543 pmu_update_irq(env);
1546 static void pmevtyper_write(CPUARMState *env, const ARMCPRegInfo *ri,
1547 uint64_t value, const uint8_t counter)
1549 if (counter == 31) {
1550 pmccfiltr_write(env, ri, value);
1551 } else if (counter < pmu_num_counters(env)) {
1552 pmevcntr_op_start(env, counter);
1555 * If this counter's event type is changing, store the current
1556 * underlying count for the new type in c14_pmevcntr_delta[counter] so
1557 * pmevcntr_op_finish has the correct baseline when it converts back to
1558 * a delta.
1560 uint16_t old_event = env->cp15.c14_pmevtyper[counter] &
1561 PMXEVTYPER_EVTCOUNT;
1562 uint16_t new_event = value & PMXEVTYPER_EVTCOUNT;
1563 if (old_event != new_event) {
1564 uint64_t count = 0;
1565 if (event_supported(new_event)) {
1566 uint16_t event_idx = supported_event_map[new_event];
1567 count = pm_events[event_idx].get_count(env);
1569 env->cp15.c14_pmevcntr_delta[counter] = count;
1572 env->cp15.c14_pmevtyper[counter] = value & PMXEVTYPER_MASK;
1573 pmevcntr_op_finish(env, counter);
1575 /* Attempts to access PMXEVTYPER are CONSTRAINED UNPREDICTABLE when
1576 * PMSELR value is equal to or greater than the number of implemented
1577 * counters, but not equal to 0x1f. We opt to behave as a RAZ/WI.
1581 static uint64_t pmevtyper_read(CPUARMState *env, const ARMCPRegInfo *ri,
1582 const uint8_t counter)
1584 if (counter == 31) {
1585 return env->cp15.pmccfiltr_el0;
1586 } else if (counter < pmu_num_counters(env)) {
1587 return env->cp15.c14_pmevtyper[counter];
1588 } else {
1590 * We opt to behave as a RAZ/WI when attempts to access PMXEVTYPER
1591 * are CONSTRAINED UNPREDICTABLE. See comments in pmevtyper_write().
1593 return 0;
1597 static void pmevtyper_writefn(CPUARMState *env, const ARMCPRegInfo *ri,
1598 uint64_t value)
1600 uint8_t counter = ((ri->crm & 3) << 3) | (ri->opc2 & 7);
1601 pmevtyper_write(env, ri, value, counter);
1604 static void pmevtyper_rawwrite(CPUARMState *env, const ARMCPRegInfo *ri,
1605 uint64_t value)
1607 uint8_t counter = ((ri->crm & 3) << 3) | (ri->opc2 & 7);
1608 env->cp15.c14_pmevtyper[counter] = value;
1611 * pmevtyper_rawwrite is called between a pair of pmu_op_start and
1612 * pmu_op_finish calls when loading saved state for a migration. Because
1613 * we're potentially updating the type of event here, the value written to
1614 * c14_pmevcntr_delta by the preceeding pmu_op_start call may be for a
1615 * different counter type. Therefore, we need to set this value to the
1616 * current count for the counter type we're writing so that pmu_op_finish
1617 * has the correct count for its calculation.
1619 uint16_t event = value & PMXEVTYPER_EVTCOUNT;
1620 if (event_supported(event)) {
1621 uint16_t event_idx = supported_event_map[event];
1622 env->cp15.c14_pmevcntr_delta[counter] =
1623 pm_events[event_idx].get_count(env);
1627 static uint64_t pmevtyper_readfn(CPUARMState *env, const ARMCPRegInfo *ri)
1629 uint8_t counter = ((ri->crm & 3) << 3) | (ri->opc2 & 7);
1630 return pmevtyper_read(env, ri, counter);
1633 static void pmxevtyper_write(CPUARMState *env, const ARMCPRegInfo *ri,
1634 uint64_t value)
1636 pmevtyper_write(env, ri, value, env->cp15.c9_pmselr & 31);
1639 static uint64_t pmxevtyper_read(CPUARMState *env, const ARMCPRegInfo *ri)
1641 return pmevtyper_read(env, ri, env->cp15.c9_pmselr & 31);
1644 static void pmevcntr_write(CPUARMState *env, const ARMCPRegInfo *ri,
1645 uint64_t value, uint8_t counter)
1647 if (counter < pmu_num_counters(env)) {
1648 pmevcntr_op_start(env, counter);
1649 env->cp15.c14_pmevcntr[counter] = value;
1650 pmevcntr_op_finish(env, counter);
1653 * We opt to behave as a RAZ/WI when attempts to access PM[X]EVCNTR
1654 * are CONSTRAINED UNPREDICTABLE.
1658 static uint64_t pmevcntr_read(CPUARMState *env, const ARMCPRegInfo *ri,
1659 uint8_t counter)
1661 if (counter < pmu_num_counters(env)) {
1662 uint64_t ret;
1663 pmevcntr_op_start(env, counter);
1664 ret = env->cp15.c14_pmevcntr[counter];
1665 pmevcntr_op_finish(env, counter);
1666 return ret;
1667 } else {
1668 /* We opt to behave as a RAZ/WI when attempts to access PM[X]EVCNTR
1669 * are CONSTRAINED UNPREDICTABLE. */
1670 return 0;
1674 static void pmevcntr_writefn(CPUARMState *env, const ARMCPRegInfo *ri,
1675 uint64_t value)
1677 uint8_t counter = ((ri->crm & 3) << 3) | (ri->opc2 & 7);
1678 pmevcntr_write(env, ri, value, counter);
1681 static uint64_t pmevcntr_readfn(CPUARMState *env, const ARMCPRegInfo *ri)
1683 uint8_t counter = ((ri->crm & 3) << 3) | (ri->opc2 & 7);
1684 return pmevcntr_read(env, ri, counter);
1687 static void pmevcntr_rawwrite(CPUARMState *env, const ARMCPRegInfo *ri,
1688 uint64_t value)
1690 uint8_t counter = ((ri->crm & 3) << 3) | (ri->opc2 & 7);
1691 assert(counter < pmu_num_counters(env));
1692 env->cp15.c14_pmevcntr[counter] = value;
1693 pmevcntr_write(env, ri, value, counter);
1696 static uint64_t pmevcntr_rawread(CPUARMState *env, const ARMCPRegInfo *ri)
1698 uint8_t counter = ((ri->crm & 3) << 3) | (ri->opc2 & 7);
1699 assert(counter < pmu_num_counters(env));
1700 return env->cp15.c14_pmevcntr[counter];
1703 static void pmxevcntr_write(CPUARMState *env, const ARMCPRegInfo *ri,
1704 uint64_t value)
1706 pmevcntr_write(env, ri, value, env->cp15.c9_pmselr & 31);
1709 static uint64_t pmxevcntr_read(CPUARMState *env, const ARMCPRegInfo *ri)
1711 return pmevcntr_read(env, ri, env->cp15.c9_pmselr & 31);
1714 static void pmuserenr_write(CPUARMState *env, const ARMCPRegInfo *ri,
1715 uint64_t value)
1717 if (arm_feature(env, ARM_FEATURE_V8)) {
1718 env->cp15.c9_pmuserenr = value & 0xf;
1719 } else {
1720 env->cp15.c9_pmuserenr = value & 1;
1724 static void pmintenset_write(CPUARMState *env, const ARMCPRegInfo *ri,
1725 uint64_t value)
1727 /* We have no event counters so only the C bit can be changed */
1728 value &= pmu_counter_mask(env);
1729 env->cp15.c9_pminten |= value;
1730 pmu_update_irq(env);
1733 static void pmintenclr_write(CPUARMState *env, const ARMCPRegInfo *ri,
1734 uint64_t value)
1736 value &= pmu_counter_mask(env);
1737 env->cp15.c9_pminten &= ~value;
1738 pmu_update_irq(env);
1741 static void vbar_write(CPUARMState *env, const ARMCPRegInfo *ri,
1742 uint64_t value)
1744 /* Note that even though the AArch64 view of this register has bits
1745 * [10:0] all RES0 we can only mask the bottom 5, to comply with the
1746 * architectural requirements for bits which are RES0 only in some
1747 * contexts. (ARMv8 would permit us to do no masking at all, but ARMv7
1748 * requires the bottom five bits to be RAZ/WI because they're UNK/SBZP.)
1750 raw_write(env, ri, value & ~0x1FULL);
1753 static void scr_write(CPUARMState *env, const ARMCPRegInfo *ri, uint64_t value)
1755 /* Begin with base v8.0 state. */
1756 uint32_t valid_mask = 0x3fff;
1757 ARMCPU *cpu = env_archcpu(env);
1759 if (ri->state == ARM_CP_STATE_AA64) {
1760 if (arm_feature(env, ARM_FEATURE_AARCH64) &&
1761 !cpu_isar_feature(aa64_aa32_el1, cpu)) {
1762 value |= SCR_FW | SCR_AW; /* these two bits are RES1. */
1764 valid_mask &= ~SCR_NET;
1766 if (cpu_isar_feature(aa64_lor, cpu)) {
1767 valid_mask |= SCR_TLOR;
1769 if (cpu_isar_feature(aa64_pauth, cpu)) {
1770 valid_mask |= SCR_API | SCR_APK;
1772 if (cpu_isar_feature(aa64_sel2, cpu)) {
1773 valid_mask |= SCR_EEL2;
1775 if (cpu_isar_feature(aa64_mte, cpu)) {
1776 valid_mask |= SCR_ATA;
1778 } else {
1779 valid_mask &= ~(SCR_RW | SCR_ST);
1782 if (!arm_feature(env, ARM_FEATURE_EL2)) {
1783 valid_mask &= ~SCR_HCE;
1785 /* On ARMv7, SMD (or SCD as it is called in v7) is only
1786 * supported if EL2 exists. The bit is UNK/SBZP when
1787 * EL2 is unavailable. In QEMU ARMv7, we force it to always zero
1788 * when EL2 is unavailable.
1789 * On ARMv8, this bit is always available.
1791 if (arm_feature(env, ARM_FEATURE_V7) &&
1792 !arm_feature(env, ARM_FEATURE_V8)) {
1793 valid_mask &= ~SCR_SMD;
1797 /* Clear all-context RES0 bits. */
1798 value &= valid_mask;
1799 raw_write(env, ri, value);
1802 static void scr_reset(CPUARMState *env, const ARMCPRegInfo *ri)
1805 * scr_write will set the RES1 bits on an AArch64-only CPU.
1806 * The reset value will be 0x30 on an AArch64-only CPU and 0 otherwise.
1808 scr_write(env, ri, 0);
1811 static CPAccessResult access_aa64_tid2(CPUARMState *env,
1812 const ARMCPRegInfo *ri,
1813 bool isread)
1815 if (arm_current_el(env) == 1 && (arm_hcr_el2_eff(env) & HCR_TID2)) {
1816 return CP_ACCESS_TRAP_EL2;
1819 return CP_ACCESS_OK;
1822 static uint64_t ccsidr_read(CPUARMState *env, const ARMCPRegInfo *ri)
1824 ARMCPU *cpu = env_archcpu(env);
1826 /* Acquire the CSSELR index from the bank corresponding to the CCSIDR
1827 * bank
1829 uint32_t index = A32_BANKED_REG_GET(env, csselr,
1830 ri->secure & ARM_CP_SECSTATE_S);
1832 return cpu->ccsidr[index];
1835 static void csselr_write(CPUARMState *env, const ARMCPRegInfo *ri,
1836 uint64_t value)
1838 raw_write(env, ri, value & 0xf);
1841 static uint64_t isr_read(CPUARMState *env, const ARMCPRegInfo *ri)
1843 CPUState *cs = env_cpu(env);
1844 bool el1 = arm_current_el(env) == 1;
1845 uint64_t hcr_el2 = el1 ? arm_hcr_el2_eff(env) : 0;
1846 uint64_t ret = 0;
1848 if (hcr_el2 & HCR_IMO) {
1849 if (cs->interrupt_request & CPU_INTERRUPT_VIRQ) {
1850 ret |= CPSR_I;
1852 } else {
1853 if (cs->interrupt_request & CPU_INTERRUPT_HARD) {
1854 ret |= CPSR_I;
1858 if (hcr_el2 & HCR_FMO) {
1859 if (cs->interrupt_request & CPU_INTERRUPT_VFIQ) {
1860 ret |= CPSR_F;
1862 } else {
1863 if (cs->interrupt_request & CPU_INTERRUPT_FIQ) {
1864 ret |= CPSR_F;
1868 /* External aborts are not possible in QEMU so A bit is always clear */
1869 return ret;
1872 static CPAccessResult access_aa64_tid1(CPUARMState *env, const ARMCPRegInfo *ri,
1873 bool isread)
1875 if (arm_current_el(env) == 1 && (arm_hcr_el2_eff(env) & HCR_TID1)) {
1876 return CP_ACCESS_TRAP_EL2;
1879 return CP_ACCESS_OK;
1882 static CPAccessResult access_aa32_tid1(CPUARMState *env, const ARMCPRegInfo *ri,
1883 bool isread)
1885 if (arm_feature(env, ARM_FEATURE_V8)) {
1886 return access_aa64_tid1(env, ri, isread);
1889 return CP_ACCESS_OK;
1892 static const ARMCPRegInfo v7_cp_reginfo[] = {
1893 /* the old v6 WFI, UNPREDICTABLE in v7 but we choose to NOP */
1894 { .name = "NOP", .cp = 15, .crn = 7, .crm = 0, .opc1 = 0, .opc2 = 4,
1895 .access = PL1_W, .type = ARM_CP_NOP },
1896 /* Performance monitors are implementation defined in v7,
1897 * but with an ARM recommended set of registers, which we
1898 * follow.
1900 * Performance registers fall into three categories:
1901 * (a) always UNDEF in PL0, RW in PL1 (PMINTENSET, PMINTENCLR)
1902 * (b) RO in PL0 (ie UNDEF on write), RW in PL1 (PMUSERENR)
1903 * (c) UNDEF in PL0 if PMUSERENR.EN==0, otherwise accessible (all others)
1904 * For the cases controlled by PMUSERENR we must set .access to PL0_RW
1905 * or PL0_RO as appropriate and then check PMUSERENR in the helper fn.
1907 { .name = "PMCNTENSET", .cp = 15, .crn = 9, .crm = 12, .opc1 = 0, .opc2 = 1,
1908 .access = PL0_RW, .type = ARM_CP_ALIAS,
1909 .fieldoffset = offsetoflow32(CPUARMState, cp15.c9_pmcnten),
1910 .writefn = pmcntenset_write,
1911 .accessfn = pmreg_access,
1912 .raw_writefn = raw_write },
1913 { .name = "PMCNTENSET_EL0", .state = ARM_CP_STATE_AA64,
1914 .opc0 = 3, .opc1 = 3, .crn = 9, .crm = 12, .opc2 = 1,
1915 .access = PL0_RW, .accessfn = pmreg_access,
1916 .fieldoffset = offsetof(CPUARMState, cp15.c9_pmcnten), .resetvalue = 0,
1917 .writefn = pmcntenset_write, .raw_writefn = raw_write },
1918 { .name = "PMCNTENCLR", .cp = 15, .crn = 9, .crm = 12, .opc1 = 0, .opc2 = 2,
1919 .access = PL0_RW,
1920 .fieldoffset = offsetoflow32(CPUARMState, cp15.c9_pmcnten),
1921 .accessfn = pmreg_access,
1922 .writefn = pmcntenclr_write,
1923 .type = ARM_CP_ALIAS },
1924 { .name = "PMCNTENCLR_EL0", .state = ARM_CP_STATE_AA64,
1925 .opc0 = 3, .opc1 = 3, .crn = 9, .crm = 12, .opc2 = 2,
1926 .access = PL0_RW, .accessfn = pmreg_access,
1927 .type = ARM_CP_ALIAS,
1928 .fieldoffset = offsetof(CPUARMState, cp15.c9_pmcnten),
1929 .writefn = pmcntenclr_write },
1930 { .name = "PMOVSR", .cp = 15, .crn = 9, .crm = 12, .opc1 = 0, .opc2 = 3,
1931 .access = PL0_RW, .type = ARM_CP_IO,
1932 .fieldoffset = offsetoflow32(CPUARMState, cp15.c9_pmovsr),
1933 .accessfn = pmreg_access,
1934 .writefn = pmovsr_write,
1935 .raw_writefn = raw_write },
1936 { .name = "PMOVSCLR_EL0", .state = ARM_CP_STATE_AA64,
1937 .opc0 = 3, .opc1 = 3, .crn = 9, .crm = 12, .opc2 = 3,
1938 .access = PL0_RW, .accessfn = pmreg_access,
1939 .type = ARM_CP_ALIAS | ARM_CP_IO,
1940 .fieldoffset = offsetof(CPUARMState, cp15.c9_pmovsr),
1941 .writefn = pmovsr_write,
1942 .raw_writefn = raw_write },
1943 { .name = "PMSWINC", .cp = 15, .crn = 9, .crm = 12, .opc1 = 0, .opc2 = 4,
1944 .access = PL0_W, .accessfn = pmreg_access_swinc,
1945 .type = ARM_CP_NO_RAW | ARM_CP_IO,
1946 .writefn = pmswinc_write },
1947 { .name = "PMSWINC_EL0", .state = ARM_CP_STATE_AA64,
1948 .opc0 = 3, .opc1 = 3, .crn = 9, .crm = 12, .opc2 = 4,
1949 .access = PL0_W, .accessfn = pmreg_access_swinc,
1950 .type = ARM_CP_NO_RAW | ARM_CP_IO,
1951 .writefn = pmswinc_write },
1952 { .name = "PMSELR", .cp = 15, .crn = 9, .crm = 12, .opc1 = 0, .opc2 = 5,
1953 .access = PL0_RW, .type = ARM_CP_ALIAS,
1954 .fieldoffset = offsetoflow32(CPUARMState, cp15.c9_pmselr),
1955 .accessfn = pmreg_access_selr, .writefn = pmselr_write,
1956 .raw_writefn = raw_write},
1957 { .name = "PMSELR_EL0", .state = ARM_CP_STATE_AA64,
1958 .opc0 = 3, .opc1 = 3, .crn = 9, .crm = 12, .opc2 = 5,
1959 .access = PL0_RW, .accessfn = pmreg_access_selr,
1960 .fieldoffset = offsetof(CPUARMState, cp15.c9_pmselr),
1961 .writefn = pmselr_write, .raw_writefn = raw_write, },
1962 { .name = "PMCCNTR", .cp = 15, .crn = 9, .crm = 13, .opc1 = 0, .opc2 = 0,
1963 .access = PL0_RW, .resetvalue = 0, .type = ARM_CP_ALIAS | ARM_CP_IO,
1964 .readfn = pmccntr_read, .writefn = pmccntr_write32,
1965 .accessfn = pmreg_access_ccntr },
1966 { .name = "PMCCNTR_EL0", .state = ARM_CP_STATE_AA64,
1967 .opc0 = 3, .opc1 = 3, .crn = 9, .crm = 13, .opc2 = 0,
1968 .access = PL0_RW, .accessfn = pmreg_access_ccntr,
1969 .type = ARM_CP_IO,
1970 .fieldoffset = offsetof(CPUARMState, cp15.c15_ccnt),
1971 .readfn = pmccntr_read, .writefn = pmccntr_write,
1972 .raw_readfn = raw_read, .raw_writefn = raw_write, },
1973 { .name = "PMCCFILTR", .cp = 15, .opc1 = 0, .crn = 14, .crm = 15, .opc2 = 7,
1974 .writefn = pmccfiltr_write_a32, .readfn = pmccfiltr_read_a32,
1975 .access = PL0_RW, .accessfn = pmreg_access,
1976 .type = ARM_CP_ALIAS | ARM_CP_IO,
1977 .resetvalue = 0, },
1978 { .name = "PMCCFILTR_EL0", .state = ARM_CP_STATE_AA64,
1979 .opc0 = 3, .opc1 = 3, .crn = 14, .crm = 15, .opc2 = 7,
1980 .writefn = pmccfiltr_write, .raw_writefn = raw_write,
1981 .access = PL0_RW, .accessfn = pmreg_access,
1982 .type = ARM_CP_IO,
1983 .fieldoffset = offsetof(CPUARMState, cp15.pmccfiltr_el0),
1984 .resetvalue = 0, },
1985 { .name = "PMXEVTYPER", .cp = 15, .crn = 9, .crm = 13, .opc1 = 0, .opc2 = 1,
1986 .access = PL0_RW, .type = ARM_CP_NO_RAW | ARM_CP_IO,
1987 .accessfn = pmreg_access,
1988 .writefn = pmxevtyper_write, .readfn = pmxevtyper_read },
1989 { .name = "PMXEVTYPER_EL0", .state = ARM_CP_STATE_AA64,
1990 .opc0 = 3, .opc1 = 3, .crn = 9, .crm = 13, .opc2 = 1,
1991 .access = PL0_RW, .type = ARM_CP_NO_RAW | ARM_CP_IO,
1992 .accessfn = pmreg_access,
1993 .writefn = pmxevtyper_write, .readfn = pmxevtyper_read },
1994 { .name = "PMXEVCNTR", .cp = 15, .crn = 9, .crm = 13, .opc1 = 0, .opc2 = 2,
1995 .access = PL0_RW, .type = ARM_CP_NO_RAW | ARM_CP_IO,
1996 .accessfn = pmreg_access_xevcntr,
1997 .writefn = pmxevcntr_write, .readfn = pmxevcntr_read },
1998 { .name = "PMXEVCNTR_EL0", .state = ARM_CP_STATE_AA64,
1999 .opc0 = 3, .opc1 = 3, .crn = 9, .crm = 13, .opc2 = 2,
2000 .access = PL0_RW, .type = ARM_CP_NO_RAW | ARM_CP_IO,
2001 .accessfn = pmreg_access_xevcntr,
2002 .writefn = pmxevcntr_write, .readfn = pmxevcntr_read },
2003 { .name = "PMUSERENR", .cp = 15, .crn = 9, .crm = 14, .opc1 = 0, .opc2 = 0,
2004 .access = PL0_R | PL1_RW, .accessfn = access_tpm,
2005 .fieldoffset = offsetoflow32(CPUARMState, cp15.c9_pmuserenr),
2006 .resetvalue = 0,
2007 .writefn = pmuserenr_write, .raw_writefn = raw_write },
2008 { .name = "PMUSERENR_EL0", .state = ARM_CP_STATE_AA64,
2009 .opc0 = 3, .opc1 = 3, .crn = 9, .crm = 14, .opc2 = 0,
2010 .access = PL0_R | PL1_RW, .accessfn = access_tpm, .type = ARM_CP_ALIAS,
2011 .fieldoffset = offsetof(CPUARMState, cp15.c9_pmuserenr),
2012 .resetvalue = 0,
2013 .writefn = pmuserenr_write, .raw_writefn = raw_write },
2014 { .name = "PMINTENSET", .cp = 15, .crn = 9, .crm = 14, .opc1 = 0, .opc2 = 1,
2015 .access = PL1_RW, .accessfn = access_tpm,
2016 .type = ARM_CP_ALIAS | ARM_CP_IO,
2017 .fieldoffset = offsetoflow32(CPUARMState, cp15.c9_pminten),
2018 .resetvalue = 0,
2019 .writefn = pmintenset_write, .raw_writefn = raw_write },
2020 { .name = "PMINTENSET_EL1", .state = ARM_CP_STATE_AA64,
2021 .opc0 = 3, .opc1 = 0, .crn = 9, .crm = 14, .opc2 = 1,
2022 .access = PL1_RW, .accessfn = access_tpm,
2023 .type = ARM_CP_IO,
2024 .fieldoffset = offsetof(CPUARMState, cp15.c9_pminten),
2025 .writefn = pmintenset_write, .raw_writefn = raw_write,
2026 .resetvalue = 0x0 },
2027 { .name = "PMINTENCLR", .cp = 15, .crn = 9, .crm = 14, .opc1 = 0, .opc2 = 2,
2028 .access = PL1_RW, .accessfn = access_tpm,
2029 .type = ARM_CP_ALIAS | ARM_CP_IO | ARM_CP_NO_RAW,
2030 .fieldoffset = offsetof(CPUARMState, cp15.c9_pminten),
2031 .writefn = pmintenclr_write, },
2032 { .name = "PMINTENCLR_EL1", .state = ARM_CP_STATE_AA64,
2033 .opc0 = 3, .opc1 = 0, .crn = 9, .crm = 14, .opc2 = 2,
2034 .access = PL1_RW, .accessfn = access_tpm,
2035 .type = ARM_CP_ALIAS | ARM_CP_IO | ARM_CP_NO_RAW,
2036 .fieldoffset = offsetof(CPUARMState, cp15.c9_pminten),
2037 .writefn = pmintenclr_write },
2038 { .name = "CCSIDR", .state = ARM_CP_STATE_BOTH,
2039 .opc0 = 3, .crn = 0, .crm = 0, .opc1 = 1, .opc2 = 0,
2040 .access = PL1_R,
2041 .accessfn = access_aa64_tid2,
2042 .readfn = ccsidr_read, .type = ARM_CP_NO_RAW },
2043 { .name = "CSSELR", .state = ARM_CP_STATE_BOTH,
2044 .opc0 = 3, .crn = 0, .crm = 0, .opc1 = 2, .opc2 = 0,
2045 .access = PL1_RW,
2046 .accessfn = access_aa64_tid2,
2047 .writefn = csselr_write, .resetvalue = 0,
2048 .bank_fieldoffsets = { offsetof(CPUARMState, cp15.csselr_s),
2049 offsetof(CPUARMState, cp15.csselr_ns) } },
2050 /* Auxiliary ID register: this actually has an IMPDEF value but for now
2051 * just RAZ for all cores:
2053 { .name = "AIDR", .state = ARM_CP_STATE_BOTH,
2054 .opc0 = 3, .opc1 = 1, .crn = 0, .crm = 0, .opc2 = 7,
2055 .access = PL1_R, .type = ARM_CP_CONST,
2056 .accessfn = access_aa64_tid1,
2057 .resetvalue = 0 },
2058 /* Auxiliary fault status registers: these also are IMPDEF, and we
2059 * choose to RAZ/WI for all cores.
2061 { .name = "AFSR0_EL1", .state = ARM_CP_STATE_BOTH,
2062 .opc0 = 3, .opc1 = 0, .crn = 5, .crm = 1, .opc2 = 0,
2063 .access = PL1_RW, .accessfn = access_tvm_trvm,
2064 .type = ARM_CP_CONST, .resetvalue = 0 },
2065 { .name = "AFSR1_EL1", .state = ARM_CP_STATE_BOTH,
2066 .opc0 = 3, .opc1 = 0, .crn = 5, .crm = 1, .opc2 = 1,
2067 .access = PL1_RW, .accessfn = access_tvm_trvm,
2068 .type = ARM_CP_CONST, .resetvalue = 0 },
2069 /* MAIR can just read-as-written because we don't implement caches
2070 * and so don't need to care about memory attributes.
2072 { .name = "MAIR_EL1", .state = ARM_CP_STATE_AA64,
2073 .opc0 = 3, .opc1 = 0, .crn = 10, .crm = 2, .opc2 = 0,
2074 .access = PL1_RW, .accessfn = access_tvm_trvm,
2075 .fieldoffset = offsetof(CPUARMState, cp15.mair_el[1]),
2076 .resetvalue = 0 },
2077 { .name = "MAIR_EL3", .state = ARM_CP_STATE_AA64,
2078 .opc0 = 3, .opc1 = 6, .crn = 10, .crm = 2, .opc2 = 0,
2079 .access = PL3_RW, .fieldoffset = offsetof(CPUARMState, cp15.mair_el[3]),
2080 .resetvalue = 0 },
2081 /* For non-long-descriptor page tables these are PRRR and NMRR;
2082 * regardless they still act as reads-as-written for QEMU.
2084 /* MAIR0/1 are defined separately from their 64-bit counterpart which
2085 * allows them to assign the correct fieldoffset based on the endianness
2086 * handled in the field definitions.
2088 { .name = "MAIR0", .state = ARM_CP_STATE_AA32,
2089 .cp = 15, .opc1 = 0, .crn = 10, .crm = 2, .opc2 = 0,
2090 .access = PL1_RW, .accessfn = access_tvm_trvm,
2091 .bank_fieldoffsets = { offsetof(CPUARMState, cp15.mair0_s),
2092 offsetof(CPUARMState, cp15.mair0_ns) },
2093 .resetfn = arm_cp_reset_ignore },
2094 { .name = "MAIR1", .state = ARM_CP_STATE_AA32,
2095 .cp = 15, .opc1 = 0, .crn = 10, .crm = 2, .opc2 = 1,
2096 .access = PL1_RW, .accessfn = access_tvm_trvm,
2097 .bank_fieldoffsets = { offsetof(CPUARMState, cp15.mair1_s),
2098 offsetof(CPUARMState, cp15.mair1_ns) },
2099 .resetfn = arm_cp_reset_ignore },
2100 { .name = "ISR_EL1", .state = ARM_CP_STATE_BOTH,
2101 .opc0 = 3, .opc1 = 0, .crn = 12, .crm = 1, .opc2 = 0,
2102 .type = ARM_CP_NO_RAW, .access = PL1_R, .readfn = isr_read },
2103 /* 32 bit ITLB invalidates */
2104 { .name = "ITLBIALL", .cp = 15, .opc1 = 0, .crn = 8, .crm = 5, .opc2 = 0,
2105 .type = ARM_CP_NO_RAW, .access = PL1_W, .accessfn = access_ttlb,
2106 .writefn = tlbiall_write },
2107 { .name = "ITLBIMVA", .cp = 15, .opc1 = 0, .crn = 8, .crm = 5, .opc2 = 1,
2108 .type = ARM_CP_NO_RAW, .access = PL1_W, .accessfn = access_ttlb,
2109 .writefn = tlbimva_write },
2110 { .name = "ITLBIASID", .cp = 15, .opc1 = 0, .crn = 8, .crm = 5, .opc2 = 2,
2111 .type = ARM_CP_NO_RAW, .access = PL1_W, .accessfn = access_ttlb,
2112 .writefn = tlbiasid_write },
2113 /* 32 bit DTLB invalidates */
2114 { .name = "DTLBIALL", .cp = 15, .opc1 = 0, .crn = 8, .crm = 6, .opc2 = 0,
2115 .type = ARM_CP_NO_RAW, .access = PL1_W, .accessfn = access_ttlb,
2116 .writefn = tlbiall_write },
2117 { .name = "DTLBIMVA", .cp = 15, .opc1 = 0, .crn = 8, .crm = 6, .opc2 = 1,
2118 .type = ARM_CP_NO_RAW, .access = PL1_W, .accessfn = access_ttlb,
2119 .writefn = tlbimva_write },
2120 { .name = "DTLBIASID", .cp = 15, .opc1 = 0, .crn = 8, .crm = 6, .opc2 = 2,
2121 .type = ARM_CP_NO_RAW, .access = PL1_W, .accessfn = access_ttlb,
2122 .writefn = tlbiasid_write },
2123 /* 32 bit TLB invalidates */
2124 { .name = "TLBIALL", .cp = 15, .opc1 = 0, .crn = 8, .crm = 7, .opc2 = 0,
2125 .type = ARM_CP_NO_RAW, .access = PL1_W, .accessfn = access_ttlb,
2126 .writefn = tlbiall_write },
2127 { .name = "TLBIMVA", .cp = 15, .opc1 = 0, .crn = 8, .crm = 7, .opc2 = 1,
2128 .type = ARM_CP_NO_RAW, .access = PL1_W, .accessfn = access_ttlb,
2129 .writefn = tlbimva_write },
2130 { .name = "TLBIASID", .cp = 15, .opc1 = 0, .crn = 8, .crm = 7, .opc2 = 2,
2131 .type = ARM_CP_NO_RAW, .access = PL1_W, .accessfn = access_ttlb,
2132 .writefn = tlbiasid_write },
2133 { .name = "TLBIMVAA", .cp = 15, .opc1 = 0, .crn = 8, .crm = 7, .opc2 = 3,
2134 .type = ARM_CP_NO_RAW, .access = PL1_W, .accessfn = access_ttlb,
2135 .writefn = tlbimvaa_write },
2136 REGINFO_SENTINEL
2139 static const ARMCPRegInfo v7mp_cp_reginfo[] = {
2140 /* 32 bit TLB invalidates, Inner Shareable */
2141 { .name = "TLBIALLIS", .cp = 15, .opc1 = 0, .crn = 8, .crm = 3, .opc2 = 0,
2142 .type = ARM_CP_NO_RAW, .access = PL1_W, .accessfn = access_ttlb,
2143 .writefn = tlbiall_is_write },
2144 { .name = "TLBIMVAIS", .cp = 15, .opc1 = 0, .crn = 8, .crm = 3, .opc2 = 1,
2145 .type = ARM_CP_NO_RAW, .access = PL1_W, .accessfn = access_ttlb,
2146 .writefn = tlbimva_is_write },
2147 { .name = "TLBIASIDIS", .cp = 15, .opc1 = 0, .crn = 8, .crm = 3, .opc2 = 2,
2148 .type = ARM_CP_NO_RAW, .access = PL1_W, .accessfn = access_ttlb,
2149 .writefn = tlbiasid_is_write },
2150 { .name = "TLBIMVAAIS", .cp = 15, .opc1 = 0, .crn = 8, .crm = 3, .opc2 = 3,
2151 .type = ARM_CP_NO_RAW, .access = PL1_W, .accessfn = access_ttlb,
2152 .writefn = tlbimvaa_is_write },
2153 REGINFO_SENTINEL
2156 static const ARMCPRegInfo pmovsset_cp_reginfo[] = {
2157 /* PMOVSSET is not implemented in v7 before v7ve */
2158 { .name = "PMOVSSET", .cp = 15, .opc1 = 0, .crn = 9, .crm = 14, .opc2 = 3,
2159 .access = PL0_RW, .accessfn = pmreg_access,
2160 .type = ARM_CP_ALIAS | ARM_CP_IO,
2161 .fieldoffset = offsetoflow32(CPUARMState, cp15.c9_pmovsr),
2162 .writefn = pmovsset_write,
2163 .raw_writefn = raw_write },
2164 { .name = "PMOVSSET_EL0", .state = ARM_CP_STATE_AA64,
2165 .opc0 = 3, .opc1 = 3, .crn = 9, .crm = 14, .opc2 = 3,
2166 .access = PL0_RW, .accessfn = pmreg_access,
2167 .type = ARM_CP_ALIAS | ARM_CP_IO,
2168 .fieldoffset = offsetof(CPUARMState, cp15.c9_pmovsr),
2169 .writefn = pmovsset_write,
2170 .raw_writefn = raw_write },
2171 REGINFO_SENTINEL
2174 static void teecr_write(CPUARMState *env, const ARMCPRegInfo *ri,
2175 uint64_t value)
2177 value &= 1;
2178 env->teecr = value;
2181 static CPAccessResult teecr_access(CPUARMState *env, const ARMCPRegInfo *ri,
2182 bool isread)
2185 * HSTR.TTEE only exists in v7A, not v8A, but v8A doesn't have T2EE
2186 * at all, so we don't need to check whether we're v8A.
2188 if (arm_current_el(env) < 2 && !arm_is_secure_below_el3(env) &&
2189 (env->cp15.hstr_el2 & HSTR_TTEE)) {
2190 return CP_ACCESS_TRAP_EL2;
2192 return CP_ACCESS_OK;
2195 static CPAccessResult teehbr_access(CPUARMState *env, const ARMCPRegInfo *ri,
2196 bool isread)
2198 if (arm_current_el(env) == 0 && (env->teecr & 1)) {
2199 return CP_ACCESS_TRAP;
2201 return teecr_access(env, ri, isread);
2204 static const ARMCPRegInfo t2ee_cp_reginfo[] = {
2205 { .name = "TEECR", .cp = 14, .crn = 0, .crm = 0, .opc1 = 6, .opc2 = 0,
2206 .access = PL1_RW, .fieldoffset = offsetof(CPUARMState, teecr),
2207 .resetvalue = 0,
2208 .writefn = teecr_write, .accessfn = teecr_access },
2209 { .name = "TEEHBR", .cp = 14, .crn = 1, .crm = 0, .opc1 = 6, .opc2 = 0,
2210 .access = PL0_RW, .fieldoffset = offsetof(CPUARMState, teehbr),
2211 .accessfn = teehbr_access, .resetvalue = 0 },
2212 REGINFO_SENTINEL
2215 static const ARMCPRegInfo v6k_cp_reginfo[] = {
2216 { .name = "TPIDR_EL0", .state = ARM_CP_STATE_AA64,
2217 .opc0 = 3, .opc1 = 3, .opc2 = 2, .crn = 13, .crm = 0,
2218 .access = PL0_RW,
2219 .fieldoffset = offsetof(CPUARMState, cp15.tpidr_el[0]), .resetvalue = 0 },
2220 { .name = "TPIDRURW", .cp = 15, .crn = 13, .crm = 0, .opc1 = 0, .opc2 = 2,
2221 .access = PL0_RW,
2222 .bank_fieldoffsets = { offsetoflow32(CPUARMState, cp15.tpidrurw_s),
2223 offsetoflow32(CPUARMState, cp15.tpidrurw_ns) },
2224 .resetfn = arm_cp_reset_ignore },
2225 { .name = "TPIDRRO_EL0", .state = ARM_CP_STATE_AA64,
2226 .opc0 = 3, .opc1 = 3, .opc2 = 3, .crn = 13, .crm = 0,
2227 .access = PL0_R|PL1_W,
2228 .fieldoffset = offsetof(CPUARMState, cp15.tpidrro_el[0]),
2229 .resetvalue = 0},
2230 { .name = "TPIDRURO", .cp = 15, .crn = 13, .crm = 0, .opc1 = 0, .opc2 = 3,
2231 .access = PL0_R|PL1_W,
2232 .bank_fieldoffsets = { offsetoflow32(CPUARMState, cp15.tpidruro_s),
2233 offsetoflow32(CPUARMState, cp15.tpidruro_ns) },
2234 .resetfn = arm_cp_reset_ignore },
2235 { .name = "TPIDR_EL1", .state = ARM_CP_STATE_AA64,
2236 .opc0 = 3, .opc1 = 0, .opc2 = 4, .crn = 13, .crm = 0,
2237 .access = PL1_RW,
2238 .fieldoffset = offsetof(CPUARMState, cp15.tpidr_el[1]), .resetvalue = 0 },
2239 { .name = "TPIDRPRW", .opc1 = 0, .cp = 15, .crn = 13, .crm = 0, .opc2 = 4,
2240 .access = PL1_RW,
2241 .bank_fieldoffsets = { offsetoflow32(CPUARMState, cp15.tpidrprw_s),
2242 offsetoflow32(CPUARMState, cp15.tpidrprw_ns) },
2243 .resetvalue = 0 },
2244 REGINFO_SENTINEL
2247 #ifndef CONFIG_USER_ONLY
2249 static CPAccessResult gt_cntfrq_access(CPUARMState *env, const ARMCPRegInfo *ri,
2250 bool isread)
2252 /* CNTFRQ: not visible from PL0 if both PL0PCTEN and PL0VCTEN are zero.
2253 * Writable only at the highest implemented exception level.
2255 int el = arm_current_el(env);
2256 uint64_t hcr;
2257 uint32_t cntkctl;
2259 switch (el) {
2260 case 0:
2261 hcr = arm_hcr_el2_eff(env);
2262 if ((hcr & (HCR_E2H | HCR_TGE)) == (HCR_E2H | HCR_TGE)) {
2263 cntkctl = env->cp15.cnthctl_el2;
2264 } else {
2265 cntkctl = env->cp15.c14_cntkctl;
2267 if (!extract32(cntkctl, 0, 2)) {
2268 return CP_ACCESS_TRAP;
2270 break;
2271 case 1:
2272 if (!isread && ri->state == ARM_CP_STATE_AA32 &&
2273 arm_is_secure_below_el3(env)) {
2274 /* Accesses from 32-bit Secure EL1 UNDEF (*not* trap to EL3!) */
2275 return CP_ACCESS_TRAP_UNCATEGORIZED;
2277 break;
2278 case 2:
2279 case 3:
2280 break;
2283 if (!isread && el < arm_highest_el(env)) {
2284 return CP_ACCESS_TRAP_UNCATEGORIZED;
2287 return CP_ACCESS_OK;
2290 static CPAccessResult gt_counter_access(CPUARMState *env, int timeridx,
2291 bool isread)
2293 unsigned int cur_el = arm_current_el(env);
2294 bool has_el2 = arm_is_el2_enabled(env);
2295 uint64_t hcr = arm_hcr_el2_eff(env);
2297 switch (cur_el) {
2298 case 0:
2299 /* If HCR_EL2.<E2H,TGE> == '11': check CNTHCTL_EL2.EL0[PV]CTEN. */
2300 if ((hcr & (HCR_E2H | HCR_TGE)) == (HCR_E2H | HCR_TGE)) {
2301 return (extract32(env->cp15.cnthctl_el2, timeridx, 1)
2302 ? CP_ACCESS_OK : CP_ACCESS_TRAP_EL2);
2305 /* CNT[PV]CT: not visible from PL0 if EL0[PV]CTEN is zero */
2306 if (!extract32(env->cp15.c14_cntkctl, timeridx, 1)) {
2307 return CP_ACCESS_TRAP;
2310 /* If HCR_EL2.<E2H,TGE> == '10': check CNTHCTL_EL2.EL1PCTEN. */
2311 if (hcr & HCR_E2H) {
2312 if (timeridx == GTIMER_PHYS &&
2313 !extract32(env->cp15.cnthctl_el2, 10, 1)) {
2314 return CP_ACCESS_TRAP_EL2;
2316 } else {
2317 /* If HCR_EL2.<E2H> == 0: check CNTHCTL_EL2.EL1PCEN. */
2318 if (has_el2 && timeridx == GTIMER_PHYS &&
2319 !extract32(env->cp15.cnthctl_el2, 1, 1)) {
2320 return CP_ACCESS_TRAP_EL2;
2323 break;
2325 case 1:
2326 /* Check CNTHCTL_EL2.EL1PCTEN, which changes location based on E2H. */
2327 if (has_el2 && timeridx == GTIMER_PHYS &&
2328 (hcr & HCR_E2H
2329 ? !extract32(env->cp15.cnthctl_el2, 10, 1)
2330 : !extract32(env->cp15.cnthctl_el2, 0, 1))) {
2331 return CP_ACCESS_TRAP_EL2;
2333 break;
2335 return CP_ACCESS_OK;
2338 static CPAccessResult gt_timer_access(CPUARMState *env, int timeridx,
2339 bool isread)
2341 unsigned int cur_el = arm_current_el(env);
2342 bool has_el2 = arm_is_el2_enabled(env);
2343 uint64_t hcr = arm_hcr_el2_eff(env);
2345 switch (cur_el) {
2346 case 0:
2347 if ((hcr & (HCR_E2H | HCR_TGE)) == (HCR_E2H | HCR_TGE)) {
2348 /* If HCR_EL2.<E2H,TGE> == '11': check CNTHCTL_EL2.EL0[PV]TEN. */
2349 return (extract32(env->cp15.cnthctl_el2, 9 - timeridx, 1)
2350 ? CP_ACCESS_OK : CP_ACCESS_TRAP_EL2);
2354 * CNT[PV]_CVAL, CNT[PV]_CTL, CNT[PV]_TVAL: not visible from
2355 * EL0 if EL0[PV]TEN is zero.
2357 if (!extract32(env->cp15.c14_cntkctl, 9 - timeridx, 1)) {
2358 return CP_ACCESS_TRAP;
2360 /* fall through */
2362 case 1:
2363 if (has_el2 && timeridx == GTIMER_PHYS) {
2364 if (hcr & HCR_E2H) {
2365 /* If HCR_EL2.<E2H,TGE> == '10': check CNTHCTL_EL2.EL1PTEN. */
2366 if (!extract32(env->cp15.cnthctl_el2, 11, 1)) {
2367 return CP_ACCESS_TRAP_EL2;
2369 } else {
2370 /* If HCR_EL2.<E2H> == 0: check CNTHCTL_EL2.EL1PCEN. */
2371 if (!extract32(env->cp15.cnthctl_el2, 1, 1)) {
2372 return CP_ACCESS_TRAP_EL2;
2376 break;
2378 return CP_ACCESS_OK;
2381 static CPAccessResult gt_pct_access(CPUARMState *env,
2382 const ARMCPRegInfo *ri,
2383 bool isread)
2385 return gt_counter_access(env, GTIMER_PHYS, isread);
2388 static CPAccessResult gt_vct_access(CPUARMState *env,
2389 const ARMCPRegInfo *ri,
2390 bool isread)
2392 return gt_counter_access(env, GTIMER_VIRT, isread);
2395 static CPAccessResult gt_ptimer_access(CPUARMState *env, const ARMCPRegInfo *ri,
2396 bool isread)
2398 return gt_timer_access(env, GTIMER_PHYS, isread);
2401 static CPAccessResult gt_vtimer_access(CPUARMState *env, const ARMCPRegInfo *ri,
2402 bool isread)
2404 return gt_timer_access(env, GTIMER_VIRT, isread);
2407 static CPAccessResult gt_stimer_access(CPUARMState *env,
2408 const ARMCPRegInfo *ri,
2409 bool isread)
2411 /* The AArch64 register view of the secure physical timer is
2412 * always accessible from EL3, and configurably accessible from
2413 * Secure EL1.
2415 switch (arm_current_el(env)) {
2416 case 1:
2417 if (!arm_is_secure(env)) {
2418 return CP_ACCESS_TRAP;
2420 if (!(env->cp15.scr_el3 & SCR_ST)) {
2421 return CP_ACCESS_TRAP_EL3;
2423 return CP_ACCESS_OK;
2424 case 0:
2425 case 2:
2426 return CP_ACCESS_TRAP;
2427 case 3:
2428 return CP_ACCESS_OK;
2429 default:
2430 g_assert_not_reached();
2434 static uint64_t gt_get_countervalue(CPUARMState *env)
2436 ARMCPU *cpu = env_archcpu(env);
2438 return qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) / gt_cntfrq_period_ns(cpu);
2441 static void gt_recalc_timer(ARMCPU *cpu, int timeridx)
2443 ARMGenericTimer *gt = &cpu->env.cp15.c14_timer[timeridx];
2445 if (gt->ctl & 1) {
2446 /* Timer enabled: calculate and set current ISTATUS, irq, and
2447 * reset timer to when ISTATUS next has to change
2449 uint64_t offset = timeridx == GTIMER_VIRT ?
2450 cpu->env.cp15.cntvoff_el2 : 0;
2451 uint64_t count = gt_get_countervalue(&cpu->env);
2452 /* Note that this must be unsigned 64 bit arithmetic: */
2453 int istatus = count - offset >= gt->cval;
2454 uint64_t nexttick;
2455 int irqstate;
2457 gt->ctl = deposit32(gt->ctl, 2, 1, istatus);
2459 irqstate = (istatus && !(gt->ctl & 2));
2460 qemu_set_irq(cpu->gt_timer_outputs[timeridx], irqstate);
2462 if (istatus) {
2463 /* Next transition is when count rolls back over to zero */
2464 nexttick = UINT64_MAX;
2465 } else {
2466 /* Next transition is when we hit cval */
2467 nexttick = gt->cval + offset;
2469 /* Note that the desired next expiry time might be beyond the
2470 * signed-64-bit range of a QEMUTimer -- in this case we just
2471 * set the timer for as far in the future as possible. When the
2472 * timer expires we will reset the timer for any remaining period.
2474 if (nexttick > INT64_MAX / gt_cntfrq_period_ns(cpu)) {
2475 timer_mod_ns(cpu->gt_timer[timeridx], INT64_MAX);
2476 } else {
2477 timer_mod(cpu->gt_timer[timeridx], nexttick);
2479 trace_arm_gt_recalc(timeridx, irqstate, nexttick);
2480 } else {
2481 /* Timer disabled: ISTATUS and timer output always clear */
2482 gt->ctl &= ~4;
2483 qemu_set_irq(cpu->gt_timer_outputs[timeridx], 0);
2484 timer_del(cpu->gt_timer[timeridx]);
2485 trace_arm_gt_recalc_disabled(timeridx);
2489 static void gt_timer_reset(CPUARMState *env, const ARMCPRegInfo *ri,
2490 int timeridx)
2492 ARMCPU *cpu = env_archcpu(env);
2494 timer_del(cpu->gt_timer[timeridx]);
2497 static uint64_t gt_cnt_read(CPUARMState *env, const ARMCPRegInfo *ri)
2499 return gt_get_countervalue(env);
2502 static uint64_t gt_virt_cnt_offset(CPUARMState *env)
2504 uint64_t hcr;
2506 switch (arm_current_el(env)) {
2507 case 2:
2508 hcr = arm_hcr_el2_eff(env);
2509 if (hcr & HCR_E2H) {
2510 return 0;
2512 break;
2513 case 0:
2514 hcr = arm_hcr_el2_eff(env);
2515 if ((hcr & (HCR_E2H | HCR_TGE)) == (HCR_E2H | HCR_TGE)) {
2516 return 0;
2518 break;
2521 return env->cp15.cntvoff_el2;
2524 static uint64_t gt_virt_cnt_read(CPUARMState *env, const ARMCPRegInfo *ri)
2526 return gt_get_countervalue(env) - gt_virt_cnt_offset(env);
2529 static void gt_cval_write(CPUARMState *env, const ARMCPRegInfo *ri,
2530 int timeridx,
2531 uint64_t value)
2533 trace_arm_gt_cval_write(timeridx, value);
2534 env->cp15.c14_timer[timeridx].cval = value;
2535 gt_recalc_timer(env_archcpu(env), timeridx);
2538 static uint64_t gt_tval_read(CPUARMState *env, const ARMCPRegInfo *ri,
2539 int timeridx)
2541 uint64_t offset = 0;
2543 switch (timeridx) {
2544 case GTIMER_VIRT:
2545 case GTIMER_HYPVIRT:
2546 offset = gt_virt_cnt_offset(env);
2547 break;
2550 return (uint32_t)(env->cp15.c14_timer[timeridx].cval -
2551 (gt_get_countervalue(env) - offset));
2554 static void gt_tval_write(CPUARMState *env, const ARMCPRegInfo *ri,
2555 int timeridx,
2556 uint64_t value)
2558 uint64_t offset = 0;
2560 switch (timeridx) {
2561 case GTIMER_VIRT:
2562 case GTIMER_HYPVIRT:
2563 offset = gt_virt_cnt_offset(env);
2564 break;
2567 trace_arm_gt_tval_write(timeridx, value);
2568 env->cp15.c14_timer[timeridx].cval = gt_get_countervalue(env) - offset +
2569 sextract64(value, 0, 32);
2570 gt_recalc_timer(env_archcpu(env), timeridx);
2573 static void gt_ctl_write(CPUARMState *env, const ARMCPRegInfo *ri,
2574 int timeridx,
2575 uint64_t value)
2577 ARMCPU *cpu = env_archcpu(env);
2578 uint32_t oldval = env->cp15.c14_timer[timeridx].ctl;
2580 trace_arm_gt_ctl_write(timeridx, value);
2581 env->cp15.c14_timer[timeridx].ctl = deposit64(oldval, 0, 2, value);
2582 if ((oldval ^ value) & 1) {
2583 /* Enable toggled */
2584 gt_recalc_timer(cpu, timeridx);
2585 } else if ((oldval ^ value) & 2) {
2586 /* IMASK toggled: don't need to recalculate,
2587 * just set the interrupt line based on ISTATUS
2589 int irqstate = (oldval & 4) && !(value & 2);
2591 trace_arm_gt_imask_toggle(timeridx, irqstate);
2592 qemu_set_irq(cpu->gt_timer_outputs[timeridx], irqstate);
2596 static void gt_phys_timer_reset(CPUARMState *env, const ARMCPRegInfo *ri)
2598 gt_timer_reset(env, ri, GTIMER_PHYS);
2601 static void gt_phys_cval_write(CPUARMState *env, const ARMCPRegInfo *ri,
2602 uint64_t value)
2604 gt_cval_write(env, ri, GTIMER_PHYS, value);
2607 static uint64_t gt_phys_tval_read(CPUARMState *env, const ARMCPRegInfo *ri)
2609 return gt_tval_read(env, ri, GTIMER_PHYS);
2612 static void gt_phys_tval_write(CPUARMState *env, const ARMCPRegInfo *ri,
2613 uint64_t value)
2615 gt_tval_write(env, ri, GTIMER_PHYS, value);
2618 static void gt_phys_ctl_write(CPUARMState *env, const ARMCPRegInfo *ri,
2619 uint64_t value)
2621 gt_ctl_write(env, ri, GTIMER_PHYS, value);
2624 static int gt_phys_redir_timeridx(CPUARMState *env)
2626 switch (arm_mmu_idx(env)) {
2627 case ARMMMUIdx_E20_0:
2628 case ARMMMUIdx_E20_2:
2629 case ARMMMUIdx_E20_2_PAN:
2630 case ARMMMUIdx_SE20_0:
2631 case ARMMMUIdx_SE20_2:
2632 case ARMMMUIdx_SE20_2_PAN:
2633 return GTIMER_HYP;
2634 default:
2635 return GTIMER_PHYS;
2639 static int gt_virt_redir_timeridx(CPUARMState *env)
2641 switch (arm_mmu_idx(env)) {
2642 case ARMMMUIdx_E20_0:
2643 case ARMMMUIdx_E20_2:
2644 case ARMMMUIdx_E20_2_PAN:
2645 case ARMMMUIdx_SE20_0:
2646 case ARMMMUIdx_SE20_2:
2647 case ARMMMUIdx_SE20_2_PAN:
2648 return GTIMER_HYPVIRT;
2649 default:
2650 return GTIMER_VIRT;
2654 static uint64_t gt_phys_redir_cval_read(CPUARMState *env,
2655 const ARMCPRegInfo *ri)
2657 int timeridx = gt_phys_redir_timeridx(env);
2658 return env->cp15.c14_timer[timeridx].cval;
2661 static void gt_phys_redir_cval_write(CPUARMState *env, const ARMCPRegInfo *ri,
2662 uint64_t value)
2664 int timeridx = gt_phys_redir_timeridx(env);
2665 gt_cval_write(env, ri, timeridx, value);
2668 static uint64_t gt_phys_redir_tval_read(CPUARMState *env,
2669 const ARMCPRegInfo *ri)
2671 int timeridx = gt_phys_redir_timeridx(env);
2672 return gt_tval_read(env, ri, timeridx);
2675 static void gt_phys_redir_tval_write(CPUARMState *env, const ARMCPRegInfo *ri,
2676 uint64_t value)
2678 int timeridx = gt_phys_redir_timeridx(env);
2679 gt_tval_write(env, ri, timeridx, value);
2682 static uint64_t gt_phys_redir_ctl_read(CPUARMState *env,
2683 const ARMCPRegInfo *ri)
2685 int timeridx = gt_phys_redir_timeridx(env);
2686 return env->cp15.c14_timer[timeridx].ctl;
2689 static void gt_phys_redir_ctl_write(CPUARMState *env, const ARMCPRegInfo *ri,
2690 uint64_t value)
2692 int timeridx = gt_phys_redir_timeridx(env);
2693 gt_ctl_write(env, ri, timeridx, value);
2696 static void gt_virt_timer_reset(CPUARMState *env, const ARMCPRegInfo *ri)
2698 gt_timer_reset(env, ri, GTIMER_VIRT);
2701 static void gt_virt_cval_write(CPUARMState *env, const ARMCPRegInfo *ri,
2702 uint64_t value)
2704 gt_cval_write(env, ri, GTIMER_VIRT, value);
2707 static uint64_t gt_virt_tval_read(CPUARMState *env, const ARMCPRegInfo *ri)
2709 return gt_tval_read(env, ri, GTIMER_VIRT);
2712 static void gt_virt_tval_write(CPUARMState *env, const ARMCPRegInfo *ri,
2713 uint64_t value)
2715 gt_tval_write(env, ri, GTIMER_VIRT, value);
2718 static void gt_virt_ctl_write(CPUARMState *env, const ARMCPRegInfo *ri,
2719 uint64_t value)
2721 gt_ctl_write(env, ri, GTIMER_VIRT, value);
2724 static void gt_cntvoff_write(CPUARMState *env, const ARMCPRegInfo *ri,
2725 uint64_t value)
2727 ARMCPU *cpu = env_archcpu(env);
2729 trace_arm_gt_cntvoff_write(value);
2730 raw_write(env, ri, value);
2731 gt_recalc_timer(cpu, GTIMER_VIRT);
2734 static uint64_t gt_virt_redir_cval_read(CPUARMState *env,
2735 const ARMCPRegInfo *ri)
2737 int timeridx = gt_virt_redir_timeridx(env);
2738 return env->cp15.c14_timer[timeridx].cval;
2741 static void gt_virt_redir_cval_write(CPUARMState *env, const ARMCPRegInfo *ri,
2742 uint64_t value)
2744 int timeridx = gt_virt_redir_timeridx(env);
2745 gt_cval_write(env, ri, timeridx, value);
2748 static uint64_t gt_virt_redir_tval_read(CPUARMState *env,
2749 const ARMCPRegInfo *ri)
2751 int timeridx = gt_virt_redir_timeridx(env);
2752 return gt_tval_read(env, ri, timeridx);
2755 static void gt_virt_redir_tval_write(CPUARMState *env, const ARMCPRegInfo *ri,
2756 uint64_t value)
2758 int timeridx = gt_virt_redir_timeridx(env);
2759 gt_tval_write(env, ri, timeridx, value);
2762 static uint64_t gt_virt_redir_ctl_read(CPUARMState *env,
2763 const ARMCPRegInfo *ri)
2765 int timeridx = gt_virt_redir_timeridx(env);
2766 return env->cp15.c14_timer[timeridx].ctl;
2769 static void gt_virt_redir_ctl_write(CPUARMState *env, const ARMCPRegInfo *ri,
2770 uint64_t value)
2772 int timeridx = gt_virt_redir_timeridx(env);
2773 gt_ctl_write(env, ri, timeridx, value);
2776 static void gt_hyp_timer_reset(CPUARMState *env, const ARMCPRegInfo *ri)
2778 gt_timer_reset(env, ri, GTIMER_HYP);
2781 static void gt_hyp_cval_write(CPUARMState *env, const ARMCPRegInfo *ri,
2782 uint64_t value)
2784 gt_cval_write(env, ri, GTIMER_HYP, value);
2787 static uint64_t gt_hyp_tval_read(CPUARMState *env, const ARMCPRegInfo *ri)
2789 return gt_tval_read(env, ri, GTIMER_HYP);
2792 static void gt_hyp_tval_write(CPUARMState *env, const ARMCPRegInfo *ri,
2793 uint64_t value)
2795 gt_tval_write(env, ri, GTIMER_HYP, value);
2798 static void gt_hyp_ctl_write(CPUARMState *env, const ARMCPRegInfo *ri,
2799 uint64_t value)
2801 gt_ctl_write(env, ri, GTIMER_HYP, value);
2804 static void gt_sec_timer_reset(CPUARMState *env, const ARMCPRegInfo *ri)
2806 gt_timer_reset(env, ri, GTIMER_SEC);
2809 static void gt_sec_cval_write(CPUARMState *env, const ARMCPRegInfo *ri,
2810 uint64_t value)
2812 gt_cval_write(env, ri, GTIMER_SEC, value);
2815 static uint64_t gt_sec_tval_read(CPUARMState *env, const ARMCPRegInfo *ri)
2817 return gt_tval_read(env, ri, GTIMER_SEC);
2820 static void gt_sec_tval_write(CPUARMState *env, const ARMCPRegInfo *ri,
2821 uint64_t value)
2823 gt_tval_write(env, ri, GTIMER_SEC, value);
2826 static void gt_sec_ctl_write(CPUARMState *env, const ARMCPRegInfo *ri,
2827 uint64_t value)
2829 gt_ctl_write(env, ri, GTIMER_SEC, value);
2832 static void gt_hv_timer_reset(CPUARMState *env, const ARMCPRegInfo *ri)
2834 gt_timer_reset(env, ri, GTIMER_HYPVIRT);
2837 static void gt_hv_cval_write(CPUARMState *env, const ARMCPRegInfo *ri,
2838 uint64_t value)
2840 gt_cval_write(env, ri, GTIMER_HYPVIRT, value);
2843 static uint64_t gt_hv_tval_read(CPUARMState *env, const ARMCPRegInfo *ri)
2845 return gt_tval_read(env, ri, GTIMER_HYPVIRT);
2848 static void gt_hv_tval_write(CPUARMState *env, const ARMCPRegInfo *ri,
2849 uint64_t value)
2851 gt_tval_write(env, ri, GTIMER_HYPVIRT, value);
2854 static void gt_hv_ctl_write(CPUARMState *env, const ARMCPRegInfo *ri,
2855 uint64_t value)
2857 gt_ctl_write(env, ri, GTIMER_HYPVIRT, value);
2860 void arm_gt_ptimer_cb(void *opaque)
2862 ARMCPU *cpu = opaque;
2864 gt_recalc_timer(cpu, GTIMER_PHYS);
2867 void arm_gt_vtimer_cb(void *opaque)
2869 ARMCPU *cpu = opaque;
2871 gt_recalc_timer(cpu, GTIMER_VIRT);
2874 void arm_gt_htimer_cb(void *opaque)
2876 ARMCPU *cpu = opaque;
2878 gt_recalc_timer(cpu, GTIMER_HYP);
2881 void arm_gt_stimer_cb(void *opaque)
2883 ARMCPU *cpu = opaque;
2885 gt_recalc_timer(cpu, GTIMER_SEC);
2888 void arm_gt_hvtimer_cb(void *opaque)
2890 ARMCPU *cpu = opaque;
2892 gt_recalc_timer(cpu, GTIMER_HYPVIRT);
2895 static void arm_gt_cntfrq_reset(CPUARMState *env, const ARMCPRegInfo *opaque)
2897 ARMCPU *cpu = env_archcpu(env);
2899 cpu->env.cp15.c14_cntfrq = cpu->gt_cntfrq_hz;
2902 static const ARMCPRegInfo generic_timer_cp_reginfo[] = {
2903 /* Note that CNTFRQ is purely reads-as-written for the benefit
2904 * of software; writing it doesn't actually change the timer frequency.
2905 * Our reset value matches the fixed frequency we implement the timer at.
2907 { .name = "CNTFRQ", .cp = 15, .crn = 14, .crm = 0, .opc1 = 0, .opc2 = 0,
2908 .type = ARM_CP_ALIAS,
2909 .access = PL1_RW | PL0_R, .accessfn = gt_cntfrq_access,
2910 .fieldoffset = offsetoflow32(CPUARMState, cp15.c14_cntfrq),
2912 { .name = "CNTFRQ_EL0", .state = ARM_CP_STATE_AA64,
2913 .opc0 = 3, .opc1 = 3, .crn = 14, .crm = 0, .opc2 = 0,
2914 .access = PL1_RW | PL0_R, .accessfn = gt_cntfrq_access,
2915 .fieldoffset = offsetof(CPUARMState, cp15.c14_cntfrq),
2916 .resetfn = arm_gt_cntfrq_reset,
2918 /* overall control: mostly access permissions */
2919 { .name = "CNTKCTL", .state = ARM_CP_STATE_BOTH,
2920 .opc0 = 3, .opc1 = 0, .crn = 14, .crm = 1, .opc2 = 0,
2921 .access = PL1_RW,
2922 .fieldoffset = offsetof(CPUARMState, cp15.c14_cntkctl),
2923 .resetvalue = 0,
2925 /* per-timer control */
2926 { .name = "CNTP_CTL", .cp = 15, .crn = 14, .crm = 2, .opc1 = 0, .opc2 = 1,
2927 .secure = ARM_CP_SECSTATE_NS,
2928 .type = ARM_CP_IO | ARM_CP_ALIAS, .access = PL0_RW,
2929 .accessfn = gt_ptimer_access,
2930 .fieldoffset = offsetoflow32(CPUARMState,
2931 cp15.c14_timer[GTIMER_PHYS].ctl),
2932 .readfn = gt_phys_redir_ctl_read, .raw_readfn = raw_read,
2933 .writefn = gt_phys_redir_ctl_write, .raw_writefn = raw_write,
2935 { .name = "CNTP_CTL_S",
2936 .cp = 15, .crn = 14, .crm = 2, .opc1 = 0, .opc2 = 1,
2937 .secure = ARM_CP_SECSTATE_S,
2938 .type = ARM_CP_IO | ARM_CP_ALIAS, .access = PL0_RW,
2939 .accessfn = gt_ptimer_access,
2940 .fieldoffset = offsetoflow32(CPUARMState,
2941 cp15.c14_timer[GTIMER_SEC].ctl),
2942 .writefn = gt_sec_ctl_write, .raw_writefn = raw_write,
2944 { .name = "CNTP_CTL_EL0", .state = ARM_CP_STATE_AA64,
2945 .opc0 = 3, .opc1 = 3, .crn = 14, .crm = 2, .opc2 = 1,
2946 .type = ARM_CP_IO, .access = PL0_RW,
2947 .accessfn = gt_ptimer_access,
2948 .fieldoffset = offsetof(CPUARMState, cp15.c14_timer[GTIMER_PHYS].ctl),
2949 .resetvalue = 0,
2950 .readfn = gt_phys_redir_ctl_read, .raw_readfn = raw_read,
2951 .writefn = gt_phys_redir_ctl_write, .raw_writefn = raw_write,
2953 { .name = "CNTV_CTL", .cp = 15, .crn = 14, .crm = 3, .opc1 = 0, .opc2 = 1,
2954 .type = ARM_CP_IO | ARM_CP_ALIAS, .access = PL0_RW,
2955 .accessfn = gt_vtimer_access,
2956 .fieldoffset = offsetoflow32(CPUARMState,
2957 cp15.c14_timer[GTIMER_VIRT].ctl),
2958 .readfn = gt_virt_redir_ctl_read, .raw_readfn = raw_read,
2959 .writefn = gt_virt_redir_ctl_write, .raw_writefn = raw_write,
2961 { .name = "CNTV_CTL_EL0", .state = ARM_CP_STATE_AA64,
2962 .opc0 = 3, .opc1 = 3, .crn = 14, .crm = 3, .opc2 = 1,
2963 .type = ARM_CP_IO, .access = PL0_RW,
2964 .accessfn = gt_vtimer_access,
2965 .fieldoffset = offsetof(CPUARMState, cp15.c14_timer[GTIMER_VIRT].ctl),
2966 .resetvalue = 0,
2967 .readfn = gt_virt_redir_ctl_read, .raw_readfn = raw_read,
2968 .writefn = gt_virt_redir_ctl_write, .raw_writefn = raw_write,
2970 /* TimerValue views: a 32 bit downcounting view of the underlying state */
2971 { .name = "CNTP_TVAL", .cp = 15, .crn = 14, .crm = 2, .opc1 = 0, .opc2 = 0,
2972 .secure = ARM_CP_SECSTATE_NS,
2973 .type = ARM_CP_NO_RAW | ARM_CP_IO, .access = PL0_RW,
2974 .accessfn = gt_ptimer_access,
2975 .readfn = gt_phys_redir_tval_read, .writefn = gt_phys_redir_tval_write,
2977 { .name = "CNTP_TVAL_S",
2978 .cp = 15, .crn = 14, .crm = 2, .opc1 = 0, .opc2 = 0,
2979 .secure = ARM_CP_SECSTATE_S,
2980 .type = ARM_CP_NO_RAW | ARM_CP_IO, .access = PL0_RW,
2981 .accessfn = gt_ptimer_access,
2982 .readfn = gt_sec_tval_read, .writefn = gt_sec_tval_write,
2984 { .name = "CNTP_TVAL_EL0", .state = ARM_CP_STATE_AA64,
2985 .opc0 = 3, .opc1 = 3, .crn = 14, .crm = 2, .opc2 = 0,
2986 .type = ARM_CP_NO_RAW | ARM_CP_IO, .access = PL0_RW,
2987 .accessfn = gt_ptimer_access, .resetfn = gt_phys_timer_reset,
2988 .readfn = gt_phys_redir_tval_read, .writefn = gt_phys_redir_tval_write,
2990 { .name = "CNTV_TVAL", .cp = 15, .crn = 14, .crm = 3, .opc1 = 0, .opc2 = 0,
2991 .type = ARM_CP_NO_RAW | ARM_CP_IO, .access = PL0_RW,
2992 .accessfn = gt_vtimer_access,
2993 .readfn = gt_virt_redir_tval_read, .writefn = gt_virt_redir_tval_write,
2995 { .name = "CNTV_TVAL_EL0", .state = ARM_CP_STATE_AA64,
2996 .opc0 = 3, .opc1 = 3, .crn = 14, .crm = 3, .opc2 = 0,
2997 .type = ARM_CP_NO_RAW | ARM_CP_IO, .access = PL0_RW,
2998 .accessfn = gt_vtimer_access, .resetfn = gt_virt_timer_reset,
2999 .readfn = gt_virt_redir_tval_read, .writefn = gt_virt_redir_tval_write,
3001 /* The counter itself */
3002 { .name = "CNTPCT", .cp = 15, .crm = 14, .opc1 = 0,
3003 .access = PL0_R, .type = ARM_CP_64BIT | ARM_CP_NO_RAW | ARM_CP_IO,
3004 .accessfn = gt_pct_access,
3005 .readfn = gt_cnt_read, .resetfn = arm_cp_reset_ignore,
3007 { .name = "CNTPCT_EL0", .state = ARM_CP_STATE_AA64,
3008 .opc0 = 3, .opc1 = 3, .crn = 14, .crm = 0, .opc2 = 1,
3009 .access = PL0_R, .type = ARM_CP_NO_RAW | ARM_CP_IO,
3010 .accessfn = gt_pct_access, .readfn = gt_cnt_read,
3012 { .name = "CNTVCT", .cp = 15, .crm = 14, .opc1 = 1,
3013 .access = PL0_R, .type = ARM_CP_64BIT | ARM_CP_NO_RAW | ARM_CP_IO,
3014 .accessfn = gt_vct_access,
3015 .readfn = gt_virt_cnt_read, .resetfn = arm_cp_reset_ignore,
3017 { .name = "CNTVCT_EL0", .state = ARM_CP_STATE_AA64,
3018 .opc0 = 3, .opc1 = 3, .crn = 14, .crm = 0, .opc2 = 2,
3019 .access = PL0_R, .type = ARM_CP_NO_RAW | ARM_CP_IO,
3020 .accessfn = gt_vct_access, .readfn = gt_virt_cnt_read,
3022 /* Comparison value, indicating when the timer goes off */
3023 { .name = "CNTP_CVAL", .cp = 15, .crm = 14, .opc1 = 2,
3024 .secure = ARM_CP_SECSTATE_NS,
3025 .access = PL0_RW,
3026 .type = ARM_CP_64BIT | ARM_CP_IO | ARM_CP_ALIAS,
3027 .fieldoffset = offsetof(CPUARMState, cp15.c14_timer[GTIMER_PHYS].cval),
3028 .accessfn = gt_ptimer_access,
3029 .readfn = gt_phys_redir_cval_read, .raw_readfn = raw_read,
3030 .writefn = gt_phys_redir_cval_write, .raw_writefn = raw_write,
3032 { .name = "CNTP_CVAL_S", .cp = 15, .crm = 14, .opc1 = 2,
3033 .secure = ARM_CP_SECSTATE_S,
3034 .access = PL0_RW,
3035 .type = ARM_CP_64BIT | ARM_CP_IO | ARM_CP_ALIAS,
3036 .fieldoffset = offsetof(CPUARMState, cp15.c14_timer[GTIMER_SEC].cval),
3037 .accessfn = gt_ptimer_access,
3038 .writefn = gt_sec_cval_write, .raw_writefn = raw_write,
3040 { .name = "CNTP_CVAL_EL0", .state = ARM_CP_STATE_AA64,
3041 .opc0 = 3, .opc1 = 3, .crn = 14, .crm = 2, .opc2 = 2,
3042 .access = PL0_RW,
3043 .type = ARM_CP_IO,
3044 .fieldoffset = offsetof(CPUARMState, cp15.c14_timer[GTIMER_PHYS].cval),
3045 .resetvalue = 0, .accessfn = gt_ptimer_access,
3046 .readfn = gt_phys_redir_cval_read, .raw_readfn = raw_read,
3047 .writefn = gt_phys_redir_cval_write, .raw_writefn = raw_write,
3049 { .name = "CNTV_CVAL", .cp = 15, .crm = 14, .opc1 = 3,
3050 .access = PL0_RW,
3051 .type = ARM_CP_64BIT | ARM_CP_IO | ARM_CP_ALIAS,
3052 .fieldoffset = offsetof(CPUARMState, cp15.c14_timer[GTIMER_VIRT].cval),
3053 .accessfn = gt_vtimer_access,
3054 .readfn = gt_virt_redir_cval_read, .raw_readfn = raw_read,
3055 .writefn = gt_virt_redir_cval_write, .raw_writefn = raw_write,
3057 { .name = "CNTV_CVAL_EL0", .state = ARM_CP_STATE_AA64,
3058 .opc0 = 3, .opc1 = 3, .crn = 14, .crm = 3, .opc2 = 2,
3059 .access = PL0_RW,
3060 .type = ARM_CP_IO,
3061 .fieldoffset = offsetof(CPUARMState, cp15.c14_timer[GTIMER_VIRT].cval),
3062 .resetvalue = 0, .accessfn = gt_vtimer_access,
3063 .readfn = gt_virt_redir_cval_read, .raw_readfn = raw_read,
3064 .writefn = gt_virt_redir_cval_write, .raw_writefn = raw_write,
3066 /* Secure timer -- this is actually restricted to only EL3
3067 * and configurably Secure-EL1 via the accessfn.
3069 { .name = "CNTPS_TVAL_EL1", .state = ARM_CP_STATE_AA64,
3070 .opc0 = 3, .opc1 = 7, .crn = 14, .crm = 2, .opc2 = 0,
3071 .type = ARM_CP_NO_RAW | ARM_CP_IO, .access = PL1_RW,
3072 .accessfn = gt_stimer_access,
3073 .readfn = gt_sec_tval_read,
3074 .writefn = gt_sec_tval_write,
3075 .resetfn = gt_sec_timer_reset,
3077 { .name = "CNTPS_CTL_EL1", .state = ARM_CP_STATE_AA64,
3078 .opc0 = 3, .opc1 = 7, .crn = 14, .crm = 2, .opc2 = 1,
3079 .type = ARM_CP_IO, .access = PL1_RW,
3080 .accessfn = gt_stimer_access,
3081 .fieldoffset = offsetof(CPUARMState, cp15.c14_timer[GTIMER_SEC].ctl),
3082 .resetvalue = 0,
3083 .writefn = gt_sec_ctl_write, .raw_writefn = raw_write,
3085 { .name = "CNTPS_CVAL_EL1", .state = ARM_CP_STATE_AA64,
3086 .opc0 = 3, .opc1 = 7, .crn = 14, .crm = 2, .opc2 = 2,
3087 .type = ARM_CP_IO, .access = PL1_RW,
3088 .accessfn = gt_stimer_access,
3089 .fieldoffset = offsetof(CPUARMState, cp15.c14_timer[GTIMER_SEC].cval),
3090 .writefn = gt_sec_cval_write, .raw_writefn = raw_write,
3092 REGINFO_SENTINEL
3095 static CPAccessResult e2h_access(CPUARMState *env, const ARMCPRegInfo *ri,
3096 bool isread)
3098 if (!(arm_hcr_el2_eff(env) & HCR_E2H)) {
3099 return CP_ACCESS_TRAP;
3101 return CP_ACCESS_OK;
3104 #else
3106 /* In user-mode most of the generic timer registers are inaccessible
3107 * however modern kernels (4.12+) allow access to cntvct_el0
3110 static uint64_t gt_virt_cnt_read(CPUARMState *env, const ARMCPRegInfo *ri)
3112 ARMCPU *cpu = env_archcpu(env);
3114 /* Currently we have no support for QEMUTimer in linux-user so we
3115 * can't call gt_get_countervalue(env), instead we directly
3116 * call the lower level functions.
3118 return cpu_get_clock() / gt_cntfrq_period_ns(cpu);
3121 static const ARMCPRegInfo generic_timer_cp_reginfo[] = {
3122 { .name = "CNTFRQ_EL0", .state = ARM_CP_STATE_AA64,
3123 .opc0 = 3, .opc1 = 3, .crn = 14, .crm = 0, .opc2 = 0,
3124 .type = ARM_CP_CONST, .access = PL0_R /* no PL1_RW in linux-user */,
3125 .fieldoffset = offsetof(CPUARMState, cp15.c14_cntfrq),
3126 .resetvalue = NANOSECONDS_PER_SECOND / GTIMER_SCALE,
3128 { .name = "CNTVCT_EL0", .state = ARM_CP_STATE_AA64,
3129 .opc0 = 3, .opc1 = 3, .crn = 14, .crm = 0, .opc2 = 2,
3130 .access = PL0_R, .type = ARM_CP_NO_RAW | ARM_CP_IO,
3131 .readfn = gt_virt_cnt_read,
3133 REGINFO_SENTINEL
3136 #endif
3138 static void par_write(CPUARMState *env, const ARMCPRegInfo *ri, uint64_t value)
3140 if (arm_feature(env, ARM_FEATURE_LPAE)) {
3141 raw_write(env, ri, value);
3142 } else if (arm_feature(env, ARM_FEATURE_V7)) {
3143 raw_write(env, ri, value & 0xfffff6ff);
3144 } else {
3145 raw_write(env, ri, value & 0xfffff1ff);
3149 #ifndef CONFIG_USER_ONLY
3150 /* get_phys_addr() isn't present for user-mode-only targets */
3152 static CPAccessResult ats_access(CPUARMState *env, const ARMCPRegInfo *ri,
3153 bool isread)
3155 if (ri->opc2 & 4) {
3156 /* The ATS12NSO* operations must trap to EL3 or EL2 if executed in
3157 * Secure EL1 (which can only happen if EL3 is AArch64).
3158 * They are simply UNDEF if executed from NS EL1.
3159 * They function normally from EL2 or EL3.
3161 if (arm_current_el(env) == 1) {
3162 if (arm_is_secure_below_el3(env)) {
3163 if (env->cp15.scr_el3 & SCR_EEL2) {
3164 return CP_ACCESS_TRAP_UNCATEGORIZED_EL2;
3166 return CP_ACCESS_TRAP_UNCATEGORIZED_EL3;
3168 return CP_ACCESS_TRAP_UNCATEGORIZED;
3171 return CP_ACCESS_OK;
3174 #ifdef CONFIG_TCG
3175 static uint64_t do_ats_write(CPUARMState *env, uint64_t value,
3176 MMUAccessType access_type, ARMMMUIdx mmu_idx)
3178 hwaddr phys_addr;
3179 target_ulong page_size;
3180 int prot;
3181 bool ret;
3182 uint64_t par64;
3183 bool format64 = false;
3184 MemTxAttrs attrs = {};
3185 ARMMMUFaultInfo fi = {};
3186 ARMCacheAttrs cacheattrs = {};
3188 ret = get_phys_addr(env, value, access_type, mmu_idx, &phys_addr, &attrs,
3189 &prot, &page_size, &fi, &cacheattrs);
3191 if (ret) {
3193 * Some kinds of translation fault must cause exceptions rather
3194 * than being reported in the PAR.
3196 int current_el = arm_current_el(env);
3197 int target_el;
3198 uint32_t syn, fsr, fsc;
3199 bool take_exc = false;
3201 if (fi.s1ptw && current_el == 1
3202 && arm_mmu_idx_is_stage1_of_2(mmu_idx)) {
3204 * Synchronous stage 2 fault on an access made as part of the
3205 * translation table walk for AT S1E0* or AT S1E1* insn
3206 * executed from NS EL1. If this is a synchronous external abort
3207 * and SCR_EL3.EA == 1, then we take a synchronous external abort
3208 * to EL3. Otherwise the fault is taken as an exception to EL2,
3209 * and HPFAR_EL2 holds the faulting IPA.
3211 if (fi.type == ARMFault_SyncExternalOnWalk &&
3212 (env->cp15.scr_el3 & SCR_EA)) {
3213 target_el = 3;
3214 } else {
3215 env->cp15.hpfar_el2 = extract64(fi.s2addr, 12, 47) << 4;
3216 if (arm_is_secure_below_el3(env) && fi.s1ns) {
3217 env->cp15.hpfar_el2 |= HPFAR_NS;
3219 target_el = 2;
3221 take_exc = true;
3222 } else if (fi.type == ARMFault_SyncExternalOnWalk) {
3224 * Synchronous external aborts during a translation table walk
3225 * are taken as Data Abort exceptions.
3227 if (fi.stage2) {
3228 if (current_el == 3) {
3229 target_el = 3;
3230 } else {
3231 target_el = 2;
3233 } else {
3234 target_el = exception_target_el(env);
3236 take_exc = true;
3239 if (take_exc) {
3240 /* Construct FSR and FSC using same logic as arm_deliver_fault() */
3241 if (target_el == 2 || arm_el_is_aa64(env, target_el) ||
3242 arm_s1_regime_using_lpae_format(env, mmu_idx)) {
3243 fsr = arm_fi_to_lfsc(&fi);
3244 fsc = extract32(fsr, 0, 6);
3245 } else {
3246 fsr = arm_fi_to_sfsc(&fi);
3247 fsc = 0x3f;
3250 * Report exception with ESR indicating a fault due to a
3251 * translation table walk for a cache maintenance instruction.
3253 syn = syn_data_abort_no_iss(current_el == target_el, 0,
3254 fi.ea, 1, fi.s1ptw, 1, fsc);
3255 env->exception.vaddress = value;
3256 env->exception.fsr = fsr;
3257 raise_exception(env, EXCP_DATA_ABORT, syn, target_el);
3261 if (is_a64(env)) {
3262 format64 = true;
3263 } else if (arm_feature(env, ARM_FEATURE_LPAE)) {
3265 * ATS1Cxx:
3266 * * TTBCR.EAE determines whether the result is returned using the
3267 * 32-bit or the 64-bit PAR format
3268 * * Instructions executed in Hyp mode always use the 64bit format
3270 * ATS1S2NSOxx uses the 64bit format if any of the following is true:
3271 * * The Non-secure TTBCR.EAE bit is set to 1
3272 * * The implementation includes EL2, and the value of HCR.VM is 1
3274 * (Note that HCR.DC makes HCR.VM behave as if it is 1.)
3276 * ATS1Hx always uses the 64bit format.
3278 format64 = arm_s1_regime_using_lpae_format(env, mmu_idx);
3280 if (arm_feature(env, ARM_FEATURE_EL2)) {
3281 if (mmu_idx == ARMMMUIdx_E10_0 ||
3282 mmu_idx == ARMMMUIdx_E10_1 ||
3283 mmu_idx == ARMMMUIdx_E10_1_PAN) {
3284 format64 |= env->cp15.hcr_el2 & (HCR_VM | HCR_DC);
3285 } else {
3286 format64 |= arm_current_el(env) == 2;
3291 if (format64) {
3292 /* Create a 64-bit PAR */
3293 par64 = (1 << 11); /* LPAE bit always set */
3294 if (!ret) {
3295 par64 |= phys_addr & ~0xfffULL;
3296 if (!attrs.secure) {
3297 par64 |= (1 << 9); /* NS */
3299 par64 |= (uint64_t)cacheattrs.attrs << 56; /* ATTR */
3300 par64 |= cacheattrs.shareability << 7; /* SH */
3301 } else {
3302 uint32_t fsr = arm_fi_to_lfsc(&fi);
3304 par64 |= 1; /* F */
3305 par64 |= (fsr & 0x3f) << 1; /* FS */
3306 if (fi.stage2) {
3307 par64 |= (1 << 9); /* S */
3309 if (fi.s1ptw) {
3310 par64 |= (1 << 8); /* PTW */
3313 } else {
3314 /* fsr is a DFSR/IFSR value for the short descriptor
3315 * translation table format (with WnR always clear).
3316 * Convert it to a 32-bit PAR.
3318 if (!ret) {
3319 /* We do not set any attribute bits in the PAR */
3320 if (page_size == (1 << 24)
3321 && arm_feature(env, ARM_FEATURE_V7)) {
3322 par64 = (phys_addr & 0xff000000) | (1 << 1);
3323 } else {
3324 par64 = phys_addr & 0xfffff000;
3326 if (!attrs.secure) {
3327 par64 |= (1 << 9); /* NS */
3329 } else {
3330 uint32_t fsr = arm_fi_to_sfsc(&fi);
3332 par64 = ((fsr & (1 << 10)) >> 5) | ((fsr & (1 << 12)) >> 6) |
3333 ((fsr & 0xf) << 1) | 1;
3336 return par64;
3338 #endif /* CONFIG_TCG */
3340 static void ats_write(CPUARMState *env, const ARMCPRegInfo *ri, uint64_t value)
3342 #ifdef CONFIG_TCG
3343 MMUAccessType access_type = ri->opc2 & 1 ? MMU_DATA_STORE : MMU_DATA_LOAD;
3344 uint64_t par64;
3345 ARMMMUIdx mmu_idx;
3346 int el = arm_current_el(env);
3347 bool secure = arm_is_secure_below_el3(env);
3349 switch (ri->opc2 & 6) {
3350 case 0:
3351 /* stage 1 current state PL1: ATS1CPR, ATS1CPW, ATS1CPRP, ATS1CPWP */
3352 switch (el) {
3353 case 3:
3354 mmu_idx = ARMMMUIdx_SE3;
3355 break;
3356 case 2:
3357 g_assert(!secure); /* ARMv8.4-SecEL2 is 64-bit only */
3358 /* fall through */
3359 case 1:
3360 if (ri->crm == 9 && (env->uncached_cpsr & CPSR_PAN)) {
3361 mmu_idx = (secure ? ARMMMUIdx_Stage1_SE1_PAN
3362 : ARMMMUIdx_Stage1_E1_PAN);
3363 } else {
3364 mmu_idx = secure ? ARMMMUIdx_Stage1_SE1 : ARMMMUIdx_Stage1_E1;
3366 break;
3367 default:
3368 g_assert_not_reached();
3370 break;
3371 case 2:
3372 /* stage 1 current state PL0: ATS1CUR, ATS1CUW */
3373 switch (el) {
3374 case 3:
3375 mmu_idx = ARMMMUIdx_SE10_0;
3376 break;
3377 case 2:
3378 g_assert(!secure); /* ARMv8.4-SecEL2 is 64-bit only */
3379 mmu_idx = ARMMMUIdx_Stage1_E0;
3380 break;
3381 case 1:
3382 mmu_idx = secure ? ARMMMUIdx_Stage1_SE0 : ARMMMUIdx_Stage1_E0;
3383 break;
3384 default:
3385 g_assert_not_reached();
3387 break;
3388 case 4:
3389 /* stage 1+2 NonSecure PL1: ATS12NSOPR, ATS12NSOPW */
3390 mmu_idx = ARMMMUIdx_E10_1;
3391 break;
3392 case 6:
3393 /* stage 1+2 NonSecure PL0: ATS12NSOUR, ATS12NSOUW */
3394 mmu_idx = ARMMMUIdx_E10_0;
3395 break;
3396 default:
3397 g_assert_not_reached();
3400 par64 = do_ats_write(env, value, access_type, mmu_idx);
3402 A32_BANKED_CURRENT_REG_SET(env, par, par64);
3403 #else
3404 /* Handled by hardware accelerator. */
3405 g_assert_not_reached();
3406 #endif /* CONFIG_TCG */
3409 static void ats1h_write(CPUARMState *env, const ARMCPRegInfo *ri,
3410 uint64_t value)
3412 #ifdef CONFIG_TCG
3413 MMUAccessType access_type = ri->opc2 & 1 ? MMU_DATA_STORE : MMU_DATA_LOAD;
3414 uint64_t par64;
3416 par64 = do_ats_write(env, value, access_type, ARMMMUIdx_E2);
3418 A32_BANKED_CURRENT_REG_SET(env, par, par64);
3419 #else
3420 /* Handled by hardware accelerator. */
3421 g_assert_not_reached();
3422 #endif /* CONFIG_TCG */
3425 static CPAccessResult at_s1e2_access(CPUARMState *env, const ARMCPRegInfo *ri,
3426 bool isread)
3428 if (arm_current_el(env) == 3 &&
3429 !(env->cp15.scr_el3 & (SCR_NS | SCR_EEL2))) {
3430 return CP_ACCESS_TRAP;
3432 return CP_ACCESS_OK;
3435 static void ats_write64(CPUARMState *env, const ARMCPRegInfo *ri,
3436 uint64_t value)
3438 #ifdef CONFIG_TCG
3439 MMUAccessType access_type = ri->opc2 & 1 ? MMU_DATA_STORE : MMU_DATA_LOAD;
3440 ARMMMUIdx mmu_idx;
3441 int secure = arm_is_secure_below_el3(env);
3443 switch (ri->opc2 & 6) {
3444 case 0:
3445 switch (ri->opc1) {
3446 case 0: /* AT S1E1R, AT S1E1W, AT S1E1RP, AT S1E1WP */
3447 if (ri->crm == 9 && (env->pstate & PSTATE_PAN)) {
3448 mmu_idx = (secure ? ARMMMUIdx_Stage1_SE1_PAN
3449 : ARMMMUIdx_Stage1_E1_PAN);
3450 } else {
3451 mmu_idx = secure ? ARMMMUIdx_Stage1_SE1 : ARMMMUIdx_Stage1_E1;
3453 break;
3454 case 4: /* AT S1E2R, AT S1E2W */
3455 mmu_idx = secure ? ARMMMUIdx_SE2 : ARMMMUIdx_E2;
3456 break;
3457 case 6: /* AT S1E3R, AT S1E3W */
3458 mmu_idx = ARMMMUIdx_SE3;
3459 break;
3460 default:
3461 g_assert_not_reached();
3463 break;
3464 case 2: /* AT S1E0R, AT S1E0W */
3465 mmu_idx = secure ? ARMMMUIdx_Stage1_SE0 : ARMMMUIdx_Stage1_E0;
3466 break;
3467 case 4: /* AT S12E1R, AT S12E1W */
3468 mmu_idx = secure ? ARMMMUIdx_SE10_1 : ARMMMUIdx_E10_1;
3469 break;
3470 case 6: /* AT S12E0R, AT S12E0W */
3471 mmu_idx = secure ? ARMMMUIdx_SE10_0 : ARMMMUIdx_E10_0;
3472 break;
3473 default:
3474 g_assert_not_reached();
3477 env->cp15.par_el[1] = do_ats_write(env, value, access_type, mmu_idx);
3478 #else
3479 /* Handled by hardware accelerator. */
3480 g_assert_not_reached();
3481 #endif /* CONFIG_TCG */
3483 #endif
3485 static const ARMCPRegInfo vapa_cp_reginfo[] = {
3486 { .name = "PAR", .cp = 15, .crn = 7, .crm = 4, .opc1 = 0, .opc2 = 0,
3487 .access = PL1_RW, .resetvalue = 0,
3488 .bank_fieldoffsets = { offsetoflow32(CPUARMState, cp15.par_s),
3489 offsetoflow32(CPUARMState, cp15.par_ns) },
3490 .writefn = par_write },
3491 #ifndef CONFIG_USER_ONLY
3492 /* This underdecoding is safe because the reginfo is NO_RAW. */
3493 { .name = "ATS", .cp = 15, .crn = 7, .crm = 8, .opc1 = 0, .opc2 = CP_ANY,
3494 .access = PL1_W, .accessfn = ats_access,
3495 .writefn = ats_write, .type = ARM_CP_NO_RAW | ARM_CP_RAISES_EXC },
3496 #endif
3497 REGINFO_SENTINEL
3500 /* Return basic MPU access permission bits. */
3501 static uint32_t simple_mpu_ap_bits(uint32_t val)
3503 uint32_t ret;
3504 uint32_t mask;
3505 int i;
3506 ret = 0;
3507 mask = 3;
3508 for (i = 0; i < 16; i += 2) {
3509 ret |= (val >> i) & mask;
3510 mask <<= 2;
3512 return ret;
3515 /* Pad basic MPU access permission bits to extended format. */
3516 static uint32_t extended_mpu_ap_bits(uint32_t val)
3518 uint32_t ret;
3519 uint32_t mask;
3520 int i;
3521 ret = 0;
3522 mask = 3;
3523 for (i = 0; i < 16; i += 2) {
3524 ret |= (val & mask) << i;
3525 mask <<= 2;
3527 return ret;
3530 static void pmsav5_data_ap_write(CPUARMState *env, const ARMCPRegInfo *ri,
3531 uint64_t value)
3533 env->cp15.pmsav5_data_ap = extended_mpu_ap_bits(value);
3536 static uint64_t pmsav5_data_ap_read(CPUARMState *env, const ARMCPRegInfo *ri)
3538 return simple_mpu_ap_bits(env->cp15.pmsav5_data_ap);
3541 static void pmsav5_insn_ap_write(CPUARMState *env, const ARMCPRegInfo *ri,
3542 uint64_t value)
3544 env->cp15.pmsav5_insn_ap = extended_mpu_ap_bits(value);
3547 static uint64_t pmsav5_insn_ap_read(CPUARMState *env, const ARMCPRegInfo *ri)
3549 return simple_mpu_ap_bits(env->cp15.pmsav5_insn_ap);
3552 static uint64_t pmsav7_read(CPUARMState *env, const ARMCPRegInfo *ri)
3554 uint32_t *u32p = *(uint32_t **)raw_ptr(env, ri);
3556 if (!u32p) {
3557 return 0;
3560 u32p += env->pmsav7.rnr[M_REG_NS];
3561 return *u32p;
3564 static void pmsav7_write(CPUARMState *env, const ARMCPRegInfo *ri,
3565 uint64_t value)
3567 ARMCPU *cpu = env_archcpu(env);
3568 uint32_t *u32p = *(uint32_t **)raw_ptr(env, ri);
3570 if (!u32p) {
3571 return;
3574 u32p += env->pmsav7.rnr[M_REG_NS];
3575 tlb_flush(CPU(cpu)); /* Mappings may have changed - purge! */
3576 *u32p = value;
3579 static void pmsav7_rgnr_write(CPUARMState *env, const ARMCPRegInfo *ri,
3580 uint64_t value)
3582 ARMCPU *cpu = env_archcpu(env);
3583 uint32_t nrgs = cpu->pmsav7_dregion;
3585 if (value >= nrgs) {
3586 qemu_log_mask(LOG_GUEST_ERROR,
3587 "PMSAv7 RGNR write >= # supported regions, %" PRIu32
3588 " > %" PRIu32 "\n", (uint32_t)value, nrgs);
3589 return;
3592 raw_write(env, ri, value);
3595 static const ARMCPRegInfo pmsav7_cp_reginfo[] = {
3596 /* Reset for all these registers is handled in arm_cpu_reset(),
3597 * because the PMSAv7 is also used by M-profile CPUs, which do
3598 * not register cpregs but still need the state to be reset.
3600 { .name = "DRBAR", .cp = 15, .crn = 6, .opc1 = 0, .crm = 1, .opc2 = 0,
3601 .access = PL1_RW, .type = ARM_CP_NO_RAW,
3602 .fieldoffset = offsetof(CPUARMState, pmsav7.drbar),
3603 .readfn = pmsav7_read, .writefn = pmsav7_write,
3604 .resetfn = arm_cp_reset_ignore },
3605 { .name = "DRSR", .cp = 15, .crn = 6, .opc1 = 0, .crm = 1, .opc2 = 2,
3606 .access = PL1_RW, .type = ARM_CP_NO_RAW,
3607 .fieldoffset = offsetof(CPUARMState, pmsav7.drsr),
3608 .readfn = pmsav7_read, .writefn = pmsav7_write,
3609 .resetfn = arm_cp_reset_ignore },
3610 { .name = "DRACR", .cp = 15, .crn = 6, .opc1 = 0, .crm = 1, .opc2 = 4,
3611 .access = PL1_RW, .type = ARM_CP_NO_RAW,
3612 .fieldoffset = offsetof(CPUARMState, pmsav7.dracr),
3613 .readfn = pmsav7_read, .writefn = pmsav7_write,
3614 .resetfn = arm_cp_reset_ignore },
3615 { .name = "RGNR", .cp = 15, .crn = 6, .opc1 = 0, .crm = 2, .opc2 = 0,
3616 .access = PL1_RW,
3617 .fieldoffset = offsetof(CPUARMState, pmsav7.rnr[M_REG_NS]),
3618 .writefn = pmsav7_rgnr_write,
3619 .resetfn = arm_cp_reset_ignore },
3620 REGINFO_SENTINEL
3623 static const ARMCPRegInfo pmsav5_cp_reginfo[] = {
3624 { .name = "DATA_AP", .cp = 15, .crn = 5, .crm = 0, .opc1 = 0, .opc2 = 0,
3625 .access = PL1_RW, .type = ARM_CP_ALIAS,
3626 .fieldoffset = offsetof(CPUARMState, cp15.pmsav5_data_ap),
3627 .readfn = pmsav5_data_ap_read, .writefn = pmsav5_data_ap_write, },
3628 { .name = "INSN_AP", .cp = 15, .crn = 5, .crm = 0, .opc1 = 0, .opc2 = 1,
3629 .access = PL1_RW, .type = ARM_CP_ALIAS,
3630 .fieldoffset = offsetof(CPUARMState, cp15.pmsav5_insn_ap),
3631 .readfn = pmsav5_insn_ap_read, .writefn = pmsav5_insn_ap_write, },
3632 { .name = "DATA_EXT_AP", .cp = 15, .crn = 5, .crm = 0, .opc1 = 0, .opc2 = 2,
3633 .access = PL1_RW,
3634 .fieldoffset = offsetof(CPUARMState, cp15.pmsav5_data_ap),
3635 .resetvalue = 0, },
3636 { .name = "INSN_EXT_AP", .cp = 15, .crn = 5, .crm = 0, .opc1 = 0, .opc2 = 3,
3637 .access = PL1_RW,
3638 .fieldoffset = offsetof(CPUARMState, cp15.pmsav5_insn_ap),
3639 .resetvalue = 0, },
3640 { .name = "DCACHE_CFG", .cp = 15, .crn = 2, .crm = 0, .opc1 = 0, .opc2 = 0,
3641 .access = PL1_RW,
3642 .fieldoffset = offsetof(CPUARMState, cp15.c2_data), .resetvalue = 0, },
3643 { .name = "ICACHE_CFG", .cp = 15, .crn = 2, .crm = 0, .opc1 = 0, .opc2 = 1,
3644 .access = PL1_RW,
3645 .fieldoffset = offsetof(CPUARMState, cp15.c2_insn), .resetvalue = 0, },
3646 /* Protection region base and size registers */
3647 { .name = "946_PRBS0", .cp = 15, .crn = 6, .crm = 0, .opc1 = 0,
3648 .opc2 = CP_ANY, .access = PL1_RW, .resetvalue = 0,
3649 .fieldoffset = offsetof(CPUARMState, cp15.c6_region[0]) },
3650 { .name = "946_PRBS1", .cp = 15, .crn = 6, .crm = 1, .opc1 = 0,
3651 .opc2 = CP_ANY, .access = PL1_RW, .resetvalue = 0,
3652 .fieldoffset = offsetof(CPUARMState, cp15.c6_region[1]) },
3653 { .name = "946_PRBS2", .cp = 15, .crn = 6, .crm = 2, .opc1 = 0,
3654 .opc2 = CP_ANY, .access = PL1_RW, .resetvalue = 0,
3655 .fieldoffset = offsetof(CPUARMState, cp15.c6_region[2]) },
3656 { .name = "946_PRBS3", .cp = 15, .crn = 6, .crm = 3, .opc1 = 0,
3657 .opc2 = CP_ANY, .access = PL1_RW, .resetvalue = 0,
3658 .fieldoffset = offsetof(CPUARMState, cp15.c6_region[3]) },
3659 { .name = "946_PRBS4", .cp = 15, .crn = 6, .crm = 4, .opc1 = 0,
3660 .opc2 = CP_ANY, .access = PL1_RW, .resetvalue = 0,
3661 .fieldoffset = offsetof(CPUARMState, cp15.c6_region[4]) },
3662 { .name = "946_PRBS5", .cp = 15, .crn = 6, .crm = 5, .opc1 = 0,
3663 .opc2 = CP_ANY, .access = PL1_RW, .resetvalue = 0,
3664 .fieldoffset = offsetof(CPUARMState, cp15.c6_region[5]) },
3665 { .name = "946_PRBS6", .cp = 15, .crn = 6, .crm = 6, .opc1 = 0,
3666 .opc2 = CP_ANY, .access = PL1_RW, .resetvalue = 0,
3667 .fieldoffset = offsetof(CPUARMState, cp15.c6_region[6]) },
3668 { .name = "946_PRBS7", .cp = 15, .crn = 6, .crm = 7, .opc1 = 0,
3669 .opc2 = CP_ANY, .access = PL1_RW, .resetvalue = 0,
3670 .fieldoffset = offsetof(CPUARMState, cp15.c6_region[7]) },
3671 REGINFO_SENTINEL
3674 static void vmsa_ttbcr_raw_write(CPUARMState *env, const ARMCPRegInfo *ri,
3675 uint64_t value)
3677 TCR *tcr = raw_ptr(env, ri);
3678 int maskshift = extract32(value, 0, 3);
3680 if (!arm_feature(env, ARM_FEATURE_V8)) {
3681 if (arm_feature(env, ARM_FEATURE_LPAE) && (value & TTBCR_EAE)) {
3682 /* Pre ARMv8 bits [21:19], [15:14] and [6:3] are UNK/SBZP when
3683 * using Long-desciptor translation table format */
3684 value &= ~((7 << 19) | (3 << 14) | (0xf << 3));
3685 } else if (arm_feature(env, ARM_FEATURE_EL3)) {
3686 /* In an implementation that includes the Security Extensions
3687 * TTBCR has additional fields PD0 [4] and PD1 [5] for
3688 * Short-descriptor translation table format.
3690 value &= TTBCR_PD1 | TTBCR_PD0 | TTBCR_N;
3691 } else {
3692 value &= TTBCR_N;
3696 /* Update the masks corresponding to the TCR bank being written
3697 * Note that we always calculate mask and base_mask, but
3698 * they are only used for short-descriptor tables (ie if EAE is 0);
3699 * for long-descriptor tables the TCR fields are used differently
3700 * and the mask and base_mask values are meaningless.
3702 tcr->raw_tcr = value;
3703 tcr->mask = ~(((uint32_t)0xffffffffu) >> maskshift);
3704 tcr->base_mask = ~((uint32_t)0x3fffu >> maskshift);
3707 static void vmsa_ttbcr_write(CPUARMState *env, const ARMCPRegInfo *ri,
3708 uint64_t value)
3710 ARMCPU *cpu = env_archcpu(env);
3711 TCR *tcr = raw_ptr(env, ri);
3713 if (arm_feature(env, ARM_FEATURE_LPAE)) {
3714 /* With LPAE the TTBCR could result in a change of ASID
3715 * via the TTBCR.A1 bit, so do a TLB flush.
3717 tlb_flush(CPU(cpu));
3719 /* Preserve the high half of TCR_EL1, set via TTBCR2. */
3720 value = deposit64(tcr->raw_tcr, 0, 32, value);
3721 vmsa_ttbcr_raw_write(env, ri, value);
3724 static void vmsa_ttbcr_reset(CPUARMState *env, const ARMCPRegInfo *ri)
3726 TCR *tcr = raw_ptr(env, ri);
3728 /* Reset both the TCR as well as the masks corresponding to the bank of
3729 * the TCR being reset.
3731 tcr->raw_tcr = 0;
3732 tcr->mask = 0;
3733 tcr->base_mask = 0xffffc000u;
3736 static void vmsa_tcr_el12_write(CPUARMState *env, const ARMCPRegInfo *ri,
3737 uint64_t value)
3739 ARMCPU *cpu = env_archcpu(env);
3740 TCR *tcr = raw_ptr(env, ri);
3742 /* For AArch64 the A1 bit could result in a change of ASID, so TLB flush. */
3743 tlb_flush(CPU(cpu));
3744 tcr->raw_tcr = value;
3747 static void vmsa_ttbr_write(CPUARMState *env, const ARMCPRegInfo *ri,
3748 uint64_t value)
3750 /* If the ASID changes (with a 64-bit write), we must flush the TLB. */
3751 if (cpreg_field_is_64bit(ri) &&
3752 extract64(raw_read(env, ri) ^ value, 48, 16) != 0) {
3753 ARMCPU *cpu = env_archcpu(env);
3754 tlb_flush(CPU(cpu));
3756 raw_write(env, ri, value);
3759 static void vmsa_tcr_ttbr_el2_write(CPUARMState *env, const ARMCPRegInfo *ri,
3760 uint64_t value)
3763 * If we are running with E2&0 regime, then an ASID is active.
3764 * Flush if that might be changing. Note we're not checking
3765 * TCR_EL2.A1 to know if this is really the TTBRx_EL2 that
3766 * holds the active ASID, only checking the field that might.
3768 if (extract64(raw_read(env, ri) ^ value, 48, 16) &&
3769 (arm_hcr_el2_eff(env) & HCR_E2H)) {
3770 uint16_t mask = ARMMMUIdxBit_E20_2 |
3771 ARMMMUIdxBit_E20_2_PAN |
3772 ARMMMUIdxBit_E20_0;
3774 if (arm_is_secure_below_el3(env)) {
3775 mask >>= ARM_MMU_IDX_A_NS;
3778 tlb_flush_by_mmuidx(env_cpu(env), mask);
3780 raw_write(env, ri, value);
3783 static void vttbr_write(CPUARMState *env, const ARMCPRegInfo *ri,
3784 uint64_t value)
3786 ARMCPU *cpu = env_archcpu(env);
3787 CPUState *cs = CPU(cpu);
3790 * A change in VMID to the stage2 page table (Stage2) invalidates
3791 * the combined stage 1&2 tlbs (EL10_1 and EL10_0).
3793 if (raw_read(env, ri) != value) {
3794 uint16_t mask = ARMMMUIdxBit_E10_1 |
3795 ARMMMUIdxBit_E10_1_PAN |
3796 ARMMMUIdxBit_E10_0;
3798 if (arm_is_secure_below_el3(env)) {
3799 mask >>= ARM_MMU_IDX_A_NS;
3802 tlb_flush_by_mmuidx(cs, mask);
3803 raw_write(env, ri, value);
3807 static const ARMCPRegInfo vmsa_pmsa_cp_reginfo[] = {
3808 { .name = "DFSR", .cp = 15, .crn = 5, .crm = 0, .opc1 = 0, .opc2 = 0,
3809 .access = PL1_RW, .accessfn = access_tvm_trvm, .type = ARM_CP_ALIAS,
3810 .bank_fieldoffsets = { offsetoflow32(CPUARMState, cp15.dfsr_s),
3811 offsetoflow32(CPUARMState, cp15.dfsr_ns) }, },
3812 { .name = "IFSR", .cp = 15, .crn = 5, .crm = 0, .opc1 = 0, .opc2 = 1,
3813 .access = PL1_RW, .accessfn = access_tvm_trvm, .resetvalue = 0,
3814 .bank_fieldoffsets = { offsetoflow32(CPUARMState, cp15.ifsr_s),
3815 offsetoflow32(CPUARMState, cp15.ifsr_ns) } },
3816 { .name = "DFAR", .cp = 15, .opc1 = 0, .crn = 6, .crm = 0, .opc2 = 0,
3817 .access = PL1_RW, .accessfn = access_tvm_trvm, .resetvalue = 0,
3818 .bank_fieldoffsets = { offsetof(CPUARMState, cp15.dfar_s),
3819 offsetof(CPUARMState, cp15.dfar_ns) } },
3820 { .name = "FAR_EL1", .state = ARM_CP_STATE_AA64,
3821 .opc0 = 3, .crn = 6, .crm = 0, .opc1 = 0, .opc2 = 0,
3822 .access = PL1_RW, .accessfn = access_tvm_trvm,
3823 .fieldoffset = offsetof(CPUARMState, cp15.far_el[1]),
3824 .resetvalue = 0, },
3825 REGINFO_SENTINEL
3828 static const ARMCPRegInfo vmsa_cp_reginfo[] = {
3829 { .name = "ESR_EL1", .state = ARM_CP_STATE_AA64,
3830 .opc0 = 3, .crn = 5, .crm = 2, .opc1 = 0, .opc2 = 0,
3831 .access = PL1_RW, .accessfn = access_tvm_trvm,
3832 .fieldoffset = offsetof(CPUARMState, cp15.esr_el[1]), .resetvalue = 0, },
3833 { .name = "TTBR0_EL1", .state = ARM_CP_STATE_BOTH,
3834 .opc0 = 3, .opc1 = 0, .crn = 2, .crm = 0, .opc2 = 0,
3835 .access = PL1_RW, .accessfn = access_tvm_trvm,
3836 .writefn = vmsa_ttbr_write, .resetvalue = 0,
3837 .bank_fieldoffsets = { offsetof(CPUARMState, cp15.ttbr0_s),
3838 offsetof(CPUARMState, cp15.ttbr0_ns) } },
3839 { .name = "TTBR1_EL1", .state = ARM_CP_STATE_BOTH,
3840 .opc0 = 3, .opc1 = 0, .crn = 2, .crm = 0, .opc2 = 1,
3841 .access = PL1_RW, .accessfn = access_tvm_trvm,
3842 .writefn = vmsa_ttbr_write, .resetvalue = 0,
3843 .bank_fieldoffsets = { offsetof(CPUARMState, cp15.ttbr1_s),
3844 offsetof(CPUARMState, cp15.ttbr1_ns) } },
3845 { .name = "TCR_EL1", .state = ARM_CP_STATE_AA64,
3846 .opc0 = 3, .crn = 2, .crm = 0, .opc1 = 0, .opc2 = 2,
3847 .access = PL1_RW, .accessfn = access_tvm_trvm,
3848 .writefn = vmsa_tcr_el12_write,
3849 .resetfn = vmsa_ttbcr_reset, .raw_writefn = raw_write,
3850 .fieldoffset = offsetof(CPUARMState, cp15.tcr_el[1]) },
3851 { .name = "TTBCR", .cp = 15, .crn = 2, .crm = 0, .opc1 = 0, .opc2 = 2,
3852 .access = PL1_RW, .accessfn = access_tvm_trvm,
3853 .type = ARM_CP_ALIAS, .writefn = vmsa_ttbcr_write,
3854 .raw_writefn = vmsa_ttbcr_raw_write,
3855 /* No offsetoflow32 -- pass the entire TCR to writefn/raw_writefn. */
3856 .bank_fieldoffsets = { offsetof(CPUARMState, cp15.tcr_el[3]),
3857 offsetof(CPUARMState, cp15.tcr_el[1])} },
3858 REGINFO_SENTINEL
3861 /* Note that unlike TTBCR, writing to TTBCR2 does not require flushing
3862 * qemu tlbs nor adjusting cached masks.
3864 static const ARMCPRegInfo ttbcr2_reginfo = {
3865 .name = "TTBCR2", .cp = 15, .opc1 = 0, .crn = 2, .crm = 0, .opc2 = 3,
3866 .access = PL1_RW, .accessfn = access_tvm_trvm,
3867 .type = ARM_CP_ALIAS,
3868 .bank_fieldoffsets = {
3869 offsetofhigh32(CPUARMState, cp15.tcr_el[3].raw_tcr),
3870 offsetofhigh32(CPUARMState, cp15.tcr_el[1].raw_tcr),
3874 static void omap_ticonfig_write(CPUARMState *env, const ARMCPRegInfo *ri,
3875 uint64_t value)
3877 env->cp15.c15_ticonfig = value & 0xe7;
3878 /* The OS_TYPE bit in this register changes the reported CPUID! */
3879 env->cp15.c0_cpuid = (value & (1 << 5)) ?
3880 ARM_CPUID_TI915T : ARM_CPUID_TI925T;
3883 static void omap_threadid_write(CPUARMState *env, const ARMCPRegInfo *ri,
3884 uint64_t value)
3886 env->cp15.c15_threadid = value & 0xffff;
3889 static void omap_wfi_write(CPUARMState *env, const ARMCPRegInfo *ri,
3890 uint64_t value)
3892 /* Wait-for-interrupt (deprecated) */
3893 cpu_interrupt(env_cpu(env), CPU_INTERRUPT_HALT);
3896 static void omap_cachemaint_write(CPUARMState *env, const ARMCPRegInfo *ri,
3897 uint64_t value)
3899 /* On OMAP there are registers indicating the max/min index of dcache lines
3900 * containing a dirty line; cache flush operations have to reset these.
3902 env->cp15.c15_i_max = 0x000;
3903 env->cp15.c15_i_min = 0xff0;
3906 static const ARMCPRegInfo omap_cp_reginfo[] = {
3907 { .name = "DFSR", .cp = 15, .crn = 5, .crm = CP_ANY,
3908 .opc1 = CP_ANY, .opc2 = CP_ANY, .access = PL1_RW, .type = ARM_CP_OVERRIDE,
3909 .fieldoffset = offsetoflow32(CPUARMState, cp15.esr_el[1]),
3910 .resetvalue = 0, },
3911 { .name = "", .cp = 15, .crn = 15, .crm = 0, .opc1 = 0, .opc2 = 0,
3912 .access = PL1_RW, .type = ARM_CP_NOP },
3913 { .name = "TICONFIG", .cp = 15, .crn = 15, .crm = 1, .opc1 = 0, .opc2 = 0,
3914 .access = PL1_RW,
3915 .fieldoffset = offsetof(CPUARMState, cp15.c15_ticonfig), .resetvalue = 0,
3916 .writefn = omap_ticonfig_write },
3917 { .name = "IMAX", .cp = 15, .crn = 15, .crm = 2, .opc1 = 0, .opc2 = 0,
3918 .access = PL1_RW,
3919 .fieldoffset = offsetof(CPUARMState, cp15.c15_i_max), .resetvalue = 0, },
3920 { .name = "IMIN", .cp = 15, .crn = 15, .crm = 3, .opc1 = 0, .opc2 = 0,
3921 .access = PL1_RW, .resetvalue = 0xff0,
3922 .fieldoffset = offsetof(CPUARMState, cp15.c15_i_min) },
3923 { .name = "THREADID", .cp = 15, .crn = 15, .crm = 4, .opc1 = 0, .opc2 = 0,
3924 .access = PL1_RW,
3925 .fieldoffset = offsetof(CPUARMState, cp15.c15_threadid), .resetvalue = 0,
3926 .writefn = omap_threadid_write },
3927 { .name = "TI925T_STATUS", .cp = 15, .crn = 15,
3928 .crm = 8, .opc1 = 0, .opc2 = 0, .access = PL1_RW,
3929 .type = ARM_CP_NO_RAW,
3930 .readfn = arm_cp_read_zero, .writefn = omap_wfi_write, },
3931 /* TODO: Peripheral port remap register:
3932 * On OMAP2 mcr p15, 0, rn, c15, c2, 4 sets up the interrupt controller
3933 * base address at $rn & ~0xfff and map size of 0x200 << ($rn & 0xfff),
3934 * when MMU is off.
3936 { .name = "OMAP_CACHEMAINT", .cp = 15, .crn = 7, .crm = CP_ANY,
3937 .opc1 = 0, .opc2 = CP_ANY, .access = PL1_W,
3938 .type = ARM_CP_OVERRIDE | ARM_CP_NO_RAW,
3939 .writefn = omap_cachemaint_write },
3940 { .name = "C9", .cp = 15, .crn = 9,
3941 .crm = CP_ANY, .opc1 = CP_ANY, .opc2 = CP_ANY, .access = PL1_RW,
3942 .type = ARM_CP_CONST | ARM_CP_OVERRIDE, .resetvalue = 0 },
3943 REGINFO_SENTINEL
3946 static void xscale_cpar_write(CPUARMState *env, const ARMCPRegInfo *ri,
3947 uint64_t value)
3949 env->cp15.c15_cpar = value & 0x3fff;
3952 static const ARMCPRegInfo xscale_cp_reginfo[] = {
3953 { .name = "XSCALE_CPAR",
3954 .cp = 15, .crn = 15, .crm = 1, .opc1 = 0, .opc2 = 0, .access = PL1_RW,
3955 .fieldoffset = offsetof(CPUARMState, cp15.c15_cpar), .resetvalue = 0,
3956 .writefn = xscale_cpar_write, },
3957 { .name = "XSCALE_AUXCR",
3958 .cp = 15, .crn = 1, .crm = 0, .opc1 = 0, .opc2 = 1, .access = PL1_RW,
3959 .fieldoffset = offsetof(CPUARMState, cp15.c1_xscaleauxcr),
3960 .resetvalue = 0, },
3961 /* XScale specific cache-lockdown: since we have no cache we NOP these
3962 * and hope the guest does not really rely on cache behaviour.
3964 { .name = "XSCALE_LOCK_ICACHE_LINE",
3965 .cp = 15, .opc1 = 0, .crn = 9, .crm = 1, .opc2 = 0,
3966 .access = PL1_W, .type = ARM_CP_NOP },
3967 { .name = "XSCALE_UNLOCK_ICACHE",
3968 .cp = 15, .opc1 = 0, .crn = 9, .crm = 1, .opc2 = 1,
3969 .access = PL1_W, .type = ARM_CP_NOP },
3970 { .name = "XSCALE_DCACHE_LOCK",
3971 .cp = 15, .opc1 = 0, .crn = 9, .crm = 2, .opc2 = 0,
3972 .access = PL1_RW, .type = ARM_CP_NOP },
3973 { .name = "XSCALE_UNLOCK_DCACHE",
3974 .cp = 15, .opc1 = 0, .crn = 9, .crm = 2, .opc2 = 1,
3975 .access = PL1_W, .type = ARM_CP_NOP },
3976 REGINFO_SENTINEL
3979 static const ARMCPRegInfo dummy_c15_cp_reginfo[] = {
3980 /* RAZ/WI the whole crn=15 space, when we don't have a more specific
3981 * implementation of this implementation-defined space.
3982 * Ideally this should eventually disappear in favour of actually
3983 * implementing the correct behaviour for all cores.
3985 { .name = "C15_IMPDEF", .cp = 15, .crn = 15,
3986 .crm = CP_ANY, .opc1 = CP_ANY, .opc2 = CP_ANY,
3987 .access = PL1_RW,
3988 .type = ARM_CP_CONST | ARM_CP_NO_RAW | ARM_CP_OVERRIDE,
3989 .resetvalue = 0 },
3990 REGINFO_SENTINEL
3993 static const ARMCPRegInfo cache_dirty_status_cp_reginfo[] = {
3994 /* Cache status: RAZ because we have no cache so it's always clean */
3995 { .name = "CDSR", .cp = 15, .crn = 7, .crm = 10, .opc1 = 0, .opc2 = 6,
3996 .access = PL1_R, .type = ARM_CP_CONST | ARM_CP_NO_RAW,
3997 .resetvalue = 0 },
3998 REGINFO_SENTINEL
4001 static const ARMCPRegInfo cache_block_ops_cp_reginfo[] = {
4002 /* We never have a a block transfer operation in progress */
4003 { .name = "BXSR", .cp = 15, .crn = 7, .crm = 12, .opc1 = 0, .opc2 = 4,
4004 .access = PL0_R, .type = ARM_CP_CONST | ARM_CP_NO_RAW,
4005 .resetvalue = 0 },
4006 /* The cache ops themselves: these all NOP for QEMU */
4007 { .name = "IICR", .cp = 15, .crm = 5, .opc1 = 0,
4008 .access = PL1_W, .type = ARM_CP_NOP|ARM_CP_64BIT },
4009 { .name = "IDCR", .cp = 15, .crm = 6, .opc1 = 0,
4010 .access = PL1_W, .type = ARM_CP_NOP|ARM_CP_64BIT },
4011 { .name = "CDCR", .cp = 15, .crm = 12, .opc1 = 0,
4012 .access = PL0_W, .type = ARM_CP_NOP|ARM_CP_64BIT },
4013 { .name = "PIR", .cp = 15, .crm = 12, .opc1 = 1,
4014 .access = PL0_W, .type = ARM_CP_NOP|ARM_CP_64BIT },
4015 { .name = "PDR", .cp = 15, .crm = 12, .opc1 = 2,
4016 .access = PL0_W, .type = ARM_CP_NOP|ARM_CP_64BIT },
4017 { .name = "CIDCR", .cp = 15, .crm = 14, .opc1 = 0,
4018 .access = PL1_W, .type = ARM_CP_NOP|ARM_CP_64BIT },
4019 REGINFO_SENTINEL
4022 static const ARMCPRegInfo cache_test_clean_cp_reginfo[] = {
4023 /* The cache test-and-clean instructions always return (1 << 30)
4024 * to indicate that there are no dirty cache lines.
4026 { .name = "TC_DCACHE", .cp = 15, .crn = 7, .crm = 10, .opc1 = 0, .opc2 = 3,
4027 .access = PL0_R, .type = ARM_CP_CONST | ARM_CP_NO_RAW,
4028 .resetvalue = (1 << 30) },
4029 { .name = "TCI_DCACHE", .cp = 15, .crn = 7, .crm = 14, .opc1 = 0, .opc2 = 3,
4030 .access = PL0_R, .type = ARM_CP_CONST | ARM_CP_NO_RAW,
4031 .resetvalue = (1 << 30) },
4032 REGINFO_SENTINEL
4035 static const ARMCPRegInfo strongarm_cp_reginfo[] = {
4036 /* Ignore ReadBuffer accesses */
4037 { .name = "C9_READBUFFER", .cp = 15, .crn = 9,
4038 .crm = CP_ANY, .opc1 = CP_ANY, .opc2 = CP_ANY,
4039 .access = PL1_RW, .resetvalue = 0,
4040 .type = ARM_CP_CONST | ARM_CP_OVERRIDE | ARM_CP_NO_RAW },
4041 REGINFO_SENTINEL
4044 static uint64_t midr_read(CPUARMState *env, const ARMCPRegInfo *ri)
4046 unsigned int cur_el = arm_current_el(env);
4048 if (arm_is_el2_enabled(env) && cur_el == 1) {
4049 return env->cp15.vpidr_el2;
4051 return raw_read(env, ri);
4054 static uint64_t mpidr_read_val(CPUARMState *env)
4056 ARMCPU *cpu = env_archcpu(env);
4057 uint64_t mpidr = cpu->mp_affinity;
4059 if (arm_feature(env, ARM_FEATURE_V7MP)) {
4060 mpidr |= (1U << 31);
4061 /* Cores which are uniprocessor (non-coherent)
4062 * but still implement the MP extensions set
4063 * bit 30. (For instance, Cortex-R5).
4065 if (cpu->mp_is_up) {
4066 mpidr |= (1u << 30);
4069 return mpidr;
4072 static uint64_t mpidr_read(CPUARMState *env, const ARMCPRegInfo *ri)
4074 unsigned int cur_el = arm_current_el(env);
4076 if (arm_is_el2_enabled(env) && cur_el == 1) {
4077 return env->cp15.vmpidr_el2;
4079 return mpidr_read_val(env);
4082 static const ARMCPRegInfo lpae_cp_reginfo[] = {
4083 /* NOP AMAIR0/1 */
4084 { .name = "AMAIR0", .state = ARM_CP_STATE_BOTH,
4085 .opc0 = 3, .crn = 10, .crm = 3, .opc1 = 0, .opc2 = 0,
4086 .access = PL1_RW, .accessfn = access_tvm_trvm,
4087 .type = ARM_CP_CONST, .resetvalue = 0 },
4088 /* AMAIR1 is mapped to AMAIR_EL1[63:32] */
4089 { .name = "AMAIR1", .cp = 15, .crn = 10, .crm = 3, .opc1 = 0, .opc2 = 1,
4090 .access = PL1_RW, .accessfn = access_tvm_trvm,
4091 .type = ARM_CP_CONST, .resetvalue = 0 },
4092 { .name = "PAR", .cp = 15, .crm = 7, .opc1 = 0,
4093 .access = PL1_RW, .type = ARM_CP_64BIT, .resetvalue = 0,
4094 .bank_fieldoffsets = { offsetof(CPUARMState, cp15.par_s),
4095 offsetof(CPUARMState, cp15.par_ns)} },
4096 { .name = "TTBR0", .cp = 15, .crm = 2, .opc1 = 0,
4097 .access = PL1_RW, .accessfn = access_tvm_trvm,
4098 .type = ARM_CP_64BIT | ARM_CP_ALIAS,
4099 .bank_fieldoffsets = { offsetof(CPUARMState, cp15.ttbr0_s),
4100 offsetof(CPUARMState, cp15.ttbr0_ns) },
4101 .writefn = vmsa_ttbr_write, },
4102 { .name = "TTBR1", .cp = 15, .crm = 2, .opc1 = 1,
4103 .access = PL1_RW, .accessfn = access_tvm_trvm,
4104 .type = ARM_CP_64BIT | ARM_CP_ALIAS,
4105 .bank_fieldoffsets = { offsetof(CPUARMState, cp15.ttbr1_s),
4106 offsetof(CPUARMState, cp15.ttbr1_ns) },
4107 .writefn = vmsa_ttbr_write, },
4108 REGINFO_SENTINEL
4111 static uint64_t aa64_fpcr_read(CPUARMState *env, const ARMCPRegInfo *ri)
4113 return vfp_get_fpcr(env);
4116 static void aa64_fpcr_write(CPUARMState *env, const ARMCPRegInfo *ri,
4117 uint64_t value)
4119 vfp_set_fpcr(env, value);
4122 static uint64_t aa64_fpsr_read(CPUARMState *env, const ARMCPRegInfo *ri)
4124 return vfp_get_fpsr(env);
4127 static void aa64_fpsr_write(CPUARMState *env, const ARMCPRegInfo *ri,
4128 uint64_t value)
4130 vfp_set_fpsr(env, value);
4133 static CPAccessResult aa64_daif_access(CPUARMState *env, const ARMCPRegInfo *ri,
4134 bool isread)
4136 if (arm_current_el(env) == 0 && !(arm_sctlr(env, 0) & SCTLR_UMA)) {
4137 return CP_ACCESS_TRAP;
4139 return CP_ACCESS_OK;
4142 static void aa64_daif_write(CPUARMState *env, const ARMCPRegInfo *ri,
4143 uint64_t value)
4145 env->daif = value & PSTATE_DAIF;
4148 static uint64_t aa64_pan_read(CPUARMState *env, const ARMCPRegInfo *ri)
4150 return env->pstate & PSTATE_PAN;
4153 static void aa64_pan_write(CPUARMState *env, const ARMCPRegInfo *ri,
4154 uint64_t value)
4156 env->pstate = (env->pstate & ~PSTATE_PAN) | (value & PSTATE_PAN);
4159 static const ARMCPRegInfo pan_reginfo = {
4160 .name = "PAN", .state = ARM_CP_STATE_AA64,
4161 .opc0 = 3, .opc1 = 0, .crn = 4, .crm = 2, .opc2 = 3,
4162 .type = ARM_CP_NO_RAW, .access = PL1_RW,
4163 .readfn = aa64_pan_read, .writefn = aa64_pan_write
4166 static uint64_t aa64_uao_read(CPUARMState *env, const ARMCPRegInfo *ri)
4168 return env->pstate & PSTATE_UAO;
4171 static void aa64_uao_write(CPUARMState *env, const ARMCPRegInfo *ri,
4172 uint64_t value)
4174 env->pstate = (env->pstate & ~PSTATE_UAO) | (value & PSTATE_UAO);
4177 static const ARMCPRegInfo uao_reginfo = {
4178 .name = "UAO", .state = ARM_CP_STATE_AA64,
4179 .opc0 = 3, .opc1 = 0, .crn = 4, .crm = 2, .opc2 = 4,
4180 .type = ARM_CP_NO_RAW, .access = PL1_RW,
4181 .readfn = aa64_uao_read, .writefn = aa64_uao_write
4184 static uint64_t aa64_dit_read(CPUARMState *env, const ARMCPRegInfo *ri)
4186 return env->pstate & PSTATE_DIT;
4189 static void aa64_dit_write(CPUARMState *env, const ARMCPRegInfo *ri,
4190 uint64_t value)
4192 env->pstate = (env->pstate & ~PSTATE_DIT) | (value & PSTATE_DIT);
4195 static const ARMCPRegInfo dit_reginfo = {
4196 .name = "DIT", .state = ARM_CP_STATE_AA64,
4197 .opc0 = 3, .opc1 = 3, .crn = 4, .crm = 2, .opc2 = 5,
4198 .type = ARM_CP_NO_RAW, .access = PL0_RW,
4199 .readfn = aa64_dit_read, .writefn = aa64_dit_write
4202 static uint64_t aa64_ssbs_read(CPUARMState *env, const ARMCPRegInfo *ri)
4204 return env->pstate & PSTATE_SSBS;
4207 static void aa64_ssbs_write(CPUARMState *env, const ARMCPRegInfo *ri,
4208 uint64_t value)
4210 env->pstate = (env->pstate & ~PSTATE_SSBS) | (value & PSTATE_SSBS);
4213 static const ARMCPRegInfo ssbs_reginfo = {
4214 .name = "SSBS", .state = ARM_CP_STATE_AA64,
4215 .opc0 = 3, .opc1 = 3, .crn = 4, .crm = 2, .opc2 = 6,
4216 .type = ARM_CP_NO_RAW, .access = PL0_RW,
4217 .readfn = aa64_ssbs_read, .writefn = aa64_ssbs_write
4220 static CPAccessResult aa64_cacheop_poc_access(CPUARMState *env,
4221 const ARMCPRegInfo *ri,
4222 bool isread)
4224 /* Cache invalidate/clean to Point of Coherency or Persistence... */
4225 switch (arm_current_el(env)) {
4226 case 0:
4227 /* ... EL0 must UNDEF unless SCTLR_EL1.UCI is set. */
4228 if (!(arm_sctlr(env, 0) & SCTLR_UCI)) {
4229 return CP_ACCESS_TRAP;
4231 /* fall through */
4232 case 1:
4233 /* ... EL1 must trap to EL2 if HCR_EL2.TPCP is set. */
4234 if (arm_hcr_el2_eff(env) & HCR_TPCP) {
4235 return CP_ACCESS_TRAP_EL2;
4237 break;
4239 return CP_ACCESS_OK;
4242 static CPAccessResult aa64_cacheop_pou_access(CPUARMState *env,
4243 const ARMCPRegInfo *ri,
4244 bool isread)
4246 /* Cache invalidate/clean to Point of Unification... */
4247 switch (arm_current_el(env)) {
4248 case 0:
4249 /* ... EL0 must UNDEF unless SCTLR_EL1.UCI is set. */
4250 if (!(arm_sctlr(env, 0) & SCTLR_UCI)) {
4251 return CP_ACCESS_TRAP;
4253 /* fall through */
4254 case 1:
4255 /* ... EL1 must trap to EL2 if HCR_EL2.TPU is set. */
4256 if (arm_hcr_el2_eff(env) & HCR_TPU) {
4257 return CP_ACCESS_TRAP_EL2;
4259 break;
4261 return CP_ACCESS_OK;
4264 /* See: D4.7.2 TLB maintenance requirements and the TLB maintenance instructions
4265 * Page D4-1736 (DDI0487A.b)
4268 static int vae1_tlbmask(CPUARMState *env)
4270 uint64_t hcr = arm_hcr_el2_eff(env);
4271 uint16_t mask;
4273 if ((hcr & (HCR_E2H | HCR_TGE)) == (HCR_E2H | HCR_TGE)) {
4274 mask = ARMMMUIdxBit_E20_2 |
4275 ARMMMUIdxBit_E20_2_PAN |
4276 ARMMMUIdxBit_E20_0;
4277 } else {
4278 mask = ARMMMUIdxBit_E10_1 |
4279 ARMMMUIdxBit_E10_1_PAN |
4280 ARMMMUIdxBit_E10_0;
4283 if (arm_is_secure_below_el3(env)) {
4284 mask >>= ARM_MMU_IDX_A_NS;
4287 return mask;
4290 /* Return 56 if TBI is enabled, 64 otherwise. */
4291 static int tlbbits_for_regime(CPUARMState *env, ARMMMUIdx mmu_idx,
4292 uint64_t addr)
4294 uint64_t tcr = regime_tcr(env, mmu_idx)->raw_tcr;
4295 int tbi = aa64_va_parameter_tbi(tcr, mmu_idx);
4296 int select = extract64(addr, 55, 1);
4298 return (tbi >> select) & 1 ? 56 : 64;
4301 static int vae1_tlbbits(CPUARMState *env, uint64_t addr)
4303 uint64_t hcr = arm_hcr_el2_eff(env);
4304 ARMMMUIdx mmu_idx;
4306 /* Only the regime of the mmu_idx below is significant. */
4307 if ((hcr & (HCR_E2H | HCR_TGE)) == (HCR_E2H | HCR_TGE)) {
4308 mmu_idx = ARMMMUIdx_E20_0;
4309 } else {
4310 mmu_idx = ARMMMUIdx_E10_0;
4313 if (arm_is_secure_below_el3(env)) {
4314 mmu_idx &= ~ARM_MMU_IDX_A_NS;
4317 return tlbbits_for_regime(env, mmu_idx, addr);
4320 static void tlbi_aa64_vmalle1is_write(CPUARMState *env, const ARMCPRegInfo *ri,
4321 uint64_t value)
4323 CPUState *cs = env_cpu(env);
4324 int mask = vae1_tlbmask(env);
4326 tlb_flush_by_mmuidx_all_cpus_synced(cs, mask);
4329 static void tlbi_aa64_vmalle1_write(CPUARMState *env, const ARMCPRegInfo *ri,
4330 uint64_t value)
4332 CPUState *cs = env_cpu(env);
4333 int mask = vae1_tlbmask(env);
4335 if (tlb_force_broadcast(env)) {
4336 tlb_flush_by_mmuidx_all_cpus_synced(cs, mask);
4337 } else {
4338 tlb_flush_by_mmuidx(cs, mask);
4342 static int alle1_tlbmask(CPUARMState *env)
4345 * Note that the 'ALL' scope must invalidate both stage 1 and
4346 * stage 2 translations, whereas most other scopes only invalidate
4347 * stage 1 translations.
4349 if (arm_is_secure_below_el3(env)) {
4350 return ARMMMUIdxBit_SE10_1 |
4351 ARMMMUIdxBit_SE10_1_PAN |
4352 ARMMMUIdxBit_SE10_0;
4353 } else {
4354 return ARMMMUIdxBit_E10_1 |
4355 ARMMMUIdxBit_E10_1_PAN |
4356 ARMMMUIdxBit_E10_0;
4360 static int e2_tlbmask(CPUARMState *env)
4362 if (arm_is_secure_below_el3(env)) {
4363 return ARMMMUIdxBit_SE20_0 |
4364 ARMMMUIdxBit_SE20_2 |
4365 ARMMMUIdxBit_SE20_2_PAN |
4366 ARMMMUIdxBit_SE2;
4367 } else {
4368 return ARMMMUIdxBit_E20_0 |
4369 ARMMMUIdxBit_E20_2 |
4370 ARMMMUIdxBit_E20_2_PAN |
4371 ARMMMUIdxBit_E2;
4375 static void tlbi_aa64_alle1_write(CPUARMState *env, const ARMCPRegInfo *ri,
4376 uint64_t value)
4378 CPUState *cs = env_cpu(env);
4379 int mask = alle1_tlbmask(env);
4381 tlb_flush_by_mmuidx(cs, mask);
4384 static void tlbi_aa64_alle2_write(CPUARMState *env, const ARMCPRegInfo *ri,
4385 uint64_t value)
4387 CPUState *cs = env_cpu(env);
4388 int mask = e2_tlbmask(env);
4390 tlb_flush_by_mmuidx(cs, mask);
4393 static void tlbi_aa64_alle3_write(CPUARMState *env, const ARMCPRegInfo *ri,
4394 uint64_t value)
4396 ARMCPU *cpu = env_archcpu(env);
4397 CPUState *cs = CPU(cpu);
4399 tlb_flush_by_mmuidx(cs, ARMMMUIdxBit_SE3);
4402 static void tlbi_aa64_alle1is_write(CPUARMState *env, const ARMCPRegInfo *ri,
4403 uint64_t value)
4405 CPUState *cs = env_cpu(env);
4406 int mask = alle1_tlbmask(env);
4408 tlb_flush_by_mmuidx_all_cpus_synced(cs, mask);
4411 static void tlbi_aa64_alle2is_write(CPUARMState *env, const ARMCPRegInfo *ri,
4412 uint64_t value)
4414 CPUState *cs = env_cpu(env);
4415 int mask = e2_tlbmask(env);
4417 tlb_flush_by_mmuidx_all_cpus_synced(cs, mask);
4420 static void tlbi_aa64_alle3is_write(CPUARMState *env, const ARMCPRegInfo *ri,
4421 uint64_t value)
4423 CPUState *cs = env_cpu(env);
4425 tlb_flush_by_mmuidx_all_cpus_synced(cs, ARMMMUIdxBit_SE3);
4428 static void tlbi_aa64_vae2_write(CPUARMState *env, const ARMCPRegInfo *ri,
4429 uint64_t value)
4431 /* Invalidate by VA, EL2
4432 * Currently handles both VAE2 and VALE2, since we don't support
4433 * flush-last-level-only.
4435 CPUState *cs = env_cpu(env);
4436 int mask = e2_tlbmask(env);
4437 uint64_t pageaddr = sextract64(value << 12, 0, 56);
4439 tlb_flush_page_by_mmuidx(cs, pageaddr, mask);
4442 static void tlbi_aa64_vae3_write(CPUARMState *env, const ARMCPRegInfo *ri,
4443 uint64_t value)
4445 /* Invalidate by VA, EL3
4446 * Currently handles both VAE3 and VALE3, since we don't support
4447 * flush-last-level-only.
4449 ARMCPU *cpu = env_archcpu(env);
4450 CPUState *cs = CPU(cpu);
4451 uint64_t pageaddr = sextract64(value << 12, 0, 56);
4453 tlb_flush_page_by_mmuidx(cs, pageaddr, ARMMMUIdxBit_SE3);
4456 static void tlbi_aa64_vae1is_write(CPUARMState *env, const ARMCPRegInfo *ri,
4457 uint64_t value)
4459 CPUState *cs = env_cpu(env);
4460 int mask = vae1_tlbmask(env);
4461 uint64_t pageaddr = sextract64(value << 12, 0, 56);
4462 int bits = vae1_tlbbits(env, pageaddr);
4464 tlb_flush_page_bits_by_mmuidx_all_cpus_synced(cs, pageaddr, mask, bits);
4467 static void tlbi_aa64_vae1_write(CPUARMState *env, const ARMCPRegInfo *ri,
4468 uint64_t value)
4470 /* Invalidate by VA, EL1&0 (AArch64 version).
4471 * Currently handles all of VAE1, VAAE1, VAALE1 and VALE1,
4472 * since we don't support flush-for-specific-ASID-only or
4473 * flush-last-level-only.
4475 CPUState *cs = env_cpu(env);
4476 int mask = vae1_tlbmask(env);
4477 uint64_t pageaddr = sextract64(value << 12, 0, 56);
4478 int bits = vae1_tlbbits(env, pageaddr);
4480 if (tlb_force_broadcast(env)) {
4481 tlb_flush_page_bits_by_mmuidx_all_cpus_synced(cs, pageaddr, mask, bits);
4482 } else {
4483 tlb_flush_page_bits_by_mmuidx(cs, pageaddr, mask, bits);
4487 static void tlbi_aa64_vae2is_write(CPUARMState *env, const ARMCPRegInfo *ri,
4488 uint64_t value)
4490 CPUState *cs = env_cpu(env);
4491 uint64_t pageaddr = sextract64(value << 12, 0, 56);
4492 bool secure = arm_is_secure_below_el3(env);
4493 int mask = secure ? ARMMMUIdxBit_SE2 : ARMMMUIdxBit_E2;
4494 int bits = tlbbits_for_regime(env, secure ? ARMMMUIdx_SE2 : ARMMMUIdx_E2,
4495 pageaddr);
4497 tlb_flush_page_bits_by_mmuidx_all_cpus_synced(cs, pageaddr, mask, bits);
4500 static void tlbi_aa64_vae3is_write(CPUARMState *env, const ARMCPRegInfo *ri,
4501 uint64_t value)
4503 CPUState *cs = env_cpu(env);
4504 uint64_t pageaddr = sextract64(value << 12, 0, 56);
4505 int bits = tlbbits_for_regime(env, ARMMMUIdx_SE3, pageaddr);
4507 tlb_flush_page_bits_by_mmuidx_all_cpus_synced(cs, pageaddr,
4508 ARMMMUIdxBit_SE3, bits);
4511 #ifdef TARGET_AARCH64
4512 static uint64_t tlbi_aa64_range_get_length(CPUARMState *env,
4513 uint64_t value)
4515 unsigned int page_shift;
4516 unsigned int page_size_granule;
4517 uint64_t num;
4518 uint64_t scale;
4519 uint64_t exponent;
4520 uint64_t length;
4522 num = extract64(value, 39, 5);
4523 scale = extract64(value, 44, 2);
4524 page_size_granule = extract64(value, 46, 2);
4526 if (page_size_granule == 0) {
4527 qemu_log_mask(LOG_GUEST_ERROR, "Invalid page size granule %d\n",
4528 page_size_granule);
4529 return 0;
4532 page_shift = (page_size_granule - 1) * 2 + 12;
4534 exponent = (5 * scale) + 1;
4535 length = (num + 1) << (exponent + page_shift);
4537 return length;
4540 static uint64_t tlbi_aa64_range_get_base(CPUARMState *env, uint64_t value,
4541 bool two_ranges)
4543 /* TODO: ARMv8.7 FEAT_LPA2 */
4544 uint64_t pageaddr;
4546 if (two_ranges) {
4547 pageaddr = sextract64(value, 0, 37) << TARGET_PAGE_BITS;
4548 } else {
4549 pageaddr = extract64(value, 0, 37) << TARGET_PAGE_BITS;
4552 return pageaddr;
4555 static void do_rvae_write(CPUARMState *env, uint64_t value,
4556 int idxmap, bool synced)
4558 ARMMMUIdx one_idx = ARM_MMU_IDX_A | ctz32(idxmap);
4559 bool two_ranges = regime_has_2_ranges(one_idx);
4560 uint64_t baseaddr, length;
4561 int bits;
4563 baseaddr = tlbi_aa64_range_get_base(env, value, two_ranges);
4564 length = tlbi_aa64_range_get_length(env, value);
4565 bits = tlbbits_for_regime(env, one_idx, baseaddr);
4567 if (synced) {
4568 tlb_flush_range_by_mmuidx_all_cpus_synced(env_cpu(env),
4569 baseaddr,
4570 length,
4571 idxmap,
4572 bits);
4573 } else {
4574 tlb_flush_range_by_mmuidx(env_cpu(env), baseaddr,
4575 length, idxmap, bits);
4579 static void tlbi_aa64_rvae1_write(CPUARMState *env,
4580 const ARMCPRegInfo *ri,
4581 uint64_t value)
4584 * Invalidate by VA range, EL1&0.
4585 * Currently handles all of RVAE1, RVAAE1, RVAALE1 and RVALE1,
4586 * since we don't support flush-for-specific-ASID-only or
4587 * flush-last-level-only.
4590 do_rvae_write(env, value, vae1_tlbmask(env),
4591 tlb_force_broadcast(env));
4594 static void tlbi_aa64_rvae1is_write(CPUARMState *env,
4595 const ARMCPRegInfo *ri,
4596 uint64_t value)
4599 * Invalidate by VA range, Inner/Outer Shareable EL1&0.
4600 * Currently handles all of RVAE1IS, RVAE1OS, RVAAE1IS, RVAAE1OS,
4601 * RVAALE1IS, RVAALE1OS, RVALE1IS and RVALE1OS, since we don't support
4602 * flush-for-specific-ASID-only, flush-last-level-only or inner/outer
4603 * shareable specific flushes.
4606 do_rvae_write(env, value, vae1_tlbmask(env), true);
4609 static int vae2_tlbmask(CPUARMState *env)
4611 return (arm_is_secure_below_el3(env)
4612 ? ARMMMUIdxBit_SE2 : ARMMMUIdxBit_E2);
4615 static void tlbi_aa64_rvae2_write(CPUARMState *env,
4616 const ARMCPRegInfo *ri,
4617 uint64_t value)
4620 * Invalidate by VA range, EL2.
4621 * Currently handles all of RVAE2 and RVALE2,
4622 * since we don't support flush-for-specific-ASID-only or
4623 * flush-last-level-only.
4626 do_rvae_write(env, value, vae2_tlbmask(env),
4627 tlb_force_broadcast(env));
4632 static void tlbi_aa64_rvae2is_write(CPUARMState *env,
4633 const ARMCPRegInfo *ri,
4634 uint64_t value)
4637 * Invalidate by VA range, Inner/Outer Shareable, EL2.
4638 * Currently handles all of RVAE2IS, RVAE2OS, RVALE2IS and RVALE2OS,
4639 * since we don't support flush-for-specific-ASID-only,
4640 * flush-last-level-only or inner/outer shareable specific flushes.
4643 do_rvae_write(env, value, vae2_tlbmask(env), true);
4647 static void tlbi_aa64_rvae3_write(CPUARMState *env,
4648 const ARMCPRegInfo *ri,
4649 uint64_t value)
4652 * Invalidate by VA range, EL3.
4653 * Currently handles all of RVAE3 and RVALE3,
4654 * since we don't support flush-for-specific-ASID-only or
4655 * flush-last-level-only.
4658 do_rvae_write(env, value, ARMMMUIdxBit_SE3,
4659 tlb_force_broadcast(env));
4662 static void tlbi_aa64_rvae3is_write(CPUARMState *env,
4663 const ARMCPRegInfo *ri,
4664 uint64_t value)
4667 * Invalidate by VA range, EL3, Inner/Outer Shareable.
4668 * Currently handles all of RVAE3IS, RVAE3OS, RVALE3IS and RVALE3OS,
4669 * since we don't support flush-for-specific-ASID-only,
4670 * flush-last-level-only or inner/outer specific flushes.
4673 do_rvae_write(env, value, ARMMMUIdxBit_SE3, true);
4675 #endif
4677 static CPAccessResult aa64_zva_access(CPUARMState *env, const ARMCPRegInfo *ri,
4678 bool isread)
4680 int cur_el = arm_current_el(env);
4682 if (cur_el < 2) {
4683 uint64_t hcr = arm_hcr_el2_eff(env);
4685 if (cur_el == 0) {
4686 if ((hcr & (HCR_E2H | HCR_TGE)) == (HCR_E2H | HCR_TGE)) {
4687 if (!(env->cp15.sctlr_el[2] & SCTLR_DZE)) {
4688 return CP_ACCESS_TRAP_EL2;
4690 } else {
4691 if (!(env->cp15.sctlr_el[1] & SCTLR_DZE)) {
4692 return CP_ACCESS_TRAP;
4694 if (hcr & HCR_TDZ) {
4695 return CP_ACCESS_TRAP_EL2;
4698 } else if (hcr & HCR_TDZ) {
4699 return CP_ACCESS_TRAP_EL2;
4702 return CP_ACCESS_OK;
4705 static uint64_t aa64_dczid_read(CPUARMState *env, const ARMCPRegInfo *ri)
4707 ARMCPU *cpu = env_archcpu(env);
4708 int dzp_bit = 1 << 4;
4710 /* DZP indicates whether DC ZVA access is allowed */
4711 if (aa64_zva_access(env, NULL, false) == CP_ACCESS_OK) {
4712 dzp_bit = 0;
4714 return cpu->dcz_blocksize | dzp_bit;
4717 static CPAccessResult sp_el0_access(CPUARMState *env, const ARMCPRegInfo *ri,
4718 bool isread)
4720 if (!(env->pstate & PSTATE_SP)) {
4721 /* Access to SP_EL0 is undefined if it's being used as
4722 * the stack pointer.
4724 return CP_ACCESS_TRAP_UNCATEGORIZED;
4726 return CP_ACCESS_OK;
4729 static uint64_t spsel_read(CPUARMState *env, const ARMCPRegInfo *ri)
4731 return env->pstate & PSTATE_SP;
4734 static void spsel_write(CPUARMState *env, const ARMCPRegInfo *ri, uint64_t val)
4736 update_spsel(env, val);
4739 static void sctlr_write(CPUARMState *env, const ARMCPRegInfo *ri,
4740 uint64_t value)
4742 ARMCPU *cpu = env_archcpu(env);
4744 if (arm_feature(env, ARM_FEATURE_PMSA) && !cpu->has_mpu) {
4745 /* M bit is RAZ/WI for PMSA with no MPU implemented */
4746 value &= ~SCTLR_M;
4749 /* ??? Lots of these bits are not implemented. */
4751 if (ri->state == ARM_CP_STATE_AA64 && !cpu_isar_feature(aa64_mte, cpu)) {
4752 if (ri->opc1 == 6) { /* SCTLR_EL3 */
4753 value &= ~(SCTLR_ITFSB | SCTLR_TCF | SCTLR_ATA);
4754 } else {
4755 value &= ~(SCTLR_ITFSB | SCTLR_TCF0 | SCTLR_TCF |
4756 SCTLR_ATA0 | SCTLR_ATA);
4760 if (raw_read(env, ri) == value) {
4761 /* Skip the TLB flush if nothing actually changed; Linux likes
4762 * to do a lot of pointless SCTLR writes.
4764 return;
4767 raw_write(env, ri, value);
4769 /* This may enable/disable the MMU, so do a TLB flush. */
4770 tlb_flush(CPU(cpu));
4772 if (ri->type & ARM_CP_SUPPRESS_TB_END) {
4774 * Normally we would always end the TB on an SCTLR write; see the
4775 * comment in ARMCPRegInfo sctlr initialization below for why Xscale
4776 * is special. Setting ARM_CP_SUPPRESS_TB_END also stops the rebuild
4777 * of hflags from the translator, so do it here.
4779 arm_rebuild_hflags(env);
4783 static CPAccessResult fpexc32_access(CPUARMState *env, const ARMCPRegInfo *ri,
4784 bool isread)
4786 if ((env->cp15.cptr_el[2] & CPTR_TFP) && arm_current_el(env) == 2) {
4787 return CP_ACCESS_TRAP_FP_EL2;
4789 if (env->cp15.cptr_el[3] & CPTR_TFP) {
4790 return CP_ACCESS_TRAP_FP_EL3;
4792 return CP_ACCESS_OK;
4795 static void sdcr_write(CPUARMState *env, const ARMCPRegInfo *ri,
4796 uint64_t value)
4798 env->cp15.mdcr_el3 = value & SDCR_VALID_MASK;
4801 static const ARMCPRegInfo v8_cp_reginfo[] = {
4802 /* Minimal set of EL0-visible registers. This will need to be expanded
4803 * significantly for system emulation of AArch64 CPUs.
4805 { .name = "NZCV", .state = ARM_CP_STATE_AA64,
4806 .opc0 = 3, .opc1 = 3, .opc2 = 0, .crn = 4, .crm = 2,
4807 .access = PL0_RW, .type = ARM_CP_NZCV },
4808 { .name = "DAIF", .state = ARM_CP_STATE_AA64,
4809 .opc0 = 3, .opc1 = 3, .opc2 = 1, .crn = 4, .crm = 2,
4810 .type = ARM_CP_NO_RAW,
4811 .access = PL0_RW, .accessfn = aa64_daif_access,
4812 .fieldoffset = offsetof(CPUARMState, daif),
4813 .writefn = aa64_daif_write, .resetfn = arm_cp_reset_ignore },
4814 { .name = "FPCR", .state = ARM_CP_STATE_AA64,
4815 .opc0 = 3, .opc1 = 3, .opc2 = 0, .crn = 4, .crm = 4,
4816 .access = PL0_RW, .type = ARM_CP_FPU | ARM_CP_SUPPRESS_TB_END,
4817 .readfn = aa64_fpcr_read, .writefn = aa64_fpcr_write },
4818 { .name = "FPSR", .state = ARM_CP_STATE_AA64,
4819 .opc0 = 3, .opc1 = 3, .opc2 = 1, .crn = 4, .crm = 4,
4820 .access = PL0_RW, .type = ARM_CP_FPU | ARM_CP_SUPPRESS_TB_END,
4821 .readfn = aa64_fpsr_read, .writefn = aa64_fpsr_write },
4822 { .name = "DCZID_EL0", .state = ARM_CP_STATE_AA64,
4823 .opc0 = 3, .opc1 = 3, .opc2 = 7, .crn = 0, .crm = 0,
4824 .access = PL0_R, .type = ARM_CP_NO_RAW,
4825 .readfn = aa64_dczid_read },
4826 { .name = "DC_ZVA", .state = ARM_CP_STATE_AA64,
4827 .opc0 = 1, .opc1 = 3, .crn = 7, .crm = 4, .opc2 = 1,
4828 .access = PL0_W, .type = ARM_CP_DC_ZVA,
4829 #ifndef CONFIG_USER_ONLY
4830 /* Avoid overhead of an access check that always passes in user-mode */
4831 .accessfn = aa64_zva_access,
4832 #endif
4834 { .name = "CURRENTEL", .state = ARM_CP_STATE_AA64,
4835 .opc0 = 3, .opc1 = 0, .opc2 = 2, .crn = 4, .crm = 2,
4836 .access = PL1_R, .type = ARM_CP_CURRENTEL },
4837 /* Cache ops: all NOPs since we don't emulate caches */
4838 { .name = "IC_IALLUIS", .state = ARM_CP_STATE_AA64,
4839 .opc0 = 1, .opc1 = 0, .crn = 7, .crm = 1, .opc2 = 0,
4840 .access = PL1_W, .type = ARM_CP_NOP,
4841 .accessfn = aa64_cacheop_pou_access },
4842 { .name = "IC_IALLU", .state = ARM_CP_STATE_AA64,
4843 .opc0 = 1, .opc1 = 0, .crn = 7, .crm = 5, .opc2 = 0,
4844 .access = PL1_W, .type = ARM_CP_NOP,
4845 .accessfn = aa64_cacheop_pou_access },
4846 { .name = "IC_IVAU", .state = ARM_CP_STATE_AA64,
4847 .opc0 = 1, .opc1 = 3, .crn = 7, .crm = 5, .opc2 = 1,
4848 .access = PL0_W, .type = ARM_CP_NOP,
4849 .accessfn = aa64_cacheop_pou_access },
4850 { .name = "DC_IVAC", .state = ARM_CP_STATE_AA64,
4851 .opc0 = 1, .opc1 = 0, .crn = 7, .crm = 6, .opc2 = 1,
4852 .access = PL1_W, .accessfn = aa64_cacheop_poc_access,
4853 .type = ARM_CP_NOP },
4854 { .name = "DC_ISW", .state = ARM_CP_STATE_AA64,
4855 .opc0 = 1, .opc1 = 0, .crn = 7, .crm = 6, .opc2 = 2,
4856 .access = PL1_W, .accessfn = access_tsw, .type = ARM_CP_NOP },
4857 { .name = "DC_CVAC", .state = ARM_CP_STATE_AA64,
4858 .opc0 = 1, .opc1 = 3, .crn = 7, .crm = 10, .opc2 = 1,
4859 .access = PL0_W, .type = ARM_CP_NOP,
4860 .accessfn = aa64_cacheop_poc_access },
4861 { .name = "DC_CSW", .state = ARM_CP_STATE_AA64,
4862 .opc0 = 1, .opc1 = 0, .crn = 7, .crm = 10, .opc2 = 2,
4863 .access = PL1_W, .accessfn = access_tsw, .type = ARM_CP_NOP },
4864 { .name = "DC_CVAU", .state = ARM_CP_STATE_AA64,
4865 .opc0 = 1, .opc1 = 3, .crn = 7, .crm = 11, .opc2 = 1,
4866 .access = PL0_W, .type = ARM_CP_NOP,
4867 .accessfn = aa64_cacheop_pou_access },
4868 { .name = "DC_CIVAC", .state = ARM_CP_STATE_AA64,
4869 .opc0 = 1, .opc1 = 3, .crn = 7, .crm = 14, .opc2 = 1,
4870 .access = PL0_W, .type = ARM_CP_NOP,
4871 .accessfn = aa64_cacheop_poc_access },
4872 { .name = "DC_CISW", .state = ARM_CP_STATE_AA64,
4873 .opc0 = 1, .opc1 = 0, .crn = 7, .crm = 14, .opc2 = 2,
4874 .access = PL1_W, .accessfn = access_tsw, .type = ARM_CP_NOP },
4875 /* TLBI operations */
4876 { .name = "TLBI_VMALLE1IS", .state = ARM_CP_STATE_AA64,
4877 .opc0 = 1, .opc1 = 0, .crn = 8, .crm = 3, .opc2 = 0,
4878 .access = PL1_W, .accessfn = access_ttlb, .type = ARM_CP_NO_RAW,
4879 .writefn = tlbi_aa64_vmalle1is_write },
4880 { .name = "TLBI_VAE1IS", .state = ARM_CP_STATE_AA64,
4881 .opc0 = 1, .opc1 = 0, .crn = 8, .crm = 3, .opc2 = 1,
4882 .access = PL1_W, .accessfn = access_ttlb, .type = ARM_CP_NO_RAW,
4883 .writefn = tlbi_aa64_vae1is_write },
4884 { .name = "TLBI_ASIDE1IS", .state = ARM_CP_STATE_AA64,
4885 .opc0 = 1, .opc1 = 0, .crn = 8, .crm = 3, .opc2 = 2,
4886 .access = PL1_W, .accessfn = access_ttlb, .type = ARM_CP_NO_RAW,
4887 .writefn = tlbi_aa64_vmalle1is_write },
4888 { .name = "TLBI_VAAE1IS", .state = ARM_CP_STATE_AA64,
4889 .opc0 = 1, .opc1 = 0, .crn = 8, .crm = 3, .opc2 = 3,
4890 .access = PL1_W, .accessfn = access_ttlb, .type = ARM_CP_NO_RAW,
4891 .writefn = tlbi_aa64_vae1is_write },
4892 { .name = "TLBI_VALE1IS", .state = ARM_CP_STATE_AA64,
4893 .opc0 = 1, .opc1 = 0, .crn = 8, .crm = 3, .opc2 = 5,
4894 .access = PL1_W, .accessfn = access_ttlb, .type = ARM_CP_NO_RAW,
4895 .writefn = tlbi_aa64_vae1is_write },
4896 { .name = "TLBI_VAALE1IS", .state = ARM_CP_STATE_AA64,
4897 .opc0 = 1, .opc1 = 0, .crn = 8, .crm = 3, .opc2 = 7,
4898 .access = PL1_W, .accessfn = access_ttlb, .type = ARM_CP_NO_RAW,
4899 .writefn = tlbi_aa64_vae1is_write },
4900 { .name = "TLBI_VMALLE1", .state = ARM_CP_STATE_AA64,
4901 .opc0 = 1, .opc1 = 0, .crn = 8, .crm = 7, .opc2 = 0,
4902 .access = PL1_W, .accessfn = access_ttlb, .type = ARM_CP_NO_RAW,
4903 .writefn = tlbi_aa64_vmalle1_write },
4904 { .name = "TLBI_VAE1", .state = ARM_CP_STATE_AA64,
4905 .opc0 = 1, .opc1 = 0, .crn = 8, .crm = 7, .opc2 = 1,
4906 .access = PL1_W, .accessfn = access_ttlb, .type = ARM_CP_NO_RAW,
4907 .writefn = tlbi_aa64_vae1_write },
4908 { .name = "TLBI_ASIDE1", .state = ARM_CP_STATE_AA64,
4909 .opc0 = 1, .opc1 = 0, .crn = 8, .crm = 7, .opc2 = 2,
4910 .access = PL1_W, .accessfn = access_ttlb, .type = ARM_CP_NO_RAW,
4911 .writefn = tlbi_aa64_vmalle1_write },
4912 { .name = "TLBI_VAAE1", .state = ARM_CP_STATE_AA64,
4913 .opc0 = 1, .opc1 = 0, .crn = 8, .crm = 7, .opc2 = 3,
4914 .access = PL1_W, .accessfn = access_ttlb, .type = ARM_CP_NO_RAW,
4915 .writefn = tlbi_aa64_vae1_write },
4916 { .name = "TLBI_VALE1", .state = ARM_CP_STATE_AA64,
4917 .opc0 = 1, .opc1 = 0, .crn = 8, .crm = 7, .opc2 = 5,
4918 .access = PL1_W, .accessfn = access_ttlb, .type = ARM_CP_NO_RAW,
4919 .writefn = tlbi_aa64_vae1_write },
4920 { .name = "TLBI_VAALE1", .state = ARM_CP_STATE_AA64,
4921 .opc0 = 1, .opc1 = 0, .crn = 8, .crm = 7, .opc2 = 7,
4922 .access = PL1_W, .accessfn = access_ttlb, .type = ARM_CP_NO_RAW,
4923 .writefn = tlbi_aa64_vae1_write },
4924 { .name = "TLBI_IPAS2E1IS", .state = ARM_CP_STATE_AA64,
4925 .opc0 = 1, .opc1 = 4, .crn = 8, .crm = 0, .opc2 = 1,
4926 .access = PL2_W, .type = ARM_CP_NOP },
4927 { .name = "TLBI_IPAS2LE1IS", .state = ARM_CP_STATE_AA64,
4928 .opc0 = 1, .opc1 = 4, .crn = 8, .crm = 0, .opc2 = 5,
4929 .access = PL2_W, .type = ARM_CP_NOP },
4930 { .name = "TLBI_ALLE1IS", .state = ARM_CP_STATE_AA64,
4931 .opc0 = 1, .opc1 = 4, .crn = 8, .crm = 3, .opc2 = 4,
4932 .access = PL2_W, .type = ARM_CP_NO_RAW,
4933 .writefn = tlbi_aa64_alle1is_write },
4934 { .name = "TLBI_VMALLS12E1IS", .state = ARM_CP_STATE_AA64,
4935 .opc0 = 1, .opc1 = 4, .crn = 8, .crm = 3, .opc2 = 6,
4936 .access = PL2_W, .type = ARM_CP_NO_RAW,
4937 .writefn = tlbi_aa64_alle1is_write },
4938 { .name = "TLBI_IPAS2E1", .state = ARM_CP_STATE_AA64,
4939 .opc0 = 1, .opc1 = 4, .crn = 8, .crm = 4, .opc2 = 1,
4940 .access = PL2_W, .type = ARM_CP_NOP },
4941 { .name = "TLBI_IPAS2LE1", .state = ARM_CP_STATE_AA64,
4942 .opc0 = 1, .opc1 = 4, .crn = 8, .crm = 4, .opc2 = 5,
4943 .access = PL2_W, .type = ARM_CP_NOP },
4944 { .name = "TLBI_ALLE1", .state = ARM_CP_STATE_AA64,
4945 .opc0 = 1, .opc1 = 4, .crn = 8, .crm = 7, .opc2 = 4,
4946 .access = PL2_W, .type = ARM_CP_NO_RAW,
4947 .writefn = tlbi_aa64_alle1_write },
4948 { .name = "TLBI_VMALLS12E1", .state = ARM_CP_STATE_AA64,
4949 .opc0 = 1, .opc1 = 4, .crn = 8, .crm = 7, .opc2 = 6,
4950 .access = PL2_W, .type = ARM_CP_NO_RAW,
4951 .writefn = tlbi_aa64_alle1is_write },
4952 #ifndef CONFIG_USER_ONLY
4953 /* 64 bit address translation operations */
4954 { .name = "AT_S1E1R", .state = ARM_CP_STATE_AA64,
4955 .opc0 = 1, .opc1 = 0, .crn = 7, .crm = 8, .opc2 = 0,
4956 .access = PL1_W, .type = ARM_CP_NO_RAW | ARM_CP_RAISES_EXC,
4957 .writefn = ats_write64 },
4958 { .name = "AT_S1E1W", .state = ARM_CP_STATE_AA64,
4959 .opc0 = 1, .opc1 = 0, .crn = 7, .crm = 8, .opc2 = 1,
4960 .access = PL1_W, .type = ARM_CP_NO_RAW | ARM_CP_RAISES_EXC,
4961 .writefn = ats_write64 },
4962 { .name = "AT_S1E0R", .state = ARM_CP_STATE_AA64,
4963 .opc0 = 1, .opc1 = 0, .crn = 7, .crm = 8, .opc2 = 2,
4964 .access = PL1_W, .type = ARM_CP_NO_RAW | ARM_CP_RAISES_EXC,
4965 .writefn = ats_write64 },
4966 { .name = "AT_S1E0W", .state = ARM_CP_STATE_AA64,
4967 .opc0 = 1, .opc1 = 0, .crn = 7, .crm = 8, .opc2 = 3,
4968 .access = PL1_W, .type = ARM_CP_NO_RAW | ARM_CP_RAISES_EXC,
4969 .writefn = ats_write64 },
4970 { .name = "AT_S12E1R", .state = ARM_CP_STATE_AA64,
4971 .opc0 = 1, .opc1 = 4, .crn = 7, .crm = 8, .opc2 = 4,
4972 .access = PL2_W, .type = ARM_CP_NO_RAW | ARM_CP_RAISES_EXC,
4973 .writefn = ats_write64 },
4974 { .name = "AT_S12E1W", .state = ARM_CP_STATE_AA64,
4975 .opc0 = 1, .opc1 = 4, .crn = 7, .crm = 8, .opc2 = 5,
4976 .access = PL2_W, .type = ARM_CP_NO_RAW | ARM_CP_RAISES_EXC,
4977 .writefn = ats_write64 },
4978 { .name = "AT_S12E0R", .state = ARM_CP_STATE_AA64,
4979 .opc0 = 1, .opc1 = 4, .crn = 7, .crm = 8, .opc2 = 6,
4980 .access = PL2_W, .type = ARM_CP_NO_RAW | ARM_CP_RAISES_EXC,
4981 .writefn = ats_write64 },
4982 { .name = "AT_S12E0W", .state = ARM_CP_STATE_AA64,
4983 .opc0 = 1, .opc1 = 4, .crn = 7, .crm = 8, .opc2 = 7,
4984 .access = PL2_W, .type = ARM_CP_NO_RAW | ARM_CP_RAISES_EXC,
4985 .writefn = ats_write64 },
4986 /* AT S1E2* are elsewhere as they UNDEF from EL3 if EL2 is not present */
4987 { .name = "AT_S1E3R", .state = ARM_CP_STATE_AA64,
4988 .opc0 = 1, .opc1 = 6, .crn = 7, .crm = 8, .opc2 = 0,
4989 .access = PL3_W, .type = ARM_CP_NO_RAW | ARM_CP_RAISES_EXC,
4990 .writefn = ats_write64 },
4991 { .name = "AT_S1E3W", .state = ARM_CP_STATE_AA64,
4992 .opc0 = 1, .opc1 = 6, .crn = 7, .crm = 8, .opc2 = 1,
4993 .access = PL3_W, .type = ARM_CP_NO_RAW | ARM_CP_RAISES_EXC,
4994 .writefn = ats_write64 },
4995 { .name = "PAR_EL1", .state = ARM_CP_STATE_AA64,
4996 .type = ARM_CP_ALIAS,
4997 .opc0 = 3, .opc1 = 0, .crn = 7, .crm = 4, .opc2 = 0,
4998 .access = PL1_RW, .resetvalue = 0,
4999 .fieldoffset = offsetof(CPUARMState, cp15.par_el[1]),
5000 .writefn = par_write },
5001 #endif
5002 /* TLB invalidate last level of translation table walk */
5003 { .name = "TLBIMVALIS", .cp = 15, .opc1 = 0, .crn = 8, .crm = 3, .opc2 = 5,
5004 .type = ARM_CP_NO_RAW, .access = PL1_W, .accessfn = access_ttlb,
5005 .writefn = tlbimva_is_write },
5006 { .name = "TLBIMVAALIS", .cp = 15, .opc1 = 0, .crn = 8, .crm = 3, .opc2 = 7,
5007 .type = ARM_CP_NO_RAW, .access = PL1_W, .accessfn = access_ttlb,
5008 .writefn = tlbimvaa_is_write },
5009 { .name = "TLBIMVAL", .cp = 15, .opc1 = 0, .crn = 8, .crm = 7, .opc2 = 5,
5010 .type = ARM_CP_NO_RAW, .access = PL1_W, .accessfn = access_ttlb,
5011 .writefn = tlbimva_write },
5012 { .name = "TLBIMVAAL", .cp = 15, .opc1 = 0, .crn = 8, .crm = 7, .opc2 = 7,
5013 .type = ARM_CP_NO_RAW, .access = PL1_W, .accessfn = access_ttlb,
5014 .writefn = tlbimvaa_write },
5015 { .name = "TLBIMVALH", .cp = 15, .opc1 = 4, .crn = 8, .crm = 7, .opc2 = 5,
5016 .type = ARM_CP_NO_RAW, .access = PL2_W,
5017 .writefn = tlbimva_hyp_write },
5018 { .name = "TLBIMVALHIS",
5019 .cp = 15, .opc1 = 4, .crn = 8, .crm = 3, .opc2 = 5,
5020 .type = ARM_CP_NO_RAW, .access = PL2_W,
5021 .writefn = tlbimva_hyp_is_write },
5022 { .name = "TLBIIPAS2",
5023 .cp = 15, .opc1 = 4, .crn = 8, .crm = 4, .opc2 = 1,
5024 .type = ARM_CP_NOP, .access = PL2_W },
5025 { .name = "TLBIIPAS2IS",
5026 .cp = 15, .opc1 = 4, .crn = 8, .crm = 0, .opc2 = 1,
5027 .type = ARM_CP_NOP, .access = PL2_W },
5028 { .name = "TLBIIPAS2L",
5029 .cp = 15, .opc1 = 4, .crn = 8, .crm = 4, .opc2 = 5,
5030 .type = ARM_CP_NOP, .access = PL2_W },
5031 { .name = "TLBIIPAS2LIS",
5032 .cp = 15, .opc1 = 4, .crn = 8, .crm = 0, .opc2 = 5,
5033 .type = ARM_CP_NOP, .access = PL2_W },
5034 /* 32 bit cache operations */
5035 { .name = "ICIALLUIS", .cp = 15, .opc1 = 0, .crn = 7, .crm = 1, .opc2 = 0,
5036 .type = ARM_CP_NOP, .access = PL1_W, .accessfn = aa64_cacheop_pou_access },
5037 { .name = "BPIALLUIS", .cp = 15, .opc1 = 0, .crn = 7, .crm = 1, .opc2 = 6,
5038 .type = ARM_CP_NOP, .access = PL1_W },
5039 { .name = "ICIALLU", .cp = 15, .opc1 = 0, .crn = 7, .crm = 5, .opc2 = 0,
5040 .type = ARM_CP_NOP, .access = PL1_W, .accessfn = aa64_cacheop_pou_access },
5041 { .name = "ICIMVAU", .cp = 15, .opc1 = 0, .crn = 7, .crm = 5, .opc2 = 1,
5042 .type = ARM_CP_NOP, .access = PL1_W, .accessfn = aa64_cacheop_pou_access },
5043 { .name = "BPIALL", .cp = 15, .opc1 = 0, .crn = 7, .crm = 5, .opc2 = 6,
5044 .type = ARM_CP_NOP, .access = PL1_W },
5045 { .name = "BPIMVA", .cp = 15, .opc1 = 0, .crn = 7, .crm = 5, .opc2 = 7,
5046 .type = ARM_CP_NOP, .access = PL1_W },
5047 { .name = "DCIMVAC", .cp = 15, .opc1 = 0, .crn = 7, .crm = 6, .opc2 = 1,
5048 .type = ARM_CP_NOP, .access = PL1_W, .accessfn = aa64_cacheop_poc_access },
5049 { .name = "DCISW", .cp = 15, .opc1 = 0, .crn = 7, .crm = 6, .opc2 = 2,
5050 .type = ARM_CP_NOP, .access = PL1_W, .accessfn = access_tsw },
5051 { .name = "DCCMVAC", .cp = 15, .opc1 = 0, .crn = 7, .crm = 10, .opc2 = 1,
5052 .type = ARM_CP_NOP, .access = PL1_W, .accessfn = aa64_cacheop_poc_access },
5053 { .name = "DCCSW", .cp = 15, .opc1 = 0, .crn = 7, .crm = 10, .opc2 = 2,
5054 .type = ARM_CP_NOP, .access = PL1_W, .accessfn = access_tsw },
5055 { .name = "DCCMVAU", .cp = 15, .opc1 = 0, .crn = 7, .crm = 11, .opc2 = 1,
5056 .type = ARM_CP_NOP, .access = PL1_W, .accessfn = aa64_cacheop_pou_access },
5057 { .name = "DCCIMVAC", .cp = 15, .opc1 = 0, .crn = 7, .crm = 14, .opc2 = 1,
5058 .type = ARM_CP_NOP, .access = PL1_W, .accessfn = aa64_cacheop_poc_access },
5059 { .name = "DCCISW", .cp = 15, .opc1 = 0, .crn = 7, .crm = 14, .opc2 = 2,
5060 .type = ARM_CP_NOP, .access = PL1_W, .accessfn = access_tsw },
5061 /* MMU Domain access control / MPU write buffer control */
5062 { .name = "DACR", .cp = 15, .opc1 = 0, .crn = 3, .crm = 0, .opc2 = 0,
5063 .access = PL1_RW, .accessfn = access_tvm_trvm, .resetvalue = 0,
5064 .writefn = dacr_write, .raw_writefn = raw_write,
5065 .bank_fieldoffsets = { offsetoflow32(CPUARMState, cp15.dacr_s),
5066 offsetoflow32(CPUARMState, cp15.dacr_ns) } },
5067 { .name = "ELR_EL1", .state = ARM_CP_STATE_AA64,
5068 .type = ARM_CP_ALIAS,
5069 .opc0 = 3, .opc1 = 0, .crn = 4, .crm = 0, .opc2 = 1,
5070 .access = PL1_RW,
5071 .fieldoffset = offsetof(CPUARMState, elr_el[1]) },
5072 { .name = "SPSR_EL1", .state = ARM_CP_STATE_AA64,
5073 .type = ARM_CP_ALIAS,
5074 .opc0 = 3, .opc1 = 0, .crn = 4, .crm = 0, .opc2 = 0,
5075 .access = PL1_RW,
5076 .fieldoffset = offsetof(CPUARMState, banked_spsr[BANK_SVC]) },
5077 /* We rely on the access checks not allowing the guest to write to the
5078 * state field when SPSel indicates that it's being used as the stack
5079 * pointer.
5081 { .name = "SP_EL0", .state = ARM_CP_STATE_AA64,
5082 .opc0 = 3, .opc1 = 0, .crn = 4, .crm = 1, .opc2 = 0,
5083 .access = PL1_RW, .accessfn = sp_el0_access,
5084 .type = ARM_CP_ALIAS,
5085 .fieldoffset = offsetof(CPUARMState, sp_el[0]) },
5086 { .name = "SP_EL1", .state = ARM_CP_STATE_AA64,
5087 .opc0 = 3, .opc1 = 4, .crn = 4, .crm = 1, .opc2 = 0,
5088 .access = PL2_RW, .type = ARM_CP_ALIAS,
5089 .fieldoffset = offsetof(CPUARMState, sp_el[1]) },
5090 { .name = "SPSel", .state = ARM_CP_STATE_AA64,
5091 .opc0 = 3, .opc1 = 0, .crn = 4, .crm = 2, .opc2 = 0,
5092 .type = ARM_CP_NO_RAW,
5093 .access = PL1_RW, .readfn = spsel_read, .writefn = spsel_write },
5094 { .name = "FPEXC32_EL2", .state = ARM_CP_STATE_AA64,
5095 .opc0 = 3, .opc1 = 4, .crn = 5, .crm = 3, .opc2 = 0,
5096 .type = ARM_CP_ALIAS,
5097 .fieldoffset = offsetof(CPUARMState, vfp.xregs[ARM_VFP_FPEXC]),
5098 .access = PL2_RW, .accessfn = fpexc32_access },
5099 { .name = "DACR32_EL2", .state = ARM_CP_STATE_AA64,
5100 .opc0 = 3, .opc1 = 4, .crn = 3, .crm = 0, .opc2 = 0,
5101 .access = PL2_RW, .resetvalue = 0,
5102 .writefn = dacr_write, .raw_writefn = raw_write,
5103 .fieldoffset = offsetof(CPUARMState, cp15.dacr32_el2) },
5104 { .name = "IFSR32_EL2", .state = ARM_CP_STATE_AA64,
5105 .opc0 = 3, .opc1 = 4, .crn = 5, .crm = 0, .opc2 = 1,
5106 .access = PL2_RW, .resetvalue = 0,
5107 .fieldoffset = offsetof(CPUARMState, cp15.ifsr32_el2) },
5108 { .name = "SPSR_IRQ", .state = ARM_CP_STATE_AA64,
5109 .type = ARM_CP_ALIAS,
5110 .opc0 = 3, .opc1 = 4, .crn = 4, .crm = 3, .opc2 = 0,
5111 .access = PL2_RW,
5112 .fieldoffset = offsetof(CPUARMState, banked_spsr[BANK_IRQ]) },
5113 { .name = "SPSR_ABT", .state = ARM_CP_STATE_AA64,
5114 .type = ARM_CP_ALIAS,
5115 .opc0 = 3, .opc1 = 4, .crn = 4, .crm = 3, .opc2 = 1,
5116 .access = PL2_RW,
5117 .fieldoffset = offsetof(CPUARMState, banked_spsr[BANK_ABT]) },
5118 { .name = "SPSR_UND", .state = ARM_CP_STATE_AA64,
5119 .type = ARM_CP_ALIAS,
5120 .opc0 = 3, .opc1 = 4, .crn = 4, .crm = 3, .opc2 = 2,
5121 .access = PL2_RW,
5122 .fieldoffset = offsetof(CPUARMState, banked_spsr[BANK_UND]) },
5123 { .name = "SPSR_FIQ", .state = ARM_CP_STATE_AA64,
5124 .type = ARM_CP_ALIAS,
5125 .opc0 = 3, .opc1 = 4, .crn = 4, .crm = 3, .opc2 = 3,
5126 .access = PL2_RW,
5127 .fieldoffset = offsetof(CPUARMState, banked_spsr[BANK_FIQ]) },
5128 { .name = "MDCR_EL3", .state = ARM_CP_STATE_AA64,
5129 .opc0 = 3, .opc1 = 6, .crn = 1, .crm = 3, .opc2 = 1,
5130 .resetvalue = 0,
5131 .access = PL3_RW, .fieldoffset = offsetof(CPUARMState, cp15.mdcr_el3) },
5132 { .name = "SDCR", .type = ARM_CP_ALIAS,
5133 .cp = 15, .opc1 = 0, .crn = 1, .crm = 3, .opc2 = 1,
5134 .access = PL1_RW, .accessfn = access_trap_aa32s_el1,
5135 .writefn = sdcr_write,
5136 .fieldoffset = offsetoflow32(CPUARMState, cp15.mdcr_el3) },
5137 REGINFO_SENTINEL
5140 /* Used to describe the behaviour of EL2 regs when EL2 does not exist. */
5141 static const ARMCPRegInfo el3_no_el2_cp_reginfo[] = {
5142 { .name = "VBAR_EL2", .state = ARM_CP_STATE_BOTH,
5143 .opc0 = 3, .opc1 = 4, .crn = 12, .crm = 0, .opc2 = 0,
5144 .access = PL2_RW,
5145 .readfn = arm_cp_read_zero, .writefn = arm_cp_write_ignore },
5146 { .name = "HCR_EL2", .state = ARM_CP_STATE_BOTH,
5147 .opc0 = 3, .opc1 = 4, .crn = 1, .crm = 1, .opc2 = 0,
5148 .access = PL2_RW,
5149 .type = ARM_CP_CONST, .resetvalue = 0 },
5150 { .name = "HACR_EL2", .state = ARM_CP_STATE_BOTH,
5151 .opc0 = 3, .opc1 = 4, .crn = 1, .crm = 1, .opc2 = 7,
5152 .access = PL2_RW, .type = ARM_CP_CONST, .resetvalue = 0 },
5153 { .name = "ESR_EL2", .state = ARM_CP_STATE_BOTH,
5154 .opc0 = 3, .opc1 = 4, .crn = 5, .crm = 2, .opc2 = 0,
5155 .access = PL2_RW,
5156 .type = ARM_CP_CONST, .resetvalue = 0 },
5157 { .name = "CPTR_EL2", .state = ARM_CP_STATE_BOTH,
5158 .opc0 = 3, .opc1 = 4, .crn = 1, .crm = 1, .opc2 = 2,
5159 .access = PL2_RW, .type = ARM_CP_CONST, .resetvalue = 0 },
5160 { .name = "MAIR_EL2", .state = ARM_CP_STATE_BOTH,
5161 .opc0 = 3, .opc1 = 4, .crn = 10, .crm = 2, .opc2 = 0,
5162 .access = PL2_RW, .type = ARM_CP_CONST,
5163 .resetvalue = 0 },
5164 { .name = "HMAIR1", .state = ARM_CP_STATE_AA32,
5165 .cp = 15, .opc1 = 4, .crn = 10, .crm = 2, .opc2 = 1,
5166 .access = PL2_RW, .type = ARM_CP_CONST, .resetvalue = 0 },
5167 { .name = "AMAIR_EL2", .state = ARM_CP_STATE_BOTH,
5168 .opc0 = 3, .opc1 = 4, .crn = 10, .crm = 3, .opc2 = 0,
5169 .access = PL2_RW, .type = ARM_CP_CONST,
5170 .resetvalue = 0 },
5171 { .name = "HAMAIR1", .state = ARM_CP_STATE_AA32,
5172 .cp = 15, .opc1 = 4, .crn = 10, .crm = 3, .opc2 = 1,
5173 .access = PL2_RW, .type = ARM_CP_CONST,
5174 .resetvalue = 0 },
5175 { .name = "AFSR0_EL2", .state = ARM_CP_STATE_BOTH,
5176 .opc0 = 3, .opc1 = 4, .crn = 5, .crm = 1, .opc2 = 0,
5177 .access = PL2_RW, .type = ARM_CP_CONST,
5178 .resetvalue = 0 },
5179 { .name = "AFSR1_EL2", .state = ARM_CP_STATE_BOTH,
5180 .opc0 = 3, .opc1 = 4, .crn = 5, .crm = 1, .opc2 = 1,
5181 .access = PL2_RW, .type = ARM_CP_CONST,
5182 .resetvalue = 0 },
5183 { .name = "TCR_EL2", .state = ARM_CP_STATE_BOTH,
5184 .opc0 = 3, .opc1 = 4, .crn = 2, .crm = 0, .opc2 = 2,
5185 .access = PL2_RW, .type = ARM_CP_CONST, .resetvalue = 0 },
5186 { .name = "VTCR_EL2", .state = ARM_CP_STATE_BOTH,
5187 .opc0 = 3, .opc1 = 4, .crn = 2, .crm = 1, .opc2 = 2,
5188 .access = PL2_RW, .accessfn = access_el3_aa32ns,
5189 .type = ARM_CP_CONST, .resetvalue = 0 },
5190 { .name = "VTTBR", .state = ARM_CP_STATE_AA32,
5191 .cp = 15, .opc1 = 6, .crm = 2,
5192 .access = PL2_RW, .accessfn = access_el3_aa32ns,
5193 .type = ARM_CP_CONST | ARM_CP_64BIT, .resetvalue = 0 },
5194 { .name = "VTTBR_EL2", .state = ARM_CP_STATE_AA64,
5195 .opc0 = 3, .opc1 = 4, .crn = 2, .crm = 1, .opc2 = 0,
5196 .access = PL2_RW, .type = ARM_CP_CONST, .resetvalue = 0 },
5197 { .name = "SCTLR_EL2", .state = ARM_CP_STATE_BOTH,
5198 .opc0 = 3, .opc1 = 4, .crn = 1, .crm = 0, .opc2 = 0,
5199 .access = PL2_RW, .type = ARM_CP_CONST, .resetvalue = 0 },
5200 { .name = "TPIDR_EL2", .state = ARM_CP_STATE_BOTH,
5201 .opc0 = 3, .opc1 = 4, .crn = 13, .crm = 0, .opc2 = 2,
5202 .access = PL2_RW, .type = ARM_CP_CONST, .resetvalue = 0 },
5203 { .name = "TTBR0_EL2", .state = ARM_CP_STATE_AA64,
5204 .opc0 = 3, .opc1 = 4, .crn = 2, .crm = 0, .opc2 = 0,
5205 .access = PL2_RW, .type = ARM_CP_CONST, .resetvalue = 0 },
5206 { .name = "HTTBR", .cp = 15, .opc1 = 4, .crm = 2,
5207 .access = PL2_RW, .type = ARM_CP_64BIT | ARM_CP_CONST,
5208 .resetvalue = 0 },
5209 { .name = "CNTHCTL_EL2", .state = ARM_CP_STATE_BOTH,
5210 .opc0 = 3, .opc1 = 4, .crn = 14, .crm = 1, .opc2 = 0,
5211 .access = PL2_RW, .type = ARM_CP_CONST, .resetvalue = 0 },
5212 { .name = "CNTVOFF_EL2", .state = ARM_CP_STATE_AA64,
5213 .opc0 = 3, .opc1 = 4, .crn = 14, .crm = 0, .opc2 = 3,
5214 .access = PL2_RW, .type = ARM_CP_CONST, .resetvalue = 0 },
5215 { .name = "CNTVOFF", .cp = 15, .opc1 = 4, .crm = 14,
5216 .access = PL2_RW, .type = ARM_CP_64BIT | ARM_CP_CONST,
5217 .resetvalue = 0 },
5218 { .name = "CNTHP_CVAL_EL2", .state = ARM_CP_STATE_AA64,
5219 .opc0 = 3, .opc1 = 4, .crn = 14, .crm = 2, .opc2 = 2,
5220 .access = PL2_RW, .type = ARM_CP_CONST, .resetvalue = 0 },
5221 { .name = "CNTHP_CVAL", .cp = 15, .opc1 = 6, .crm = 14,
5222 .access = PL2_RW, .type = ARM_CP_64BIT | ARM_CP_CONST,
5223 .resetvalue = 0 },
5224 { .name = "CNTHP_TVAL_EL2", .state = ARM_CP_STATE_BOTH,
5225 .opc0 = 3, .opc1 = 4, .crn = 14, .crm = 2, .opc2 = 0,
5226 .access = PL2_RW, .type = ARM_CP_CONST, .resetvalue = 0 },
5227 { .name = "CNTHP_CTL_EL2", .state = ARM_CP_STATE_BOTH,
5228 .opc0 = 3, .opc1 = 4, .crn = 14, .crm = 2, .opc2 = 1,
5229 .access = PL2_RW, .type = ARM_CP_CONST, .resetvalue = 0 },
5230 { .name = "MDCR_EL2", .state = ARM_CP_STATE_BOTH,
5231 .opc0 = 3, .opc1 = 4, .crn = 1, .crm = 1, .opc2 = 1,
5232 .access = PL2_RW, .accessfn = access_tda,
5233 .type = ARM_CP_CONST, .resetvalue = 0 },
5234 { .name = "HPFAR_EL2", .state = ARM_CP_STATE_BOTH,
5235 .opc0 = 3, .opc1 = 4, .crn = 6, .crm = 0, .opc2 = 4,
5236 .access = PL2_RW, .accessfn = access_el3_aa32ns,
5237 .type = ARM_CP_CONST, .resetvalue = 0 },
5238 { .name = "HSTR_EL2", .state = ARM_CP_STATE_BOTH,
5239 .opc0 = 3, .opc1 = 4, .crn = 1, .crm = 1, .opc2 = 3,
5240 .access = PL2_RW, .type = ARM_CP_CONST, .resetvalue = 0 },
5241 { .name = "FAR_EL2", .state = ARM_CP_STATE_BOTH,
5242 .opc0 = 3, .opc1 = 4, .crn = 6, .crm = 0, .opc2 = 0,
5243 .access = PL2_RW, .type = ARM_CP_CONST, .resetvalue = 0 },
5244 { .name = "HIFAR", .state = ARM_CP_STATE_AA32,
5245 .type = ARM_CP_CONST,
5246 .cp = 15, .opc1 = 4, .crn = 6, .crm = 0, .opc2 = 2,
5247 .access = PL2_RW, .resetvalue = 0 },
5248 REGINFO_SENTINEL
5251 /* Ditto, but for registers which exist in ARMv8 but not v7 */
5252 static const ARMCPRegInfo el3_no_el2_v8_cp_reginfo[] = {
5253 { .name = "HCR2", .state = ARM_CP_STATE_AA32,
5254 .cp = 15, .opc1 = 4, .crn = 1, .crm = 1, .opc2 = 4,
5255 .access = PL2_RW,
5256 .type = ARM_CP_CONST, .resetvalue = 0 },
5257 REGINFO_SENTINEL
5260 static void do_hcr_write(CPUARMState *env, uint64_t value, uint64_t valid_mask)
5262 ARMCPU *cpu = env_archcpu(env);
5264 if (arm_feature(env, ARM_FEATURE_V8)) {
5265 valid_mask |= MAKE_64BIT_MASK(0, 34); /* ARMv8.0 */
5266 } else {
5267 valid_mask |= MAKE_64BIT_MASK(0, 28); /* ARMv7VE */
5270 if (arm_feature(env, ARM_FEATURE_EL3)) {
5271 valid_mask &= ~HCR_HCD;
5272 } else if (cpu->psci_conduit != QEMU_PSCI_CONDUIT_SMC) {
5273 /* Architecturally HCR.TSC is RES0 if EL3 is not implemented.
5274 * However, if we're using the SMC PSCI conduit then QEMU is
5275 * effectively acting like EL3 firmware and so the guest at
5276 * EL2 should retain the ability to prevent EL1 from being
5277 * able to make SMC calls into the ersatz firmware, so in
5278 * that case HCR.TSC should be read/write.
5280 valid_mask &= ~HCR_TSC;
5283 if (arm_feature(env, ARM_FEATURE_AARCH64)) {
5284 if (cpu_isar_feature(aa64_vh, cpu)) {
5285 valid_mask |= HCR_E2H;
5287 if (cpu_isar_feature(aa64_lor, cpu)) {
5288 valid_mask |= HCR_TLOR;
5290 if (cpu_isar_feature(aa64_pauth, cpu)) {
5291 valid_mask |= HCR_API | HCR_APK;
5293 if (cpu_isar_feature(aa64_mte, cpu)) {
5294 valid_mask |= HCR_ATA | HCR_DCT | HCR_TID5;
5298 /* Clear RES0 bits. */
5299 value &= valid_mask;
5302 * These bits change the MMU setup:
5303 * HCR_VM enables stage 2 translation
5304 * HCR_PTW forbids certain page-table setups
5305 * HCR_DC disables stage1 and enables stage2 translation
5306 * HCR_DCT enables tagging on (disabled) stage1 translation
5308 if ((env->cp15.hcr_el2 ^ value) & (HCR_VM | HCR_PTW | HCR_DC | HCR_DCT)) {
5309 tlb_flush(CPU(cpu));
5311 env->cp15.hcr_el2 = value;
5314 * Updates to VI and VF require us to update the status of
5315 * virtual interrupts, which are the logical OR of these bits
5316 * and the state of the input lines from the GIC. (This requires
5317 * that we have the iothread lock, which is done by marking the
5318 * reginfo structs as ARM_CP_IO.)
5319 * Note that if a write to HCR pends a VIRQ or VFIQ it is never
5320 * possible for it to be taken immediately, because VIRQ and
5321 * VFIQ are masked unless running at EL0 or EL1, and HCR
5322 * can only be written at EL2.
5324 g_assert(qemu_mutex_iothread_locked());
5325 arm_cpu_update_virq(cpu);
5326 arm_cpu_update_vfiq(cpu);
5329 static void hcr_write(CPUARMState *env, const ARMCPRegInfo *ri, uint64_t value)
5331 do_hcr_write(env, value, 0);
5334 static void hcr_writehigh(CPUARMState *env, const ARMCPRegInfo *ri,
5335 uint64_t value)
5337 /* Handle HCR2 write, i.e. write to high half of HCR_EL2 */
5338 value = deposit64(env->cp15.hcr_el2, 32, 32, value);
5339 do_hcr_write(env, value, MAKE_64BIT_MASK(0, 32));
5342 static void hcr_writelow(CPUARMState *env, const ARMCPRegInfo *ri,
5343 uint64_t value)
5345 /* Handle HCR write, i.e. write to low half of HCR_EL2 */
5346 value = deposit64(env->cp15.hcr_el2, 0, 32, value);
5347 do_hcr_write(env, value, MAKE_64BIT_MASK(32, 32));
5351 * Return the effective value of HCR_EL2.
5352 * Bits that are not included here:
5353 * RW (read from SCR_EL3.RW as needed)
5355 uint64_t arm_hcr_el2_eff(CPUARMState *env)
5357 uint64_t ret = env->cp15.hcr_el2;
5359 if (!arm_is_el2_enabled(env)) {
5361 * "This register has no effect if EL2 is not enabled in the
5362 * current Security state". This is ARMv8.4-SecEL2 speak for
5363 * !(SCR_EL3.NS==1 || SCR_EL3.EEL2==1).
5365 * Prior to that, the language was "In an implementation that
5366 * includes EL3, when the value of SCR_EL3.NS is 0 the PE behaves
5367 * as if this field is 0 for all purposes other than a direct
5368 * read or write access of HCR_EL2". With lots of enumeration
5369 * on a per-field basis. In current QEMU, this is condition
5370 * is arm_is_secure_below_el3.
5372 * Since the v8.4 language applies to the entire register, and
5373 * appears to be backward compatible, use that.
5375 return 0;
5379 * For a cpu that supports both aarch64 and aarch32, we can set bits
5380 * in HCR_EL2 (e.g. via EL3) that are RES0 when we enter EL2 as aa32.
5381 * Ignore all of the bits in HCR+HCR2 that are not valid for aarch32.
5383 if (!arm_el_is_aa64(env, 2)) {
5384 uint64_t aa32_valid;
5387 * These bits are up-to-date as of ARMv8.6.
5388 * For HCR, it's easiest to list just the 2 bits that are invalid.
5389 * For HCR2, list those that are valid.
5391 aa32_valid = MAKE_64BIT_MASK(0, 32) & ~(HCR_RW | HCR_TDZ);
5392 aa32_valid |= (HCR_CD | HCR_ID | HCR_TERR | HCR_TEA | HCR_MIOCNCE |
5393 HCR_TID4 | HCR_TICAB | HCR_TOCU | HCR_TTLBIS);
5394 ret &= aa32_valid;
5397 if (ret & HCR_TGE) {
5398 /* These bits are up-to-date as of ARMv8.6. */
5399 if (ret & HCR_E2H) {
5400 ret &= ~(HCR_VM | HCR_FMO | HCR_IMO | HCR_AMO |
5401 HCR_BSU_MASK | HCR_DC | HCR_TWI | HCR_TWE |
5402 HCR_TID0 | HCR_TID2 | HCR_TPCP | HCR_TPU |
5403 HCR_TDZ | HCR_CD | HCR_ID | HCR_MIOCNCE |
5404 HCR_TID4 | HCR_TICAB | HCR_TOCU | HCR_ENSCXT |
5405 HCR_TTLBIS | HCR_TTLBOS | HCR_TID5);
5406 } else {
5407 ret |= HCR_FMO | HCR_IMO | HCR_AMO;
5409 ret &= ~(HCR_SWIO | HCR_PTW | HCR_VF | HCR_VI | HCR_VSE |
5410 HCR_FB | HCR_TID1 | HCR_TID3 | HCR_TSC | HCR_TACR |
5411 HCR_TSW | HCR_TTLB | HCR_TVM | HCR_HCD | HCR_TRVM |
5412 HCR_TLOR);
5415 return ret;
5418 static void cptr_el2_write(CPUARMState *env, const ARMCPRegInfo *ri,
5419 uint64_t value)
5422 * For A-profile AArch32 EL3, if NSACR.CP10
5423 * is 0 then HCPTR.{TCP11,TCP10} ignore writes and read as 1.
5425 if (arm_feature(env, ARM_FEATURE_EL3) && !arm_el_is_aa64(env, 3) &&
5426 !arm_is_secure(env) && !extract32(env->cp15.nsacr, 10, 1)) {
5427 value &= ~(0x3 << 10);
5428 value |= env->cp15.cptr_el[2] & (0x3 << 10);
5430 env->cp15.cptr_el[2] = value;
5433 static uint64_t cptr_el2_read(CPUARMState *env, const ARMCPRegInfo *ri)
5436 * For A-profile AArch32 EL3, if NSACR.CP10
5437 * is 0 then HCPTR.{TCP11,TCP10} ignore writes and read as 1.
5439 uint64_t value = env->cp15.cptr_el[2];
5441 if (arm_feature(env, ARM_FEATURE_EL3) && !arm_el_is_aa64(env, 3) &&
5442 !arm_is_secure(env) && !extract32(env->cp15.nsacr, 10, 1)) {
5443 value |= 0x3 << 10;
5445 return value;
5448 static const ARMCPRegInfo el2_cp_reginfo[] = {
5449 { .name = "HCR_EL2", .state = ARM_CP_STATE_AA64,
5450 .type = ARM_CP_IO,
5451 .opc0 = 3, .opc1 = 4, .crn = 1, .crm = 1, .opc2 = 0,
5452 .access = PL2_RW, .fieldoffset = offsetof(CPUARMState, cp15.hcr_el2),
5453 .writefn = hcr_write },
5454 { .name = "HCR", .state = ARM_CP_STATE_AA32,
5455 .type = ARM_CP_ALIAS | ARM_CP_IO,
5456 .cp = 15, .opc1 = 4, .crn = 1, .crm = 1, .opc2 = 0,
5457 .access = PL2_RW, .fieldoffset = offsetof(CPUARMState, cp15.hcr_el2),
5458 .writefn = hcr_writelow },
5459 { .name = "HACR_EL2", .state = ARM_CP_STATE_BOTH,
5460 .opc0 = 3, .opc1 = 4, .crn = 1, .crm = 1, .opc2 = 7,
5461 .access = PL2_RW, .type = ARM_CP_CONST, .resetvalue = 0 },
5462 { .name = "ELR_EL2", .state = ARM_CP_STATE_AA64,
5463 .type = ARM_CP_ALIAS,
5464 .opc0 = 3, .opc1 = 4, .crn = 4, .crm = 0, .opc2 = 1,
5465 .access = PL2_RW,
5466 .fieldoffset = offsetof(CPUARMState, elr_el[2]) },
5467 { .name = "ESR_EL2", .state = ARM_CP_STATE_BOTH,
5468 .opc0 = 3, .opc1 = 4, .crn = 5, .crm = 2, .opc2 = 0,
5469 .access = PL2_RW, .fieldoffset = offsetof(CPUARMState, cp15.esr_el[2]) },
5470 { .name = "FAR_EL2", .state = ARM_CP_STATE_BOTH,
5471 .opc0 = 3, .opc1 = 4, .crn = 6, .crm = 0, .opc2 = 0,
5472 .access = PL2_RW, .fieldoffset = offsetof(CPUARMState, cp15.far_el[2]) },
5473 { .name = "HIFAR", .state = ARM_CP_STATE_AA32,
5474 .type = ARM_CP_ALIAS,
5475 .cp = 15, .opc1 = 4, .crn = 6, .crm = 0, .opc2 = 2,
5476 .access = PL2_RW,
5477 .fieldoffset = offsetofhigh32(CPUARMState, cp15.far_el[2]) },
5478 { .name = "SPSR_EL2", .state = ARM_CP_STATE_AA64,
5479 .type = ARM_CP_ALIAS,
5480 .opc0 = 3, .opc1 = 4, .crn = 4, .crm = 0, .opc2 = 0,
5481 .access = PL2_RW,
5482 .fieldoffset = offsetof(CPUARMState, banked_spsr[BANK_HYP]) },
5483 { .name = "VBAR_EL2", .state = ARM_CP_STATE_BOTH,
5484 .opc0 = 3, .opc1 = 4, .crn = 12, .crm = 0, .opc2 = 0,
5485 .access = PL2_RW, .writefn = vbar_write,
5486 .fieldoffset = offsetof(CPUARMState, cp15.vbar_el[2]),
5487 .resetvalue = 0 },
5488 { .name = "SP_EL2", .state = ARM_CP_STATE_AA64,
5489 .opc0 = 3, .opc1 = 6, .crn = 4, .crm = 1, .opc2 = 0,
5490 .access = PL3_RW, .type = ARM_CP_ALIAS,
5491 .fieldoffset = offsetof(CPUARMState, sp_el[2]) },
5492 { .name = "CPTR_EL2", .state = ARM_CP_STATE_BOTH,
5493 .opc0 = 3, .opc1 = 4, .crn = 1, .crm = 1, .opc2 = 2,
5494 .access = PL2_RW, .accessfn = cptr_access, .resetvalue = 0,
5495 .fieldoffset = offsetof(CPUARMState, cp15.cptr_el[2]),
5496 .readfn = cptr_el2_read, .writefn = cptr_el2_write },
5497 { .name = "MAIR_EL2", .state = ARM_CP_STATE_BOTH,
5498 .opc0 = 3, .opc1 = 4, .crn = 10, .crm = 2, .opc2 = 0,
5499 .access = PL2_RW, .fieldoffset = offsetof(CPUARMState, cp15.mair_el[2]),
5500 .resetvalue = 0 },
5501 { .name = "HMAIR1", .state = ARM_CP_STATE_AA32,
5502 .cp = 15, .opc1 = 4, .crn = 10, .crm = 2, .opc2 = 1,
5503 .access = PL2_RW, .type = ARM_CP_ALIAS,
5504 .fieldoffset = offsetofhigh32(CPUARMState, cp15.mair_el[2]) },
5505 { .name = "AMAIR_EL2", .state = ARM_CP_STATE_BOTH,
5506 .opc0 = 3, .opc1 = 4, .crn = 10, .crm = 3, .opc2 = 0,
5507 .access = PL2_RW, .type = ARM_CP_CONST,
5508 .resetvalue = 0 },
5509 /* HAMAIR1 is mapped to AMAIR_EL2[63:32] */
5510 { .name = "HAMAIR1", .state = ARM_CP_STATE_AA32,
5511 .cp = 15, .opc1 = 4, .crn = 10, .crm = 3, .opc2 = 1,
5512 .access = PL2_RW, .type = ARM_CP_CONST,
5513 .resetvalue = 0 },
5514 { .name = "AFSR0_EL2", .state = ARM_CP_STATE_BOTH,
5515 .opc0 = 3, .opc1 = 4, .crn = 5, .crm = 1, .opc2 = 0,
5516 .access = PL2_RW, .type = ARM_CP_CONST,
5517 .resetvalue = 0 },
5518 { .name = "AFSR1_EL2", .state = ARM_CP_STATE_BOTH,
5519 .opc0 = 3, .opc1 = 4, .crn = 5, .crm = 1, .opc2 = 1,
5520 .access = PL2_RW, .type = ARM_CP_CONST,
5521 .resetvalue = 0 },
5522 { .name = "TCR_EL2", .state = ARM_CP_STATE_BOTH,
5523 .opc0 = 3, .opc1 = 4, .crn = 2, .crm = 0, .opc2 = 2,
5524 .access = PL2_RW, .writefn = vmsa_tcr_el12_write,
5525 /* no .raw_writefn or .resetfn needed as we never use mask/base_mask */
5526 .fieldoffset = offsetof(CPUARMState, cp15.tcr_el[2]) },
5527 { .name = "VTCR", .state = ARM_CP_STATE_AA32,
5528 .cp = 15, .opc1 = 4, .crn = 2, .crm = 1, .opc2 = 2,
5529 .type = ARM_CP_ALIAS,
5530 .access = PL2_RW, .accessfn = access_el3_aa32ns,
5531 .fieldoffset = offsetof(CPUARMState, cp15.vtcr_el2) },
5532 { .name = "VTCR_EL2", .state = ARM_CP_STATE_AA64,
5533 .opc0 = 3, .opc1 = 4, .crn = 2, .crm = 1, .opc2 = 2,
5534 .access = PL2_RW,
5535 /* no .writefn needed as this can't cause an ASID change;
5536 * no .raw_writefn or .resetfn needed as we never use mask/base_mask
5538 .fieldoffset = offsetof(CPUARMState, cp15.vtcr_el2) },
5539 { .name = "VTTBR", .state = ARM_CP_STATE_AA32,
5540 .cp = 15, .opc1 = 6, .crm = 2,
5541 .type = ARM_CP_64BIT | ARM_CP_ALIAS,
5542 .access = PL2_RW, .accessfn = access_el3_aa32ns,
5543 .fieldoffset = offsetof(CPUARMState, cp15.vttbr_el2),
5544 .writefn = vttbr_write },
5545 { .name = "VTTBR_EL2", .state = ARM_CP_STATE_AA64,
5546 .opc0 = 3, .opc1 = 4, .crn = 2, .crm = 1, .opc2 = 0,
5547 .access = PL2_RW, .writefn = vttbr_write,
5548 .fieldoffset = offsetof(CPUARMState, cp15.vttbr_el2) },
5549 { .name = "SCTLR_EL2", .state = ARM_CP_STATE_BOTH,
5550 .opc0 = 3, .opc1 = 4, .crn = 1, .crm = 0, .opc2 = 0,
5551 .access = PL2_RW, .raw_writefn = raw_write, .writefn = sctlr_write,
5552 .fieldoffset = offsetof(CPUARMState, cp15.sctlr_el[2]) },
5553 { .name = "TPIDR_EL2", .state = ARM_CP_STATE_BOTH,
5554 .opc0 = 3, .opc1 = 4, .crn = 13, .crm = 0, .opc2 = 2,
5555 .access = PL2_RW, .resetvalue = 0,
5556 .fieldoffset = offsetof(CPUARMState, cp15.tpidr_el[2]) },
5557 { .name = "TTBR0_EL2", .state = ARM_CP_STATE_AA64,
5558 .opc0 = 3, .opc1 = 4, .crn = 2, .crm = 0, .opc2 = 0,
5559 .access = PL2_RW, .resetvalue = 0, .writefn = vmsa_tcr_ttbr_el2_write,
5560 .fieldoffset = offsetof(CPUARMState, cp15.ttbr0_el[2]) },
5561 { .name = "HTTBR", .cp = 15, .opc1 = 4, .crm = 2,
5562 .access = PL2_RW, .type = ARM_CP_64BIT | ARM_CP_ALIAS,
5563 .fieldoffset = offsetof(CPUARMState, cp15.ttbr0_el[2]) },
5564 { .name = "TLBIALLNSNH",
5565 .cp = 15, .opc1 = 4, .crn = 8, .crm = 7, .opc2 = 4,
5566 .type = ARM_CP_NO_RAW, .access = PL2_W,
5567 .writefn = tlbiall_nsnh_write },
5568 { .name = "TLBIALLNSNHIS",
5569 .cp = 15, .opc1 = 4, .crn = 8, .crm = 3, .opc2 = 4,
5570 .type = ARM_CP_NO_RAW, .access = PL2_W,
5571 .writefn = tlbiall_nsnh_is_write },
5572 { .name = "TLBIALLH", .cp = 15, .opc1 = 4, .crn = 8, .crm = 7, .opc2 = 0,
5573 .type = ARM_CP_NO_RAW, .access = PL2_W,
5574 .writefn = tlbiall_hyp_write },
5575 { .name = "TLBIALLHIS", .cp = 15, .opc1 = 4, .crn = 8, .crm = 3, .opc2 = 0,
5576 .type = ARM_CP_NO_RAW, .access = PL2_W,
5577 .writefn = tlbiall_hyp_is_write },
5578 { .name = "TLBIMVAH", .cp = 15, .opc1 = 4, .crn = 8, .crm = 7, .opc2 = 1,
5579 .type = ARM_CP_NO_RAW, .access = PL2_W,
5580 .writefn = tlbimva_hyp_write },
5581 { .name = "TLBIMVAHIS", .cp = 15, .opc1 = 4, .crn = 8, .crm = 3, .opc2 = 1,
5582 .type = ARM_CP_NO_RAW, .access = PL2_W,
5583 .writefn = tlbimva_hyp_is_write },
5584 { .name = "TLBI_ALLE2", .state = ARM_CP_STATE_AA64,
5585 .opc0 = 1, .opc1 = 4, .crn = 8, .crm = 7, .opc2 = 0,
5586 .type = ARM_CP_NO_RAW, .access = PL2_W,
5587 .writefn = tlbi_aa64_alle2_write },
5588 { .name = "TLBI_VAE2", .state = ARM_CP_STATE_AA64,
5589 .opc0 = 1, .opc1 = 4, .crn = 8, .crm = 7, .opc2 = 1,
5590 .type = ARM_CP_NO_RAW, .access = PL2_W,
5591 .writefn = tlbi_aa64_vae2_write },
5592 { .name = "TLBI_VALE2", .state = ARM_CP_STATE_AA64,
5593 .opc0 = 1, .opc1 = 4, .crn = 8, .crm = 7, .opc2 = 5,
5594 .access = PL2_W, .type = ARM_CP_NO_RAW,
5595 .writefn = tlbi_aa64_vae2_write },
5596 { .name = "TLBI_ALLE2IS", .state = ARM_CP_STATE_AA64,
5597 .opc0 = 1, .opc1 = 4, .crn = 8, .crm = 3, .opc2 = 0,
5598 .access = PL2_W, .type = ARM_CP_NO_RAW,
5599 .writefn = tlbi_aa64_alle2is_write },
5600 { .name = "TLBI_VAE2IS", .state = ARM_CP_STATE_AA64,
5601 .opc0 = 1, .opc1 = 4, .crn = 8, .crm = 3, .opc2 = 1,
5602 .type = ARM_CP_NO_RAW, .access = PL2_W,
5603 .writefn = tlbi_aa64_vae2is_write },
5604 { .name = "TLBI_VALE2IS", .state = ARM_CP_STATE_AA64,
5605 .opc0 = 1, .opc1 = 4, .crn = 8, .crm = 3, .opc2 = 5,
5606 .access = PL2_W, .type = ARM_CP_NO_RAW,
5607 .writefn = tlbi_aa64_vae2is_write },
5608 #ifndef CONFIG_USER_ONLY
5609 /* Unlike the other EL2-related AT operations, these must
5610 * UNDEF from EL3 if EL2 is not implemented, which is why we
5611 * define them here rather than with the rest of the AT ops.
5613 { .name = "AT_S1E2R", .state = ARM_CP_STATE_AA64,
5614 .opc0 = 1, .opc1 = 4, .crn = 7, .crm = 8, .opc2 = 0,
5615 .access = PL2_W, .accessfn = at_s1e2_access,
5616 .type = ARM_CP_NO_RAW | ARM_CP_RAISES_EXC, .writefn = ats_write64 },
5617 { .name = "AT_S1E2W", .state = ARM_CP_STATE_AA64,
5618 .opc0 = 1, .opc1 = 4, .crn = 7, .crm = 8, .opc2 = 1,
5619 .access = PL2_W, .accessfn = at_s1e2_access,
5620 .type = ARM_CP_NO_RAW | ARM_CP_RAISES_EXC, .writefn = ats_write64 },
5621 /* The AArch32 ATS1H* operations are CONSTRAINED UNPREDICTABLE
5622 * if EL2 is not implemented; we choose to UNDEF. Behaviour at EL3
5623 * with SCR.NS == 0 outside Monitor mode is UNPREDICTABLE; we choose
5624 * to behave as if SCR.NS was 1.
5626 { .name = "ATS1HR", .cp = 15, .opc1 = 4, .crn = 7, .crm = 8, .opc2 = 0,
5627 .access = PL2_W,
5628 .writefn = ats1h_write, .type = ARM_CP_NO_RAW | ARM_CP_RAISES_EXC },
5629 { .name = "ATS1HW", .cp = 15, .opc1 = 4, .crn = 7, .crm = 8, .opc2 = 1,
5630 .access = PL2_W,
5631 .writefn = ats1h_write, .type = ARM_CP_NO_RAW | ARM_CP_RAISES_EXC },
5632 { .name = "CNTHCTL_EL2", .state = ARM_CP_STATE_BOTH,
5633 .opc0 = 3, .opc1 = 4, .crn = 14, .crm = 1, .opc2 = 0,
5634 /* ARMv7 requires bit 0 and 1 to reset to 1. ARMv8 defines the
5635 * reset values as IMPDEF. We choose to reset to 3 to comply with
5636 * both ARMv7 and ARMv8.
5638 .access = PL2_RW, .resetvalue = 3,
5639 .fieldoffset = offsetof(CPUARMState, cp15.cnthctl_el2) },
5640 { .name = "CNTVOFF_EL2", .state = ARM_CP_STATE_AA64,
5641 .opc0 = 3, .opc1 = 4, .crn = 14, .crm = 0, .opc2 = 3,
5642 .access = PL2_RW, .type = ARM_CP_IO, .resetvalue = 0,
5643 .writefn = gt_cntvoff_write,
5644 .fieldoffset = offsetof(CPUARMState, cp15.cntvoff_el2) },
5645 { .name = "CNTVOFF", .cp = 15, .opc1 = 4, .crm = 14,
5646 .access = PL2_RW, .type = ARM_CP_64BIT | ARM_CP_ALIAS | ARM_CP_IO,
5647 .writefn = gt_cntvoff_write,
5648 .fieldoffset = offsetof(CPUARMState, cp15.cntvoff_el2) },
5649 { .name = "CNTHP_CVAL_EL2", .state = ARM_CP_STATE_AA64,
5650 .opc0 = 3, .opc1 = 4, .crn = 14, .crm = 2, .opc2 = 2,
5651 .fieldoffset = offsetof(CPUARMState, cp15.c14_timer[GTIMER_HYP].cval),
5652 .type = ARM_CP_IO, .access = PL2_RW,
5653 .writefn = gt_hyp_cval_write, .raw_writefn = raw_write },
5654 { .name = "CNTHP_CVAL", .cp = 15, .opc1 = 6, .crm = 14,
5655 .fieldoffset = offsetof(CPUARMState, cp15.c14_timer[GTIMER_HYP].cval),
5656 .access = PL2_RW, .type = ARM_CP_64BIT | ARM_CP_IO,
5657 .writefn = gt_hyp_cval_write, .raw_writefn = raw_write },
5658 { .name = "CNTHP_TVAL_EL2", .state = ARM_CP_STATE_BOTH,
5659 .opc0 = 3, .opc1 = 4, .crn = 14, .crm = 2, .opc2 = 0,
5660 .type = ARM_CP_NO_RAW | ARM_CP_IO, .access = PL2_RW,
5661 .resetfn = gt_hyp_timer_reset,
5662 .readfn = gt_hyp_tval_read, .writefn = gt_hyp_tval_write },
5663 { .name = "CNTHP_CTL_EL2", .state = ARM_CP_STATE_BOTH,
5664 .type = ARM_CP_IO,
5665 .opc0 = 3, .opc1 = 4, .crn = 14, .crm = 2, .opc2 = 1,
5666 .access = PL2_RW,
5667 .fieldoffset = offsetof(CPUARMState, cp15.c14_timer[GTIMER_HYP].ctl),
5668 .resetvalue = 0,
5669 .writefn = gt_hyp_ctl_write, .raw_writefn = raw_write },
5670 #endif
5671 /* The only field of MDCR_EL2 that has a defined architectural reset value
5672 * is MDCR_EL2.HPMN which should reset to the value of PMCR_EL0.N.
5674 { .name = "MDCR_EL2", .state = ARM_CP_STATE_BOTH,
5675 .opc0 = 3, .opc1 = 4, .crn = 1, .crm = 1, .opc2 = 1,
5676 .access = PL2_RW, .resetvalue = PMCR_NUM_COUNTERS,
5677 .fieldoffset = offsetof(CPUARMState, cp15.mdcr_el2), },
5678 { .name = "HPFAR", .state = ARM_CP_STATE_AA32,
5679 .cp = 15, .opc1 = 4, .crn = 6, .crm = 0, .opc2 = 4,
5680 .access = PL2_RW, .accessfn = access_el3_aa32ns,
5681 .fieldoffset = offsetof(CPUARMState, cp15.hpfar_el2) },
5682 { .name = "HPFAR_EL2", .state = ARM_CP_STATE_AA64,
5683 .opc0 = 3, .opc1 = 4, .crn = 6, .crm = 0, .opc2 = 4,
5684 .access = PL2_RW,
5685 .fieldoffset = offsetof(CPUARMState, cp15.hpfar_el2) },
5686 { .name = "HSTR_EL2", .state = ARM_CP_STATE_BOTH,
5687 .cp = 15, .opc0 = 3, .opc1 = 4, .crn = 1, .crm = 1, .opc2 = 3,
5688 .access = PL2_RW,
5689 .fieldoffset = offsetof(CPUARMState, cp15.hstr_el2) },
5690 REGINFO_SENTINEL
5693 static const ARMCPRegInfo el2_v8_cp_reginfo[] = {
5694 { .name = "HCR2", .state = ARM_CP_STATE_AA32,
5695 .type = ARM_CP_ALIAS | ARM_CP_IO,
5696 .cp = 15, .opc1 = 4, .crn = 1, .crm = 1, .opc2 = 4,
5697 .access = PL2_RW,
5698 .fieldoffset = offsetofhigh32(CPUARMState, cp15.hcr_el2),
5699 .writefn = hcr_writehigh },
5700 REGINFO_SENTINEL
5703 static CPAccessResult sel2_access(CPUARMState *env, const ARMCPRegInfo *ri,
5704 bool isread)
5706 if (arm_current_el(env) == 3 || arm_is_secure_below_el3(env)) {
5707 return CP_ACCESS_OK;
5709 return CP_ACCESS_TRAP_UNCATEGORIZED;
5712 static const ARMCPRegInfo el2_sec_cp_reginfo[] = {
5713 { .name = "VSTTBR_EL2", .state = ARM_CP_STATE_AA64,
5714 .opc0 = 3, .opc1 = 4, .crn = 2, .crm = 6, .opc2 = 0,
5715 .access = PL2_RW, .accessfn = sel2_access,
5716 .fieldoffset = offsetof(CPUARMState, cp15.vsttbr_el2) },
5717 { .name = "VSTCR_EL2", .state = ARM_CP_STATE_AA64,
5718 .opc0 = 3, .opc1 = 4, .crn = 2, .crm = 6, .opc2 = 2,
5719 .access = PL2_RW, .accessfn = sel2_access,
5720 .fieldoffset = offsetof(CPUARMState, cp15.vstcr_el2) },
5721 REGINFO_SENTINEL
5724 static CPAccessResult nsacr_access(CPUARMState *env, const ARMCPRegInfo *ri,
5725 bool isread)
5727 /* The NSACR is RW at EL3, and RO for NS EL1 and NS EL2.
5728 * At Secure EL1 it traps to EL3 or EL2.
5730 if (arm_current_el(env) == 3) {
5731 return CP_ACCESS_OK;
5733 if (arm_is_secure_below_el3(env)) {
5734 if (env->cp15.scr_el3 & SCR_EEL2) {
5735 return CP_ACCESS_TRAP_EL2;
5737 return CP_ACCESS_TRAP_EL3;
5739 /* Accesses from EL1 NS and EL2 NS are UNDEF for write but allow reads. */
5740 if (isread) {
5741 return CP_ACCESS_OK;
5743 return CP_ACCESS_TRAP_UNCATEGORIZED;
5746 static const ARMCPRegInfo el3_cp_reginfo[] = {
5747 { .name = "SCR_EL3", .state = ARM_CP_STATE_AA64,
5748 .opc0 = 3, .opc1 = 6, .crn = 1, .crm = 1, .opc2 = 0,
5749 .access = PL3_RW, .fieldoffset = offsetof(CPUARMState, cp15.scr_el3),
5750 .resetfn = scr_reset, .writefn = scr_write },
5751 { .name = "SCR", .type = ARM_CP_ALIAS | ARM_CP_NEWEL,
5752 .cp = 15, .opc1 = 0, .crn = 1, .crm = 1, .opc2 = 0,
5753 .access = PL1_RW, .accessfn = access_trap_aa32s_el1,
5754 .fieldoffset = offsetoflow32(CPUARMState, cp15.scr_el3),
5755 .writefn = scr_write },
5756 { .name = "SDER32_EL3", .state = ARM_CP_STATE_AA64,
5757 .opc0 = 3, .opc1 = 6, .crn = 1, .crm = 1, .opc2 = 1,
5758 .access = PL3_RW, .resetvalue = 0,
5759 .fieldoffset = offsetof(CPUARMState, cp15.sder) },
5760 { .name = "SDER",
5761 .cp = 15, .opc1 = 0, .crn = 1, .crm = 1, .opc2 = 1,
5762 .access = PL3_RW, .resetvalue = 0,
5763 .fieldoffset = offsetoflow32(CPUARMState, cp15.sder) },
5764 { .name = "MVBAR", .cp = 15, .opc1 = 0, .crn = 12, .crm = 0, .opc2 = 1,
5765 .access = PL1_RW, .accessfn = access_trap_aa32s_el1,
5766 .writefn = vbar_write, .resetvalue = 0,
5767 .fieldoffset = offsetof(CPUARMState, cp15.mvbar) },
5768 { .name = "TTBR0_EL3", .state = ARM_CP_STATE_AA64,
5769 .opc0 = 3, .opc1 = 6, .crn = 2, .crm = 0, .opc2 = 0,
5770 .access = PL3_RW, .resetvalue = 0,
5771 .fieldoffset = offsetof(CPUARMState, cp15.ttbr0_el[3]) },
5772 { .name = "TCR_EL3", .state = ARM_CP_STATE_AA64,
5773 .opc0 = 3, .opc1 = 6, .crn = 2, .crm = 0, .opc2 = 2,
5774 .access = PL3_RW,
5775 /* no .writefn needed as this can't cause an ASID change;
5776 * we must provide a .raw_writefn and .resetfn because we handle
5777 * reset and migration for the AArch32 TTBCR(S), which might be
5778 * using mask and base_mask.
5780 .resetfn = vmsa_ttbcr_reset, .raw_writefn = vmsa_ttbcr_raw_write,
5781 .fieldoffset = offsetof(CPUARMState, cp15.tcr_el[3]) },
5782 { .name = "ELR_EL3", .state = ARM_CP_STATE_AA64,
5783 .type = ARM_CP_ALIAS,
5784 .opc0 = 3, .opc1 = 6, .crn = 4, .crm = 0, .opc2 = 1,
5785 .access = PL3_RW,
5786 .fieldoffset = offsetof(CPUARMState, elr_el[3]) },
5787 { .name = "ESR_EL3", .state = ARM_CP_STATE_AA64,
5788 .opc0 = 3, .opc1 = 6, .crn = 5, .crm = 2, .opc2 = 0,
5789 .access = PL3_RW, .fieldoffset = offsetof(CPUARMState, cp15.esr_el[3]) },
5790 { .name = "FAR_EL3", .state = ARM_CP_STATE_AA64,
5791 .opc0 = 3, .opc1 = 6, .crn = 6, .crm = 0, .opc2 = 0,
5792 .access = PL3_RW, .fieldoffset = offsetof(CPUARMState, cp15.far_el[3]) },
5793 { .name = "SPSR_EL3", .state = ARM_CP_STATE_AA64,
5794 .type = ARM_CP_ALIAS,
5795 .opc0 = 3, .opc1 = 6, .crn = 4, .crm = 0, .opc2 = 0,
5796 .access = PL3_RW,
5797 .fieldoffset = offsetof(CPUARMState, banked_spsr[BANK_MON]) },
5798 { .name = "VBAR_EL3", .state = ARM_CP_STATE_AA64,
5799 .opc0 = 3, .opc1 = 6, .crn = 12, .crm = 0, .opc2 = 0,
5800 .access = PL3_RW, .writefn = vbar_write,
5801 .fieldoffset = offsetof(CPUARMState, cp15.vbar_el[3]),
5802 .resetvalue = 0 },
5803 { .name = "CPTR_EL3", .state = ARM_CP_STATE_AA64,
5804 .opc0 = 3, .opc1 = 6, .crn = 1, .crm = 1, .opc2 = 2,
5805 .access = PL3_RW, .accessfn = cptr_access, .resetvalue = 0,
5806 .fieldoffset = offsetof(CPUARMState, cp15.cptr_el[3]) },
5807 { .name = "TPIDR_EL3", .state = ARM_CP_STATE_AA64,
5808 .opc0 = 3, .opc1 = 6, .crn = 13, .crm = 0, .opc2 = 2,
5809 .access = PL3_RW, .resetvalue = 0,
5810 .fieldoffset = offsetof(CPUARMState, cp15.tpidr_el[3]) },
5811 { .name = "AMAIR_EL3", .state = ARM_CP_STATE_AA64,
5812 .opc0 = 3, .opc1 = 6, .crn = 10, .crm = 3, .opc2 = 0,
5813 .access = PL3_RW, .type = ARM_CP_CONST,
5814 .resetvalue = 0 },
5815 { .name = "AFSR0_EL3", .state = ARM_CP_STATE_BOTH,
5816 .opc0 = 3, .opc1 = 6, .crn = 5, .crm = 1, .opc2 = 0,
5817 .access = PL3_RW, .type = ARM_CP_CONST,
5818 .resetvalue = 0 },
5819 { .name = "AFSR1_EL3", .state = ARM_CP_STATE_BOTH,
5820 .opc0 = 3, .opc1 = 6, .crn = 5, .crm = 1, .opc2 = 1,
5821 .access = PL3_RW, .type = ARM_CP_CONST,
5822 .resetvalue = 0 },
5823 { .name = "TLBI_ALLE3IS", .state = ARM_CP_STATE_AA64,
5824 .opc0 = 1, .opc1 = 6, .crn = 8, .crm = 3, .opc2 = 0,
5825 .access = PL3_W, .type = ARM_CP_NO_RAW,
5826 .writefn = tlbi_aa64_alle3is_write },
5827 { .name = "TLBI_VAE3IS", .state = ARM_CP_STATE_AA64,
5828 .opc0 = 1, .opc1 = 6, .crn = 8, .crm = 3, .opc2 = 1,
5829 .access = PL3_W, .type = ARM_CP_NO_RAW,
5830 .writefn = tlbi_aa64_vae3is_write },
5831 { .name = "TLBI_VALE3IS", .state = ARM_CP_STATE_AA64,
5832 .opc0 = 1, .opc1 = 6, .crn = 8, .crm = 3, .opc2 = 5,
5833 .access = PL3_W, .type = ARM_CP_NO_RAW,
5834 .writefn = tlbi_aa64_vae3is_write },
5835 { .name = "TLBI_ALLE3", .state = ARM_CP_STATE_AA64,
5836 .opc0 = 1, .opc1 = 6, .crn = 8, .crm = 7, .opc2 = 0,
5837 .access = PL3_W, .type = ARM_CP_NO_RAW,
5838 .writefn = tlbi_aa64_alle3_write },
5839 { .name = "TLBI_VAE3", .state = ARM_CP_STATE_AA64,
5840 .opc0 = 1, .opc1 = 6, .crn = 8, .crm = 7, .opc2 = 1,
5841 .access = PL3_W, .type = ARM_CP_NO_RAW,
5842 .writefn = tlbi_aa64_vae3_write },
5843 { .name = "TLBI_VALE3", .state = ARM_CP_STATE_AA64,
5844 .opc0 = 1, .opc1 = 6, .crn = 8, .crm = 7, .opc2 = 5,
5845 .access = PL3_W, .type = ARM_CP_NO_RAW,
5846 .writefn = tlbi_aa64_vae3_write },
5847 REGINFO_SENTINEL
5850 #ifndef CONFIG_USER_ONLY
5851 /* Test if system register redirection is to occur in the current state. */
5852 static bool redirect_for_e2h(CPUARMState *env)
5854 return arm_current_el(env) == 2 && (arm_hcr_el2_eff(env) & HCR_E2H);
5857 static uint64_t el2_e2h_read(CPUARMState *env, const ARMCPRegInfo *ri)
5859 CPReadFn *readfn;
5861 if (redirect_for_e2h(env)) {
5862 /* Switch to the saved EL2 version of the register. */
5863 ri = ri->opaque;
5864 readfn = ri->readfn;
5865 } else {
5866 readfn = ri->orig_readfn;
5868 if (readfn == NULL) {
5869 readfn = raw_read;
5871 return readfn(env, ri);
5874 static void el2_e2h_write(CPUARMState *env, const ARMCPRegInfo *ri,
5875 uint64_t value)
5877 CPWriteFn *writefn;
5879 if (redirect_for_e2h(env)) {
5880 /* Switch to the saved EL2 version of the register. */
5881 ri = ri->opaque;
5882 writefn = ri->writefn;
5883 } else {
5884 writefn = ri->orig_writefn;
5886 if (writefn == NULL) {
5887 writefn = raw_write;
5889 writefn(env, ri, value);
5892 static void define_arm_vh_e2h_redirects_aliases(ARMCPU *cpu)
5894 struct E2HAlias {
5895 uint32_t src_key, dst_key, new_key;
5896 const char *src_name, *dst_name, *new_name;
5897 bool (*feature)(const ARMISARegisters *id);
5900 #define K(op0, op1, crn, crm, op2) \
5901 ENCODE_AA64_CP_REG(CP_REG_ARM64_SYSREG_CP, crn, crm, op0, op1, op2)
5903 static const struct E2HAlias aliases[] = {
5904 { K(3, 0, 1, 0, 0), K(3, 4, 1, 0, 0), K(3, 5, 1, 0, 0),
5905 "SCTLR", "SCTLR_EL2", "SCTLR_EL12" },
5906 { K(3, 0, 1, 0, 2), K(3, 4, 1, 1, 2), K(3, 5, 1, 0, 2),
5907 "CPACR", "CPTR_EL2", "CPACR_EL12" },
5908 { K(3, 0, 2, 0, 0), K(3, 4, 2, 0, 0), K(3, 5, 2, 0, 0),
5909 "TTBR0_EL1", "TTBR0_EL2", "TTBR0_EL12" },
5910 { K(3, 0, 2, 0, 1), K(3, 4, 2, 0, 1), K(3, 5, 2, 0, 1),
5911 "TTBR1_EL1", "TTBR1_EL2", "TTBR1_EL12" },
5912 { K(3, 0, 2, 0, 2), K(3, 4, 2, 0, 2), K(3, 5, 2, 0, 2),
5913 "TCR_EL1", "TCR_EL2", "TCR_EL12" },
5914 { K(3, 0, 4, 0, 0), K(3, 4, 4, 0, 0), K(3, 5, 4, 0, 0),
5915 "SPSR_EL1", "SPSR_EL2", "SPSR_EL12" },
5916 { K(3, 0, 4, 0, 1), K(3, 4, 4, 0, 1), K(3, 5, 4, 0, 1),
5917 "ELR_EL1", "ELR_EL2", "ELR_EL12" },
5918 { K(3, 0, 5, 1, 0), K(3, 4, 5, 1, 0), K(3, 5, 5, 1, 0),
5919 "AFSR0_EL1", "AFSR0_EL2", "AFSR0_EL12" },
5920 { K(3, 0, 5, 1, 1), K(3, 4, 5, 1, 1), K(3, 5, 5, 1, 1),
5921 "AFSR1_EL1", "AFSR1_EL2", "AFSR1_EL12" },
5922 { K(3, 0, 5, 2, 0), K(3, 4, 5, 2, 0), K(3, 5, 5, 2, 0),
5923 "ESR_EL1", "ESR_EL2", "ESR_EL12" },
5924 { K(3, 0, 6, 0, 0), K(3, 4, 6, 0, 0), K(3, 5, 6, 0, 0),
5925 "FAR_EL1", "FAR_EL2", "FAR_EL12" },
5926 { K(3, 0, 10, 2, 0), K(3, 4, 10, 2, 0), K(3, 5, 10, 2, 0),
5927 "MAIR_EL1", "MAIR_EL2", "MAIR_EL12" },
5928 { K(3, 0, 10, 3, 0), K(3, 4, 10, 3, 0), K(3, 5, 10, 3, 0),
5929 "AMAIR0", "AMAIR_EL2", "AMAIR_EL12" },
5930 { K(3, 0, 12, 0, 0), K(3, 4, 12, 0, 0), K(3, 5, 12, 0, 0),
5931 "VBAR", "VBAR_EL2", "VBAR_EL12" },
5932 { K(3, 0, 13, 0, 1), K(3, 4, 13, 0, 1), K(3, 5, 13, 0, 1),
5933 "CONTEXTIDR_EL1", "CONTEXTIDR_EL2", "CONTEXTIDR_EL12" },
5934 { K(3, 0, 14, 1, 0), K(3, 4, 14, 1, 0), K(3, 5, 14, 1, 0),
5935 "CNTKCTL", "CNTHCTL_EL2", "CNTKCTL_EL12" },
5938 * Note that redirection of ZCR is mentioned in the description
5939 * of ZCR_EL2, and aliasing in the description of ZCR_EL1, but
5940 * not in the summary table.
5942 { K(3, 0, 1, 2, 0), K(3, 4, 1, 2, 0), K(3, 5, 1, 2, 0),
5943 "ZCR_EL1", "ZCR_EL2", "ZCR_EL12", isar_feature_aa64_sve },
5945 { K(3, 0, 5, 6, 0), K(3, 4, 5, 6, 0), K(3, 5, 5, 6, 0),
5946 "TFSR_EL1", "TFSR_EL2", "TFSR_EL12", isar_feature_aa64_mte },
5948 /* TODO: ARMv8.2-SPE -- PMSCR_EL2 */
5949 /* TODO: ARMv8.4-Trace -- TRFCR_EL2 */
5951 #undef K
5953 size_t i;
5955 for (i = 0; i < ARRAY_SIZE(aliases); i++) {
5956 const struct E2HAlias *a = &aliases[i];
5957 ARMCPRegInfo *src_reg, *dst_reg;
5959 if (a->feature && !a->feature(&cpu->isar)) {
5960 continue;
5963 src_reg = g_hash_table_lookup(cpu->cp_regs, &a->src_key);
5964 dst_reg = g_hash_table_lookup(cpu->cp_regs, &a->dst_key);
5965 g_assert(src_reg != NULL);
5966 g_assert(dst_reg != NULL);
5968 /* Cross-compare names to detect typos in the keys. */
5969 g_assert(strcmp(src_reg->name, a->src_name) == 0);
5970 g_assert(strcmp(dst_reg->name, a->dst_name) == 0);
5972 /* None of the core system registers use opaque; we will. */
5973 g_assert(src_reg->opaque == NULL);
5975 /* Create alias before redirection so we dup the right data. */
5976 if (a->new_key) {
5977 ARMCPRegInfo *new_reg = g_memdup(src_reg, sizeof(ARMCPRegInfo));
5978 uint32_t *new_key = g_memdup(&a->new_key, sizeof(uint32_t));
5979 bool ok;
5981 new_reg->name = a->new_name;
5982 new_reg->type |= ARM_CP_ALIAS;
5983 /* Remove PL1/PL0 access, leaving PL2/PL3 R/W in place. */
5984 new_reg->access &= PL2_RW | PL3_RW;
5986 ok = g_hash_table_insert(cpu->cp_regs, new_key, new_reg);
5987 g_assert(ok);
5990 src_reg->opaque = dst_reg;
5991 src_reg->orig_readfn = src_reg->readfn ?: raw_read;
5992 src_reg->orig_writefn = src_reg->writefn ?: raw_write;
5993 if (!src_reg->raw_readfn) {
5994 src_reg->raw_readfn = raw_read;
5996 if (!src_reg->raw_writefn) {
5997 src_reg->raw_writefn = raw_write;
5999 src_reg->readfn = el2_e2h_read;
6000 src_reg->writefn = el2_e2h_write;
6003 #endif
6005 static CPAccessResult ctr_el0_access(CPUARMState *env, const ARMCPRegInfo *ri,
6006 bool isread)
6008 int cur_el = arm_current_el(env);
6010 if (cur_el < 2) {
6011 uint64_t hcr = arm_hcr_el2_eff(env);
6013 if (cur_el == 0) {
6014 if ((hcr & (HCR_E2H | HCR_TGE)) == (HCR_E2H | HCR_TGE)) {
6015 if (!(env->cp15.sctlr_el[2] & SCTLR_UCT)) {
6016 return CP_ACCESS_TRAP_EL2;
6018 } else {
6019 if (!(env->cp15.sctlr_el[1] & SCTLR_UCT)) {
6020 return CP_ACCESS_TRAP;
6022 if (hcr & HCR_TID2) {
6023 return CP_ACCESS_TRAP_EL2;
6026 } else if (hcr & HCR_TID2) {
6027 return CP_ACCESS_TRAP_EL2;
6031 if (arm_current_el(env) < 2 && arm_hcr_el2_eff(env) & HCR_TID2) {
6032 return CP_ACCESS_TRAP_EL2;
6035 return CP_ACCESS_OK;
6038 static void oslar_write(CPUARMState *env, const ARMCPRegInfo *ri,
6039 uint64_t value)
6041 /* Writes to OSLAR_EL1 may update the OS lock status, which can be
6042 * read via a bit in OSLSR_EL1.
6044 int oslock;
6046 if (ri->state == ARM_CP_STATE_AA32) {
6047 oslock = (value == 0xC5ACCE55);
6048 } else {
6049 oslock = value & 1;
6052 env->cp15.oslsr_el1 = deposit32(env->cp15.oslsr_el1, 1, 1, oslock);
6055 static const ARMCPRegInfo debug_cp_reginfo[] = {
6056 /* DBGDRAR, DBGDSAR: always RAZ since we don't implement memory mapped
6057 * debug components. The AArch64 version of DBGDRAR is named MDRAR_EL1;
6058 * unlike DBGDRAR it is never accessible from EL0.
6059 * DBGDSAR is deprecated and must RAZ from v8 anyway, so it has no AArch64
6060 * accessor.
6062 { .name = "DBGDRAR", .cp = 14, .crn = 1, .crm = 0, .opc1 = 0, .opc2 = 0,
6063 .access = PL0_R, .accessfn = access_tdra,
6064 .type = ARM_CP_CONST, .resetvalue = 0 },
6065 { .name = "MDRAR_EL1", .state = ARM_CP_STATE_AA64,
6066 .opc0 = 2, .opc1 = 0, .crn = 1, .crm = 0, .opc2 = 0,
6067 .access = PL1_R, .accessfn = access_tdra,
6068 .type = ARM_CP_CONST, .resetvalue = 0 },
6069 { .name = "DBGDSAR", .cp = 14, .crn = 2, .crm = 0, .opc1 = 0, .opc2 = 0,
6070 .access = PL0_R, .accessfn = access_tdra,
6071 .type = ARM_CP_CONST, .resetvalue = 0 },
6072 /* Monitor debug system control register; the 32-bit alias is DBGDSCRext. */
6073 { .name = "MDSCR_EL1", .state = ARM_CP_STATE_BOTH,
6074 .cp = 14, .opc0 = 2, .opc1 = 0, .crn = 0, .crm = 2, .opc2 = 2,
6075 .access = PL1_RW, .accessfn = access_tda,
6076 .fieldoffset = offsetof(CPUARMState, cp15.mdscr_el1),
6077 .resetvalue = 0 },
6079 * MDCCSR_EL0[30:29] map to EDSCR[30:29]. Simply RAZ as the external
6080 * Debug Communication Channel is not implemented.
6082 { .name = "MDCCSR_EL0", .state = ARM_CP_STATE_AA64,
6083 .opc0 = 2, .opc1 = 3, .crn = 0, .crm = 1, .opc2 = 0,
6084 .access = PL0_R, .accessfn = access_tda,
6085 .type = ARM_CP_CONST, .resetvalue = 0 },
6087 * DBGDSCRint[15,12,5:2] map to MDSCR_EL1[15,12,5:2]. Map all bits as
6088 * it is unlikely a guest will care.
6089 * We don't implement the configurable EL0 access.
6091 { .name = "DBGDSCRint", .state = ARM_CP_STATE_AA32,
6092 .cp = 14, .opc1 = 0, .crn = 0, .crm = 1, .opc2 = 0,
6093 .type = ARM_CP_ALIAS,
6094 .access = PL1_R, .accessfn = access_tda,
6095 .fieldoffset = offsetof(CPUARMState, cp15.mdscr_el1), },
6096 { .name = "OSLAR_EL1", .state = ARM_CP_STATE_BOTH,
6097 .cp = 14, .opc0 = 2, .opc1 = 0, .crn = 1, .crm = 0, .opc2 = 4,
6098 .access = PL1_W, .type = ARM_CP_NO_RAW,
6099 .accessfn = access_tdosa,
6100 .writefn = oslar_write },
6101 { .name = "OSLSR_EL1", .state = ARM_CP_STATE_BOTH,
6102 .cp = 14, .opc0 = 2, .opc1 = 0, .crn = 1, .crm = 1, .opc2 = 4,
6103 .access = PL1_R, .resetvalue = 10,
6104 .accessfn = access_tdosa,
6105 .fieldoffset = offsetof(CPUARMState, cp15.oslsr_el1) },
6106 /* Dummy OSDLR_EL1: 32-bit Linux will read this */
6107 { .name = "OSDLR_EL1", .state = ARM_CP_STATE_BOTH,
6108 .cp = 14, .opc0 = 2, .opc1 = 0, .crn = 1, .crm = 3, .opc2 = 4,
6109 .access = PL1_RW, .accessfn = access_tdosa,
6110 .type = ARM_CP_NOP },
6111 /* Dummy DBGVCR: Linux wants to clear this on startup, but we don't
6112 * implement vector catch debug events yet.
6114 { .name = "DBGVCR",
6115 .cp = 14, .opc1 = 0, .crn = 0, .crm = 7, .opc2 = 0,
6116 .access = PL1_RW, .accessfn = access_tda,
6117 .type = ARM_CP_NOP },
6118 /* Dummy DBGVCR32_EL2 (which is only for a 64-bit hypervisor
6119 * to save and restore a 32-bit guest's DBGVCR)
6121 { .name = "DBGVCR32_EL2", .state = ARM_CP_STATE_AA64,
6122 .opc0 = 2, .opc1 = 4, .crn = 0, .crm = 7, .opc2 = 0,
6123 .access = PL2_RW, .accessfn = access_tda,
6124 .type = ARM_CP_NOP },
6125 /* Dummy MDCCINT_EL1, since we don't implement the Debug Communications
6126 * Channel but Linux may try to access this register. The 32-bit
6127 * alias is DBGDCCINT.
6129 { .name = "MDCCINT_EL1", .state = ARM_CP_STATE_BOTH,
6130 .cp = 14, .opc0 = 2, .opc1 = 0, .crn = 0, .crm = 2, .opc2 = 0,
6131 .access = PL1_RW, .accessfn = access_tda,
6132 .type = ARM_CP_NOP },
6133 REGINFO_SENTINEL
6136 static const ARMCPRegInfo debug_lpae_cp_reginfo[] = {
6137 /* 64 bit access versions of the (dummy) debug registers */
6138 { .name = "DBGDRAR", .cp = 14, .crm = 1, .opc1 = 0,
6139 .access = PL0_R, .type = ARM_CP_CONST|ARM_CP_64BIT, .resetvalue = 0 },
6140 { .name = "DBGDSAR", .cp = 14, .crm = 2, .opc1 = 0,
6141 .access = PL0_R, .type = ARM_CP_CONST|ARM_CP_64BIT, .resetvalue = 0 },
6142 REGINFO_SENTINEL
6145 /* Return the exception level to which exceptions should be taken
6146 * via SVEAccessTrap. If an exception should be routed through
6147 * AArch64.AdvSIMDFPAccessTrap, return 0; fp_exception_el should
6148 * take care of raising that exception.
6149 * C.f. the ARM pseudocode function CheckSVEEnabled.
6151 int sve_exception_el(CPUARMState *env, int el)
6153 #ifndef CONFIG_USER_ONLY
6154 uint64_t hcr_el2 = arm_hcr_el2_eff(env);
6156 if (el <= 1 && (hcr_el2 & (HCR_E2H | HCR_TGE)) != (HCR_E2H | HCR_TGE)) {
6157 /* Check CPACR.ZEN. */
6158 switch (extract32(env->cp15.cpacr_el1, 16, 2)) {
6159 case 1:
6160 if (el != 0) {
6161 break;
6163 /* fall through */
6164 case 0:
6165 case 2:
6166 /* route_to_el2 */
6167 return hcr_el2 & HCR_TGE ? 2 : 1;
6170 /* Check CPACR.FPEN. */
6171 switch (extract32(env->cp15.cpacr_el1, 20, 2)) {
6172 case 1:
6173 if (el != 0) {
6174 break;
6176 /* fall through */
6177 case 0:
6178 case 2:
6179 return 0;
6183 /* CPTR_EL2. Since TZ and TFP are positive,
6184 * they will be zero when EL2 is not present.
6186 if (el <= 2 && arm_is_el2_enabled(env)) {
6187 if (env->cp15.cptr_el[2] & CPTR_TZ) {
6188 return 2;
6190 if (env->cp15.cptr_el[2] & CPTR_TFP) {
6191 return 0;
6195 /* CPTR_EL3. Since EZ is negative we must check for EL3. */
6196 if (arm_feature(env, ARM_FEATURE_EL3)
6197 && !(env->cp15.cptr_el[3] & CPTR_EZ)) {
6198 return 3;
6200 #endif
6201 return 0;
6204 uint32_t aarch64_sve_zcr_get_valid_len(ARMCPU *cpu, uint32_t start_len)
6206 uint32_t end_len;
6208 start_len = MIN(start_len, ARM_MAX_VQ - 1);
6209 end_len = start_len;
6211 if (!test_bit(start_len, cpu->sve_vq_map)) {
6212 end_len = find_last_bit(cpu->sve_vq_map, start_len);
6213 assert(end_len < start_len);
6215 return end_len;
6219 * Given that SVE is enabled, return the vector length for EL.
6221 uint32_t sve_zcr_len_for_el(CPUARMState *env, int el)
6223 ARMCPU *cpu = env_archcpu(env);
6224 uint32_t zcr_len = cpu->sve_max_vq - 1;
6226 if (el <= 1 &&
6227 (arm_hcr_el2_eff(env) & (HCR_E2H | HCR_TGE)) != (HCR_E2H | HCR_TGE)) {
6228 zcr_len = MIN(zcr_len, 0xf & (uint32_t)env->vfp.zcr_el[1]);
6230 if (el <= 2 && arm_feature(env, ARM_FEATURE_EL2)) {
6231 zcr_len = MIN(zcr_len, 0xf & (uint32_t)env->vfp.zcr_el[2]);
6233 if (arm_feature(env, ARM_FEATURE_EL3)) {
6234 zcr_len = MIN(zcr_len, 0xf & (uint32_t)env->vfp.zcr_el[3]);
6237 return aarch64_sve_zcr_get_valid_len(cpu, zcr_len);
6240 static void zcr_write(CPUARMState *env, const ARMCPRegInfo *ri,
6241 uint64_t value)
6243 int cur_el = arm_current_el(env);
6244 int old_len = sve_zcr_len_for_el(env, cur_el);
6245 int new_len;
6247 /* Bits other than [3:0] are RAZ/WI. */
6248 QEMU_BUILD_BUG_ON(ARM_MAX_VQ > 16);
6249 raw_write(env, ri, value & 0xf);
6252 * Because we arrived here, we know both FP and SVE are enabled;
6253 * otherwise we would have trapped access to the ZCR_ELn register.
6255 new_len = sve_zcr_len_for_el(env, cur_el);
6256 if (new_len < old_len) {
6257 aarch64_sve_narrow_vq(env, new_len + 1);
6261 static const ARMCPRegInfo zcr_el1_reginfo = {
6262 .name = "ZCR_EL1", .state = ARM_CP_STATE_AA64,
6263 .opc0 = 3, .opc1 = 0, .crn = 1, .crm = 2, .opc2 = 0,
6264 .access = PL1_RW, .type = ARM_CP_SVE,
6265 .fieldoffset = offsetof(CPUARMState, vfp.zcr_el[1]),
6266 .writefn = zcr_write, .raw_writefn = raw_write
6269 static const ARMCPRegInfo zcr_el2_reginfo = {
6270 .name = "ZCR_EL2", .state = ARM_CP_STATE_AA64,
6271 .opc0 = 3, .opc1 = 4, .crn = 1, .crm = 2, .opc2 = 0,
6272 .access = PL2_RW, .type = ARM_CP_SVE,
6273 .fieldoffset = offsetof(CPUARMState, vfp.zcr_el[2]),
6274 .writefn = zcr_write, .raw_writefn = raw_write
6277 static const ARMCPRegInfo zcr_no_el2_reginfo = {
6278 .name = "ZCR_EL2", .state = ARM_CP_STATE_AA64,
6279 .opc0 = 3, .opc1 = 4, .crn = 1, .crm = 2, .opc2 = 0,
6280 .access = PL2_RW, .type = ARM_CP_SVE,
6281 .readfn = arm_cp_read_zero, .writefn = arm_cp_write_ignore
6284 static const ARMCPRegInfo zcr_el3_reginfo = {
6285 .name = "ZCR_EL3", .state = ARM_CP_STATE_AA64,
6286 .opc0 = 3, .opc1 = 6, .crn = 1, .crm = 2, .opc2 = 0,
6287 .access = PL3_RW, .type = ARM_CP_SVE,
6288 .fieldoffset = offsetof(CPUARMState, vfp.zcr_el[3]),
6289 .writefn = zcr_write, .raw_writefn = raw_write
6292 void hw_watchpoint_update(ARMCPU *cpu, int n)
6294 CPUARMState *env = &cpu->env;
6295 vaddr len = 0;
6296 vaddr wvr = env->cp15.dbgwvr[n];
6297 uint64_t wcr = env->cp15.dbgwcr[n];
6298 int mask;
6299 int flags = BP_CPU | BP_STOP_BEFORE_ACCESS;
6301 if (env->cpu_watchpoint[n]) {
6302 cpu_watchpoint_remove_by_ref(CPU(cpu), env->cpu_watchpoint[n]);
6303 env->cpu_watchpoint[n] = NULL;
6306 if (!extract64(wcr, 0, 1)) {
6307 /* E bit clear : watchpoint disabled */
6308 return;
6311 switch (extract64(wcr, 3, 2)) {
6312 case 0:
6313 /* LSC 00 is reserved and must behave as if the wp is disabled */
6314 return;
6315 case 1:
6316 flags |= BP_MEM_READ;
6317 break;
6318 case 2:
6319 flags |= BP_MEM_WRITE;
6320 break;
6321 case 3:
6322 flags |= BP_MEM_ACCESS;
6323 break;
6326 /* Attempts to use both MASK and BAS fields simultaneously are
6327 * CONSTRAINED UNPREDICTABLE; we opt to ignore BAS in this case,
6328 * thus generating a watchpoint for every byte in the masked region.
6330 mask = extract64(wcr, 24, 4);
6331 if (mask == 1 || mask == 2) {
6332 /* Reserved values of MASK; we must act as if the mask value was
6333 * some non-reserved value, or as if the watchpoint were disabled.
6334 * We choose the latter.
6336 return;
6337 } else if (mask) {
6338 /* Watchpoint covers an aligned area up to 2GB in size */
6339 len = 1ULL << mask;
6340 /* If masked bits in WVR are not zero it's CONSTRAINED UNPREDICTABLE
6341 * whether the watchpoint fires when the unmasked bits match; we opt
6342 * to generate the exceptions.
6344 wvr &= ~(len - 1);
6345 } else {
6346 /* Watchpoint covers bytes defined by the byte address select bits */
6347 int bas = extract64(wcr, 5, 8);
6348 int basstart;
6350 if (extract64(wvr, 2, 1)) {
6351 /* Deprecated case of an only 4-aligned address. BAS[7:4] are
6352 * ignored, and BAS[3:0] define which bytes to watch.
6354 bas &= 0xf;
6357 if (bas == 0) {
6358 /* This must act as if the watchpoint is disabled */
6359 return;
6362 /* The BAS bits are supposed to be programmed to indicate a contiguous
6363 * range of bytes. Otherwise it is CONSTRAINED UNPREDICTABLE whether
6364 * we fire for each byte in the word/doubleword addressed by the WVR.
6365 * We choose to ignore any non-zero bits after the first range of 1s.
6367 basstart = ctz32(bas);
6368 len = cto32(bas >> basstart);
6369 wvr += basstart;
6372 cpu_watchpoint_insert(CPU(cpu), wvr, len, flags,
6373 &env->cpu_watchpoint[n]);
6376 void hw_watchpoint_update_all(ARMCPU *cpu)
6378 int i;
6379 CPUARMState *env = &cpu->env;
6381 /* Completely clear out existing QEMU watchpoints and our array, to
6382 * avoid possible stale entries following migration load.
6384 cpu_watchpoint_remove_all(CPU(cpu), BP_CPU);
6385 memset(env->cpu_watchpoint, 0, sizeof(env->cpu_watchpoint));
6387 for (i = 0; i < ARRAY_SIZE(cpu->env.cpu_watchpoint); i++) {
6388 hw_watchpoint_update(cpu, i);
6392 static void dbgwvr_write(CPUARMState *env, const ARMCPRegInfo *ri,
6393 uint64_t value)
6395 ARMCPU *cpu = env_archcpu(env);
6396 int i = ri->crm;
6398 /* Bits [63:49] are hardwired to the value of bit [48]; that is, the
6399 * register reads and behaves as if values written are sign extended.
6400 * Bits [1:0] are RES0.
6402 value = sextract64(value, 0, 49) & ~3ULL;
6404 raw_write(env, ri, value);
6405 hw_watchpoint_update(cpu, i);
6408 static void dbgwcr_write(CPUARMState *env, const ARMCPRegInfo *ri,
6409 uint64_t value)
6411 ARMCPU *cpu = env_archcpu(env);
6412 int i = ri->crm;
6414 raw_write(env, ri, value);
6415 hw_watchpoint_update(cpu, i);
6418 void hw_breakpoint_update(ARMCPU *cpu, int n)
6420 CPUARMState *env = &cpu->env;
6421 uint64_t bvr = env->cp15.dbgbvr[n];
6422 uint64_t bcr = env->cp15.dbgbcr[n];
6423 vaddr addr;
6424 int bt;
6425 int flags = BP_CPU;
6427 if (env->cpu_breakpoint[n]) {
6428 cpu_breakpoint_remove_by_ref(CPU(cpu), env->cpu_breakpoint[n]);
6429 env->cpu_breakpoint[n] = NULL;
6432 if (!extract64(bcr, 0, 1)) {
6433 /* E bit clear : watchpoint disabled */
6434 return;
6437 bt = extract64(bcr, 20, 4);
6439 switch (bt) {
6440 case 4: /* unlinked address mismatch (reserved if AArch64) */
6441 case 5: /* linked address mismatch (reserved if AArch64) */
6442 qemu_log_mask(LOG_UNIMP,
6443 "arm: address mismatch breakpoint types not implemented\n");
6444 return;
6445 case 0: /* unlinked address match */
6446 case 1: /* linked address match */
6448 /* Bits [63:49] are hardwired to the value of bit [48]; that is,
6449 * we behave as if the register was sign extended. Bits [1:0] are
6450 * RES0. The BAS field is used to allow setting breakpoints on 16
6451 * bit wide instructions; it is CONSTRAINED UNPREDICTABLE whether
6452 * a bp will fire if the addresses covered by the bp and the addresses
6453 * covered by the insn overlap but the insn doesn't start at the
6454 * start of the bp address range. We choose to require the insn and
6455 * the bp to have the same address. The constraints on writing to
6456 * BAS enforced in dbgbcr_write mean we have only four cases:
6457 * 0b0000 => no breakpoint
6458 * 0b0011 => breakpoint on addr
6459 * 0b1100 => breakpoint on addr + 2
6460 * 0b1111 => breakpoint on addr
6461 * See also figure D2-3 in the v8 ARM ARM (DDI0487A.c).
6463 int bas = extract64(bcr, 5, 4);
6464 addr = sextract64(bvr, 0, 49) & ~3ULL;
6465 if (bas == 0) {
6466 return;
6468 if (bas == 0xc) {
6469 addr += 2;
6471 break;
6473 case 2: /* unlinked context ID match */
6474 case 8: /* unlinked VMID match (reserved if no EL2) */
6475 case 10: /* unlinked context ID and VMID match (reserved if no EL2) */
6476 qemu_log_mask(LOG_UNIMP,
6477 "arm: unlinked context breakpoint types not implemented\n");
6478 return;
6479 case 9: /* linked VMID match (reserved if no EL2) */
6480 case 11: /* linked context ID and VMID match (reserved if no EL2) */
6481 case 3: /* linked context ID match */
6482 default:
6483 /* We must generate no events for Linked context matches (unless
6484 * they are linked to by some other bp/wp, which is handled in
6485 * updates for the linking bp/wp). We choose to also generate no events
6486 * for reserved values.
6488 return;
6491 cpu_breakpoint_insert(CPU(cpu), addr, flags, &env->cpu_breakpoint[n]);
6494 void hw_breakpoint_update_all(ARMCPU *cpu)
6496 int i;
6497 CPUARMState *env = &cpu->env;
6499 /* Completely clear out existing QEMU breakpoints and our array, to
6500 * avoid possible stale entries following migration load.
6502 cpu_breakpoint_remove_all(CPU(cpu), BP_CPU);
6503 memset(env->cpu_breakpoint, 0, sizeof(env->cpu_breakpoint));
6505 for (i = 0; i < ARRAY_SIZE(cpu->env.cpu_breakpoint); i++) {
6506 hw_breakpoint_update(cpu, i);
6510 static void dbgbvr_write(CPUARMState *env, const ARMCPRegInfo *ri,
6511 uint64_t value)
6513 ARMCPU *cpu = env_archcpu(env);
6514 int i = ri->crm;
6516 raw_write(env, ri, value);
6517 hw_breakpoint_update(cpu, i);
6520 static void dbgbcr_write(CPUARMState *env, const ARMCPRegInfo *ri,
6521 uint64_t value)
6523 ARMCPU *cpu = env_archcpu(env);
6524 int i = ri->crm;
6526 /* BAS[3] is a read-only copy of BAS[2], and BAS[1] a read-only
6527 * copy of BAS[0].
6529 value = deposit64(value, 6, 1, extract64(value, 5, 1));
6530 value = deposit64(value, 8, 1, extract64(value, 7, 1));
6532 raw_write(env, ri, value);
6533 hw_breakpoint_update(cpu, i);
6536 static void define_debug_regs(ARMCPU *cpu)
6538 /* Define v7 and v8 architectural debug registers.
6539 * These are just dummy implementations for now.
6541 int i;
6542 int wrps, brps, ctx_cmps;
6545 * The Arm ARM says DBGDIDR is optional and deprecated if EL1 cannot
6546 * use AArch32. Given that bit 15 is RES1, if the value is 0 then
6547 * the register must not exist for this cpu.
6549 if (cpu->isar.dbgdidr != 0) {
6550 ARMCPRegInfo dbgdidr = {
6551 .name = "DBGDIDR", .cp = 14, .crn = 0, .crm = 0,
6552 .opc1 = 0, .opc2 = 0,
6553 .access = PL0_R, .accessfn = access_tda,
6554 .type = ARM_CP_CONST, .resetvalue = cpu->isar.dbgdidr,
6556 define_one_arm_cp_reg(cpu, &dbgdidr);
6559 /* Note that all these register fields hold "number of Xs minus 1". */
6560 brps = arm_num_brps(cpu);
6561 wrps = arm_num_wrps(cpu);
6562 ctx_cmps = arm_num_ctx_cmps(cpu);
6564 assert(ctx_cmps <= brps);
6566 define_arm_cp_regs(cpu, debug_cp_reginfo);
6568 if (arm_feature(&cpu->env, ARM_FEATURE_LPAE)) {
6569 define_arm_cp_regs(cpu, debug_lpae_cp_reginfo);
6572 for (i = 0; i < brps; i++) {
6573 ARMCPRegInfo dbgregs[] = {
6574 { .name = "DBGBVR", .state = ARM_CP_STATE_BOTH,
6575 .cp = 14, .opc0 = 2, .opc1 = 0, .crn = 0, .crm = i, .opc2 = 4,
6576 .access = PL1_RW, .accessfn = access_tda,
6577 .fieldoffset = offsetof(CPUARMState, cp15.dbgbvr[i]),
6578 .writefn = dbgbvr_write, .raw_writefn = raw_write
6580 { .name = "DBGBCR", .state = ARM_CP_STATE_BOTH,
6581 .cp = 14, .opc0 = 2, .opc1 = 0, .crn = 0, .crm = i, .opc2 = 5,
6582 .access = PL1_RW, .accessfn = access_tda,
6583 .fieldoffset = offsetof(CPUARMState, cp15.dbgbcr[i]),
6584 .writefn = dbgbcr_write, .raw_writefn = raw_write
6586 REGINFO_SENTINEL
6588 define_arm_cp_regs(cpu, dbgregs);
6591 for (i = 0; i < wrps; i++) {
6592 ARMCPRegInfo dbgregs[] = {
6593 { .name = "DBGWVR", .state = ARM_CP_STATE_BOTH,
6594 .cp = 14, .opc0 = 2, .opc1 = 0, .crn = 0, .crm = i, .opc2 = 6,
6595 .access = PL1_RW, .accessfn = access_tda,
6596 .fieldoffset = offsetof(CPUARMState, cp15.dbgwvr[i]),
6597 .writefn = dbgwvr_write, .raw_writefn = raw_write
6599 { .name = "DBGWCR", .state = ARM_CP_STATE_BOTH,
6600 .cp = 14, .opc0 = 2, .opc1 = 0, .crn = 0, .crm = i, .opc2 = 7,
6601 .access = PL1_RW, .accessfn = access_tda,
6602 .fieldoffset = offsetof(CPUARMState, cp15.dbgwcr[i]),
6603 .writefn = dbgwcr_write, .raw_writefn = raw_write
6605 REGINFO_SENTINEL
6607 define_arm_cp_regs(cpu, dbgregs);
6611 static void define_pmu_regs(ARMCPU *cpu)
6614 * v7 performance monitor control register: same implementor
6615 * field as main ID register, and we implement four counters in
6616 * addition to the cycle count register.
6618 unsigned int i, pmcrn = PMCR_NUM_COUNTERS;
6619 ARMCPRegInfo pmcr = {
6620 .name = "PMCR", .cp = 15, .crn = 9, .crm = 12, .opc1 = 0, .opc2 = 0,
6621 .access = PL0_RW,
6622 .type = ARM_CP_IO | ARM_CP_ALIAS,
6623 .fieldoffset = offsetoflow32(CPUARMState, cp15.c9_pmcr),
6624 .accessfn = pmreg_access, .writefn = pmcr_write,
6625 .raw_writefn = raw_write,
6627 ARMCPRegInfo pmcr64 = {
6628 .name = "PMCR_EL0", .state = ARM_CP_STATE_AA64,
6629 .opc0 = 3, .opc1 = 3, .crn = 9, .crm = 12, .opc2 = 0,
6630 .access = PL0_RW, .accessfn = pmreg_access,
6631 .type = ARM_CP_IO,
6632 .fieldoffset = offsetof(CPUARMState, cp15.c9_pmcr),
6633 .resetvalue = (cpu->midr & 0xff000000) | (pmcrn << PMCRN_SHIFT) |
6634 PMCRLC,
6635 .writefn = pmcr_write, .raw_writefn = raw_write,
6637 define_one_arm_cp_reg(cpu, &pmcr);
6638 define_one_arm_cp_reg(cpu, &pmcr64);
6639 for (i = 0; i < pmcrn; i++) {
6640 char *pmevcntr_name = g_strdup_printf("PMEVCNTR%d", i);
6641 char *pmevcntr_el0_name = g_strdup_printf("PMEVCNTR%d_EL0", i);
6642 char *pmevtyper_name = g_strdup_printf("PMEVTYPER%d", i);
6643 char *pmevtyper_el0_name = g_strdup_printf("PMEVTYPER%d_EL0", i);
6644 ARMCPRegInfo pmev_regs[] = {
6645 { .name = pmevcntr_name, .cp = 15, .crn = 14,
6646 .crm = 8 | (3 & (i >> 3)), .opc1 = 0, .opc2 = i & 7,
6647 .access = PL0_RW, .type = ARM_CP_IO | ARM_CP_ALIAS,
6648 .readfn = pmevcntr_readfn, .writefn = pmevcntr_writefn,
6649 .accessfn = pmreg_access },
6650 { .name = pmevcntr_el0_name, .state = ARM_CP_STATE_AA64,
6651 .opc0 = 3, .opc1 = 3, .crn = 14, .crm = 8 | (3 & (i >> 3)),
6652 .opc2 = i & 7, .access = PL0_RW, .accessfn = pmreg_access,
6653 .type = ARM_CP_IO,
6654 .readfn = pmevcntr_readfn, .writefn = pmevcntr_writefn,
6655 .raw_readfn = pmevcntr_rawread,
6656 .raw_writefn = pmevcntr_rawwrite },
6657 { .name = pmevtyper_name, .cp = 15, .crn = 14,
6658 .crm = 12 | (3 & (i >> 3)), .opc1 = 0, .opc2 = i & 7,
6659 .access = PL0_RW, .type = ARM_CP_IO | ARM_CP_ALIAS,
6660 .readfn = pmevtyper_readfn, .writefn = pmevtyper_writefn,
6661 .accessfn = pmreg_access },
6662 { .name = pmevtyper_el0_name, .state = ARM_CP_STATE_AA64,
6663 .opc0 = 3, .opc1 = 3, .crn = 14, .crm = 12 | (3 & (i >> 3)),
6664 .opc2 = i & 7, .access = PL0_RW, .accessfn = pmreg_access,
6665 .type = ARM_CP_IO,
6666 .readfn = pmevtyper_readfn, .writefn = pmevtyper_writefn,
6667 .raw_writefn = pmevtyper_rawwrite },
6668 REGINFO_SENTINEL
6670 define_arm_cp_regs(cpu, pmev_regs);
6671 g_free(pmevcntr_name);
6672 g_free(pmevcntr_el0_name);
6673 g_free(pmevtyper_name);
6674 g_free(pmevtyper_el0_name);
6676 if (cpu_isar_feature(aa32_pmu_8_1, cpu)) {
6677 ARMCPRegInfo v81_pmu_regs[] = {
6678 { .name = "PMCEID2", .state = ARM_CP_STATE_AA32,
6679 .cp = 15, .opc1 = 0, .crn = 9, .crm = 14, .opc2 = 4,
6680 .access = PL0_R, .accessfn = pmreg_access, .type = ARM_CP_CONST,
6681 .resetvalue = extract64(cpu->pmceid0, 32, 32) },
6682 { .name = "PMCEID3", .state = ARM_CP_STATE_AA32,
6683 .cp = 15, .opc1 = 0, .crn = 9, .crm = 14, .opc2 = 5,
6684 .access = PL0_R, .accessfn = pmreg_access, .type = ARM_CP_CONST,
6685 .resetvalue = extract64(cpu->pmceid1, 32, 32) },
6686 REGINFO_SENTINEL
6688 define_arm_cp_regs(cpu, v81_pmu_regs);
6690 if (cpu_isar_feature(any_pmu_8_4, cpu)) {
6691 static const ARMCPRegInfo v84_pmmir = {
6692 .name = "PMMIR_EL1", .state = ARM_CP_STATE_BOTH,
6693 .opc0 = 3, .opc1 = 0, .crn = 9, .crm = 14, .opc2 = 6,
6694 .access = PL1_R, .accessfn = pmreg_access, .type = ARM_CP_CONST,
6695 .resetvalue = 0
6697 define_one_arm_cp_reg(cpu, &v84_pmmir);
6701 /* We don't know until after realize whether there's a GICv3
6702 * attached, and that is what registers the gicv3 sysregs.
6703 * So we have to fill in the GIC fields in ID_PFR/ID_PFR1_EL1/ID_AA64PFR0_EL1
6704 * at runtime.
6706 static uint64_t id_pfr1_read(CPUARMState *env, const ARMCPRegInfo *ri)
6708 ARMCPU *cpu = env_archcpu(env);
6709 uint64_t pfr1 = cpu->isar.id_pfr1;
6711 if (env->gicv3state) {
6712 pfr1 |= 1 << 28;
6714 return pfr1;
6717 #ifndef CONFIG_USER_ONLY
6718 static uint64_t id_aa64pfr0_read(CPUARMState *env, const ARMCPRegInfo *ri)
6720 ARMCPU *cpu = env_archcpu(env);
6721 uint64_t pfr0 = cpu->isar.id_aa64pfr0;
6723 if (env->gicv3state) {
6724 pfr0 |= 1 << 24;
6726 return pfr0;
6728 #endif
6730 /* Shared logic between LORID and the rest of the LOR* registers.
6731 * Secure state exclusion has already been dealt with.
6733 static CPAccessResult access_lor_ns(CPUARMState *env,
6734 const ARMCPRegInfo *ri, bool isread)
6736 int el = arm_current_el(env);
6738 if (el < 2 && (arm_hcr_el2_eff(env) & HCR_TLOR)) {
6739 return CP_ACCESS_TRAP_EL2;
6741 if (el < 3 && (env->cp15.scr_el3 & SCR_TLOR)) {
6742 return CP_ACCESS_TRAP_EL3;
6744 return CP_ACCESS_OK;
6747 static CPAccessResult access_lor_other(CPUARMState *env,
6748 const ARMCPRegInfo *ri, bool isread)
6750 if (arm_is_secure_below_el3(env)) {
6751 /* Access denied in secure mode. */
6752 return CP_ACCESS_TRAP;
6754 return access_lor_ns(env, ri, isread);
6758 * A trivial implementation of ARMv8.1-LOR leaves all of these
6759 * registers fixed at 0, which indicates that there are zero
6760 * supported Limited Ordering regions.
6762 static const ARMCPRegInfo lor_reginfo[] = {
6763 { .name = "LORSA_EL1", .state = ARM_CP_STATE_AA64,
6764 .opc0 = 3, .opc1 = 0, .crn = 10, .crm = 4, .opc2 = 0,
6765 .access = PL1_RW, .accessfn = access_lor_other,
6766 .type = ARM_CP_CONST, .resetvalue = 0 },
6767 { .name = "LOREA_EL1", .state = ARM_CP_STATE_AA64,
6768 .opc0 = 3, .opc1 = 0, .crn = 10, .crm = 4, .opc2 = 1,
6769 .access = PL1_RW, .accessfn = access_lor_other,
6770 .type = ARM_CP_CONST, .resetvalue = 0 },
6771 { .name = "LORN_EL1", .state = ARM_CP_STATE_AA64,
6772 .opc0 = 3, .opc1 = 0, .crn = 10, .crm = 4, .opc2 = 2,
6773 .access = PL1_RW, .accessfn = access_lor_other,
6774 .type = ARM_CP_CONST, .resetvalue = 0 },
6775 { .name = "LORC_EL1", .state = ARM_CP_STATE_AA64,
6776 .opc0 = 3, .opc1 = 0, .crn = 10, .crm = 4, .opc2 = 3,
6777 .access = PL1_RW, .accessfn = access_lor_other,
6778 .type = ARM_CP_CONST, .resetvalue = 0 },
6779 { .name = "LORID_EL1", .state = ARM_CP_STATE_AA64,
6780 .opc0 = 3, .opc1 = 0, .crn = 10, .crm = 4, .opc2 = 7,
6781 .access = PL1_R, .accessfn = access_lor_ns,
6782 .type = ARM_CP_CONST, .resetvalue = 0 },
6783 REGINFO_SENTINEL
6786 #ifdef TARGET_AARCH64
6787 static CPAccessResult access_pauth(CPUARMState *env, const ARMCPRegInfo *ri,
6788 bool isread)
6790 int el = arm_current_el(env);
6792 if (el < 2 &&
6793 arm_feature(env, ARM_FEATURE_EL2) &&
6794 !(arm_hcr_el2_eff(env) & HCR_APK)) {
6795 return CP_ACCESS_TRAP_EL2;
6797 if (el < 3 &&
6798 arm_feature(env, ARM_FEATURE_EL3) &&
6799 !(env->cp15.scr_el3 & SCR_APK)) {
6800 return CP_ACCESS_TRAP_EL3;
6802 return CP_ACCESS_OK;
6805 static const ARMCPRegInfo pauth_reginfo[] = {
6806 { .name = "APDAKEYLO_EL1", .state = ARM_CP_STATE_AA64,
6807 .opc0 = 3, .opc1 = 0, .crn = 2, .crm = 2, .opc2 = 0,
6808 .access = PL1_RW, .accessfn = access_pauth,
6809 .fieldoffset = offsetof(CPUARMState, keys.apda.lo) },
6810 { .name = "APDAKEYHI_EL1", .state = ARM_CP_STATE_AA64,
6811 .opc0 = 3, .opc1 = 0, .crn = 2, .crm = 2, .opc2 = 1,
6812 .access = PL1_RW, .accessfn = access_pauth,
6813 .fieldoffset = offsetof(CPUARMState, keys.apda.hi) },
6814 { .name = "APDBKEYLO_EL1", .state = ARM_CP_STATE_AA64,
6815 .opc0 = 3, .opc1 = 0, .crn = 2, .crm = 2, .opc2 = 2,
6816 .access = PL1_RW, .accessfn = access_pauth,
6817 .fieldoffset = offsetof(CPUARMState, keys.apdb.lo) },
6818 { .name = "APDBKEYHI_EL1", .state = ARM_CP_STATE_AA64,
6819 .opc0 = 3, .opc1 = 0, .crn = 2, .crm = 2, .opc2 = 3,
6820 .access = PL1_RW, .accessfn = access_pauth,
6821 .fieldoffset = offsetof(CPUARMState, keys.apdb.hi) },
6822 { .name = "APGAKEYLO_EL1", .state = ARM_CP_STATE_AA64,
6823 .opc0 = 3, .opc1 = 0, .crn = 2, .crm = 3, .opc2 = 0,
6824 .access = PL1_RW, .accessfn = access_pauth,
6825 .fieldoffset = offsetof(CPUARMState, keys.apga.lo) },
6826 { .name = "APGAKEYHI_EL1", .state = ARM_CP_STATE_AA64,
6827 .opc0 = 3, .opc1 = 0, .crn = 2, .crm = 3, .opc2 = 1,
6828 .access = PL1_RW, .accessfn = access_pauth,
6829 .fieldoffset = offsetof(CPUARMState, keys.apga.hi) },
6830 { .name = "APIAKEYLO_EL1", .state = ARM_CP_STATE_AA64,
6831 .opc0 = 3, .opc1 = 0, .crn = 2, .crm = 1, .opc2 = 0,
6832 .access = PL1_RW, .accessfn = access_pauth,
6833 .fieldoffset = offsetof(CPUARMState, keys.apia.lo) },
6834 { .name = "APIAKEYHI_EL1", .state = ARM_CP_STATE_AA64,
6835 .opc0 = 3, .opc1 = 0, .crn = 2, .crm = 1, .opc2 = 1,
6836 .access = PL1_RW, .accessfn = access_pauth,
6837 .fieldoffset = offsetof(CPUARMState, keys.apia.hi) },
6838 { .name = "APIBKEYLO_EL1", .state = ARM_CP_STATE_AA64,
6839 .opc0 = 3, .opc1 = 0, .crn = 2, .crm = 1, .opc2 = 2,
6840 .access = PL1_RW, .accessfn = access_pauth,
6841 .fieldoffset = offsetof(CPUARMState, keys.apib.lo) },
6842 { .name = "APIBKEYHI_EL1", .state = ARM_CP_STATE_AA64,
6843 .opc0 = 3, .opc1 = 0, .crn = 2, .crm = 1, .opc2 = 3,
6844 .access = PL1_RW, .accessfn = access_pauth,
6845 .fieldoffset = offsetof(CPUARMState, keys.apib.hi) },
6846 REGINFO_SENTINEL
6849 static const ARMCPRegInfo tlbirange_reginfo[] = {
6850 { .name = "TLBI_RVAE1IS", .state = ARM_CP_STATE_AA64,
6851 .opc0 = 1, .opc1 = 0, .crn = 8, .crm = 2, .opc2 = 1,
6852 .access = PL1_W, .type = ARM_CP_NO_RAW,
6853 .writefn = tlbi_aa64_rvae1is_write },
6854 { .name = "TLBI_RVAAE1IS", .state = ARM_CP_STATE_AA64,
6855 .opc0 = 1, .opc1 = 0, .crn = 8, .crm = 2, .opc2 = 3,
6856 .access = PL1_W, .type = ARM_CP_NO_RAW,
6857 .writefn = tlbi_aa64_rvae1is_write },
6858 { .name = "TLBI_RVALE1IS", .state = ARM_CP_STATE_AA64,
6859 .opc0 = 1, .opc1 = 0, .crn = 8, .crm = 2, .opc2 = 5,
6860 .access = PL1_W, .type = ARM_CP_NO_RAW,
6861 .writefn = tlbi_aa64_rvae1is_write },
6862 { .name = "TLBI_RVAALE1IS", .state = ARM_CP_STATE_AA64,
6863 .opc0 = 1, .opc1 = 0, .crn = 8, .crm = 2, .opc2 = 7,
6864 .access = PL1_W, .type = ARM_CP_NO_RAW,
6865 .writefn = tlbi_aa64_rvae1is_write },
6866 { .name = "TLBI_RVAE1OS", .state = ARM_CP_STATE_AA64,
6867 .opc0 = 1, .opc1 = 0, .crn = 8, .crm = 5, .opc2 = 1,
6868 .access = PL1_W, .type = ARM_CP_NO_RAW,
6869 .writefn = tlbi_aa64_rvae1is_write },
6870 { .name = "TLBI_RVAAE1OS", .state = ARM_CP_STATE_AA64,
6871 .opc0 = 1, .opc1 = 0, .crn = 8, .crm = 5, .opc2 = 3,
6872 .access = PL1_W, .type = ARM_CP_NO_RAW,
6873 .writefn = tlbi_aa64_rvae1is_write },
6874 { .name = "TLBI_RVALE1OS", .state = ARM_CP_STATE_AA64,
6875 .opc0 = 1, .opc1 = 0, .crn = 8, .crm = 5, .opc2 = 5,
6876 .access = PL1_W, .type = ARM_CP_NO_RAW,
6877 .writefn = tlbi_aa64_rvae1is_write },
6878 { .name = "TLBI_RVAALE1OS", .state = ARM_CP_STATE_AA64,
6879 .opc0 = 1, .opc1 = 0, .crn = 8, .crm = 5, .opc2 = 7,
6880 .access = PL1_W, .type = ARM_CP_NO_RAW,
6881 .writefn = tlbi_aa64_rvae1is_write },
6882 { .name = "TLBI_RVAE1", .state = ARM_CP_STATE_AA64,
6883 .opc0 = 1, .opc1 = 0, .crn = 8, .crm = 6, .opc2 = 1,
6884 .access = PL1_W, .type = ARM_CP_NO_RAW,
6885 .writefn = tlbi_aa64_rvae1_write },
6886 { .name = "TLBI_RVAAE1", .state = ARM_CP_STATE_AA64,
6887 .opc0 = 1, .opc1 = 0, .crn = 8, .crm = 6, .opc2 = 3,
6888 .access = PL1_W, .type = ARM_CP_NO_RAW,
6889 .writefn = tlbi_aa64_rvae1_write },
6890 { .name = "TLBI_RVALE1", .state = ARM_CP_STATE_AA64,
6891 .opc0 = 1, .opc1 = 0, .crn = 8, .crm = 6, .opc2 = 5,
6892 .access = PL1_W, .type = ARM_CP_NO_RAW,
6893 .writefn = tlbi_aa64_rvae1_write },
6894 { .name = "TLBI_RVAALE1", .state = ARM_CP_STATE_AA64,
6895 .opc0 = 1, .opc1 = 0, .crn = 8, .crm = 6, .opc2 = 7,
6896 .access = PL1_W, .type = ARM_CP_NO_RAW,
6897 .writefn = tlbi_aa64_rvae1_write },
6898 { .name = "TLBI_RIPAS2E1IS", .state = ARM_CP_STATE_AA64,
6899 .opc0 = 1, .opc1 = 4, .crn = 8, .crm = 0, .opc2 = 2,
6900 .access = PL2_W, .type = ARM_CP_NOP },
6901 { .name = "TLBI_RIPAS2LE1IS", .state = ARM_CP_STATE_AA64,
6902 .opc0 = 1, .opc1 = 4, .crn = 8, .crm = 0, .opc2 = 6,
6903 .access = PL2_W, .type = ARM_CP_NOP },
6904 { .name = "TLBI_RVAE2IS", .state = ARM_CP_STATE_AA64,
6905 .opc0 = 1, .opc1 = 4, .crn = 8, .crm = 2, .opc2 = 1,
6906 .access = PL2_W, .type = ARM_CP_NO_RAW,
6907 .writefn = tlbi_aa64_rvae2is_write },
6908 { .name = "TLBI_RVALE2IS", .state = ARM_CP_STATE_AA64,
6909 .opc0 = 1, .opc1 = 4, .crn = 8, .crm = 2, .opc2 = 5,
6910 .access = PL2_W, .type = ARM_CP_NO_RAW,
6911 .writefn = tlbi_aa64_rvae2is_write },
6912 { .name = "TLBI_RIPAS2E1", .state = ARM_CP_STATE_AA64,
6913 .opc0 = 1, .opc1 = 4, .crn = 8, .crm = 4, .opc2 = 2,
6914 .access = PL2_W, .type = ARM_CP_NOP },
6915 { .name = "TLBI_RIPAS2LE1", .state = ARM_CP_STATE_AA64,
6916 .opc0 = 1, .opc1 = 4, .crn = 8, .crm = 4, .opc2 = 6,
6917 .access = PL2_W, .type = ARM_CP_NOP },
6918 { .name = "TLBI_RVAE2OS", .state = ARM_CP_STATE_AA64,
6919 .opc0 = 1, .opc1 = 4, .crn = 8, .crm = 5, .opc2 = 1,
6920 .access = PL2_W, .type = ARM_CP_NO_RAW,
6921 .writefn = tlbi_aa64_rvae2is_write },
6922 { .name = "TLBI_RVALE2OS", .state = ARM_CP_STATE_AA64,
6923 .opc0 = 1, .opc1 = 4, .crn = 8, .crm = 5, .opc2 = 5,
6924 .access = PL2_W, .type = ARM_CP_NO_RAW,
6925 .writefn = tlbi_aa64_rvae2is_write },
6926 { .name = "TLBI_RVAE2", .state = ARM_CP_STATE_AA64,
6927 .opc0 = 1, .opc1 = 4, .crn = 8, .crm = 6, .opc2 = 1,
6928 .access = PL2_W, .type = ARM_CP_NO_RAW,
6929 .writefn = tlbi_aa64_rvae2_write },
6930 { .name = "TLBI_RVALE2", .state = ARM_CP_STATE_AA64,
6931 .opc0 = 1, .opc1 = 4, .crn = 8, .crm = 6, .opc2 = 5,
6932 .access = PL2_W, .type = ARM_CP_NO_RAW,
6933 .writefn = tlbi_aa64_rvae2_write },
6934 { .name = "TLBI_RVAE3IS", .state = ARM_CP_STATE_AA64,
6935 .opc0 = 1, .opc1 = 6, .crn = 8, .crm = 2, .opc2 = 1,
6936 .access = PL3_W, .type = ARM_CP_NO_RAW,
6937 .writefn = tlbi_aa64_rvae3is_write },
6938 { .name = "TLBI_RVALE3IS", .state = ARM_CP_STATE_AA64,
6939 .opc0 = 1, .opc1 = 6, .crn = 8, .crm = 2, .opc2 = 5,
6940 .access = PL3_W, .type = ARM_CP_NO_RAW,
6941 .writefn = tlbi_aa64_rvae3is_write },
6942 { .name = "TLBI_RVAE3OS", .state = ARM_CP_STATE_AA64,
6943 .opc0 = 1, .opc1 = 6, .crn = 8, .crm = 5, .opc2 = 1,
6944 .access = PL3_W, .type = ARM_CP_NO_RAW,
6945 .writefn = tlbi_aa64_rvae3is_write },
6946 { .name = "TLBI_RVALE3OS", .state = ARM_CP_STATE_AA64,
6947 .opc0 = 1, .opc1 = 6, .crn = 8, .crm = 5, .opc2 = 5,
6948 .access = PL3_W, .type = ARM_CP_NO_RAW,
6949 .writefn = tlbi_aa64_rvae3is_write },
6950 { .name = "TLBI_RVAE3", .state = ARM_CP_STATE_AA64,
6951 .opc0 = 1, .opc1 = 6, .crn = 8, .crm = 6, .opc2 = 1,
6952 .access = PL3_W, .type = ARM_CP_NO_RAW,
6953 .writefn = tlbi_aa64_rvae3_write },
6954 { .name = "TLBI_RVALE3", .state = ARM_CP_STATE_AA64,
6955 .opc0 = 1, .opc1 = 6, .crn = 8, .crm = 6, .opc2 = 5,
6956 .access = PL3_W, .type = ARM_CP_NO_RAW,
6957 .writefn = tlbi_aa64_rvae3_write },
6958 REGINFO_SENTINEL
6961 static const ARMCPRegInfo tlbios_reginfo[] = {
6962 { .name = "TLBI_VMALLE1OS", .state = ARM_CP_STATE_AA64,
6963 .opc0 = 1, .opc1 = 0, .crn = 8, .crm = 1, .opc2 = 0,
6964 .access = PL1_W, .type = ARM_CP_NO_RAW,
6965 .writefn = tlbi_aa64_vmalle1is_write },
6966 { .name = "TLBI_VAE1OS", .state = ARM_CP_STATE_AA64,
6967 .opc0 = 1, .opc1 = 0, .crn = 8, .crm = 1, .opc2 = 1,
6968 .access = PL1_W, .type = ARM_CP_NO_RAW,
6969 .writefn = tlbi_aa64_vae1is_write },
6970 { .name = "TLBI_ASIDE1OS", .state = ARM_CP_STATE_AA64,
6971 .opc0 = 1, .opc1 = 0, .crn = 8, .crm = 1, .opc2 = 2,
6972 .access = PL1_W, .type = ARM_CP_NO_RAW,
6973 .writefn = tlbi_aa64_vmalle1is_write },
6974 { .name = "TLBI_VAAE1OS", .state = ARM_CP_STATE_AA64,
6975 .opc0 = 1, .opc1 = 0, .crn = 8, .crm = 1, .opc2 = 3,
6976 .access = PL1_W, .type = ARM_CP_NO_RAW,
6977 .writefn = tlbi_aa64_vae1is_write },
6978 { .name = "TLBI_VALE1OS", .state = ARM_CP_STATE_AA64,
6979 .opc0 = 1, .opc1 = 0, .crn = 8, .crm = 1, .opc2 = 5,
6980 .access = PL1_W, .type = ARM_CP_NO_RAW,
6981 .writefn = tlbi_aa64_vae1is_write },
6982 { .name = "TLBI_VAALE1OS", .state = ARM_CP_STATE_AA64,
6983 .opc0 = 1, .opc1 = 0, .crn = 8, .crm = 1, .opc2 = 7,
6984 .access = PL1_W, .type = ARM_CP_NO_RAW,
6985 .writefn = tlbi_aa64_vae1is_write },
6986 { .name = "TLBI_ALLE2OS", .state = ARM_CP_STATE_AA64,
6987 .opc0 = 1, .opc1 = 4, .crn = 8, .crm = 1, .opc2 = 0,
6988 .access = PL2_W, .type = ARM_CP_NO_RAW,
6989 .writefn = tlbi_aa64_alle2is_write },
6990 { .name = "TLBI_VAE2OS", .state = ARM_CP_STATE_AA64,
6991 .opc0 = 1, .opc1 = 4, .crn = 8, .crm = 1, .opc2 = 1,
6992 .access = PL2_W, .type = ARM_CP_NO_RAW,
6993 .writefn = tlbi_aa64_vae2is_write },
6994 { .name = "TLBI_ALLE1OS", .state = ARM_CP_STATE_AA64,
6995 .opc0 = 1, .opc1 = 4, .crn = 8, .crm = 1, .opc2 = 4,
6996 .access = PL2_W, .type = ARM_CP_NO_RAW,
6997 .writefn = tlbi_aa64_alle1is_write },
6998 { .name = "TLBI_VALE2OS", .state = ARM_CP_STATE_AA64,
6999 .opc0 = 1, .opc1 = 4, .crn = 8, .crm = 1, .opc2 = 5,
7000 .access = PL2_W, .type = ARM_CP_NO_RAW,
7001 .writefn = tlbi_aa64_vae2is_write },
7002 { .name = "TLBI_VMALLS12E1OS", .state = ARM_CP_STATE_AA64,
7003 .opc0 = 1, .opc1 = 4, .crn = 8, .crm = 1, .opc2 = 6,
7004 .access = PL2_W, .type = ARM_CP_NO_RAW,
7005 .writefn = tlbi_aa64_alle1is_write },
7006 { .name = "TLBI_IPAS2E1OS", .state = ARM_CP_STATE_AA64,
7007 .opc0 = 1, .opc1 = 4, .crn = 8, .crm = 4, .opc2 = 0,
7008 .access = PL2_W, .type = ARM_CP_NOP },
7009 { .name = "TLBI_RIPAS2E1OS", .state = ARM_CP_STATE_AA64,
7010 .opc0 = 1, .opc1 = 4, .crn = 8, .crm = 4, .opc2 = 3,
7011 .access = PL2_W, .type = ARM_CP_NOP },
7012 { .name = "TLBI_IPAS2LE1OS", .state = ARM_CP_STATE_AA64,
7013 .opc0 = 1, .opc1 = 4, .crn = 8, .crm = 4, .opc2 = 4,
7014 .access = PL2_W, .type = ARM_CP_NOP },
7015 { .name = "TLBI_RIPAS2LE1OS", .state = ARM_CP_STATE_AA64,
7016 .opc0 = 1, .opc1 = 4, .crn = 8, .crm = 4, .opc2 = 7,
7017 .access = PL2_W, .type = ARM_CP_NOP },
7018 { .name = "TLBI_ALLE3OS", .state = ARM_CP_STATE_AA64,
7019 .opc0 = 1, .opc1 = 6, .crn = 8, .crm = 1, .opc2 = 0,
7020 .access = PL3_W, .type = ARM_CP_NO_RAW,
7021 .writefn = tlbi_aa64_alle3is_write },
7022 { .name = "TLBI_VAE3OS", .state = ARM_CP_STATE_AA64,
7023 .opc0 = 1, .opc1 = 6, .crn = 8, .crm = 1, .opc2 = 1,
7024 .access = PL3_W, .type = ARM_CP_NO_RAW,
7025 .writefn = tlbi_aa64_vae3is_write },
7026 { .name = "TLBI_VALE3OS", .state = ARM_CP_STATE_AA64,
7027 .opc0 = 1, .opc1 = 6, .crn = 8, .crm = 1, .opc2 = 5,
7028 .access = PL3_W, .type = ARM_CP_NO_RAW,
7029 .writefn = tlbi_aa64_vae3is_write },
7030 REGINFO_SENTINEL
7033 static uint64_t rndr_readfn(CPUARMState *env, const ARMCPRegInfo *ri)
7035 Error *err = NULL;
7036 uint64_t ret;
7038 /* Success sets NZCV = 0000. */
7039 env->NF = env->CF = env->VF = 0, env->ZF = 1;
7041 if (qemu_guest_getrandom(&ret, sizeof(ret), &err) < 0) {
7043 * ??? Failed, for unknown reasons in the crypto subsystem.
7044 * The best we can do is log the reason and return the
7045 * timed-out indication to the guest. There is no reason
7046 * we know to expect this failure to be transitory, so the
7047 * guest may well hang retrying the operation.
7049 qemu_log_mask(LOG_UNIMP, "%s: Crypto failure: %s",
7050 ri->name, error_get_pretty(err));
7051 error_free(err);
7053 env->ZF = 0; /* NZCF = 0100 */
7054 return 0;
7056 return ret;
7059 /* We do not support re-seeding, so the two registers operate the same. */
7060 static const ARMCPRegInfo rndr_reginfo[] = {
7061 { .name = "RNDR", .state = ARM_CP_STATE_AA64,
7062 .type = ARM_CP_NO_RAW | ARM_CP_SUPPRESS_TB_END | ARM_CP_IO,
7063 .opc0 = 3, .opc1 = 3, .crn = 2, .crm = 4, .opc2 = 0,
7064 .access = PL0_R, .readfn = rndr_readfn },
7065 { .name = "RNDRRS", .state = ARM_CP_STATE_AA64,
7066 .type = ARM_CP_NO_RAW | ARM_CP_SUPPRESS_TB_END | ARM_CP_IO,
7067 .opc0 = 3, .opc1 = 3, .crn = 2, .crm = 4, .opc2 = 1,
7068 .access = PL0_R, .readfn = rndr_readfn },
7069 REGINFO_SENTINEL
7072 #ifndef CONFIG_USER_ONLY
7073 static void dccvap_writefn(CPUARMState *env, const ARMCPRegInfo *opaque,
7074 uint64_t value)
7076 ARMCPU *cpu = env_archcpu(env);
7077 /* CTR_EL0 System register -> DminLine, bits [19:16] */
7078 uint64_t dline_size = 4 << ((cpu->ctr >> 16) & 0xF);
7079 uint64_t vaddr_in = (uint64_t) value;
7080 uint64_t vaddr = vaddr_in & ~(dline_size - 1);
7081 void *haddr;
7082 int mem_idx = cpu_mmu_index(env, false);
7084 /* This won't be crossing page boundaries */
7085 haddr = probe_read(env, vaddr, dline_size, mem_idx, GETPC());
7086 if (haddr) {
7088 ram_addr_t offset;
7089 MemoryRegion *mr;
7091 /* RCU lock is already being held */
7092 mr = memory_region_from_host(haddr, &offset);
7094 if (mr) {
7095 memory_region_writeback(mr, offset, dline_size);
7100 static const ARMCPRegInfo dcpop_reg[] = {
7101 { .name = "DC_CVAP", .state = ARM_CP_STATE_AA64,
7102 .opc0 = 1, .opc1 = 3, .crn = 7, .crm = 12, .opc2 = 1,
7103 .access = PL0_W, .type = ARM_CP_NO_RAW | ARM_CP_SUPPRESS_TB_END,
7104 .accessfn = aa64_cacheop_poc_access, .writefn = dccvap_writefn },
7105 REGINFO_SENTINEL
7108 static const ARMCPRegInfo dcpodp_reg[] = {
7109 { .name = "DC_CVADP", .state = ARM_CP_STATE_AA64,
7110 .opc0 = 1, .opc1 = 3, .crn = 7, .crm = 13, .opc2 = 1,
7111 .access = PL0_W, .type = ARM_CP_NO_RAW | ARM_CP_SUPPRESS_TB_END,
7112 .accessfn = aa64_cacheop_poc_access, .writefn = dccvap_writefn },
7113 REGINFO_SENTINEL
7115 #endif /*CONFIG_USER_ONLY*/
7117 static CPAccessResult access_aa64_tid5(CPUARMState *env, const ARMCPRegInfo *ri,
7118 bool isread)
7120 if ((arm_current_el(env) < 2) && (arm_hcr_el2_eff(env) & HCR_TID5)) {
7121 return CP_ACCESS_TRAP_EL2;
7124 return CP_ACCESS_OK;
7127 static CPAccessResult access_mte(CPUARMState *env, const ARMCPRegInfo *ri,
7128 bool isread)
7130 int el = arm_current_el(env);
7132 if (el < 2 && arm_feature(env, ARM_FEATURE_EL2)) {
7133 uint64_t hcr = arm_hcr_el2_eff(env);
7134 if (!(hcr & HCR_ATA) && (!(hcr & HCR_E2H) || !(hcr & HCR_TGE))) {
7135 return CP_ACCESS_TRAP_EL2;
7138 if (el < 3 &&
7139 arm_feature(env, ARM_FEATURE_EL3) &&
7140 !(env->cp15.scr_el3 & SCR_ATA)) {
7141 return CP_ACCESS_TRAP_EL3;
7143 return CP_ACCESS_OK;
7146 static uint64_t tco_read(CPUARMState *env, const ARMCPRegInfo *ri)
7148 return env->pstate & PSTATE_TCO;
7151 static void tco_write(CPUARMState *env, const ARMCPRegInfo *ri, uint64_t val)
7153 env->pstate = (env->pstate & ~PSTATE_TCO) | (val & PSTATE_TCO);
7156 static const ARMCPRegInfo mte_reginfo[] = {
7157 { .name = "TFSRE0_EL1", .state = ARM_CP_STATE_AA64,
7158 .opc0 = 3, .opc1 = 0, .crn = 5, .crm = 6, .opc2 = 1,
7159 .access = PL1_RW, .accessfn = access_mte,
7160 .fieldoffset = offsetof(CPUARMState, cp15.tfsr_el[0]) },
7161 { .name = "TFSR_EL1", .state = ARM_CP_STATE_AA64,
7162 .opc0 = 3, .opc1 = 0, .crn = 5, .crm = 6, .opc2 = 0,
7163 .access = PL1_RW, .accessfn = access_mte,
7164 .fieldoffset = offsetof(CPUARMState, cp15.tfsr_el[1]) },
7165 { .name = "TFSR_EL2", .state = ARM_CP_STATE_AA64,
7166 .opc0 = 3, .opc1 = 4, .crn = 5, .crm = 6, .opc2 = 0,
7167 .access = PL2_RW, .accessfn = access_mte,
7168 .fieldoffset = offsetof(CPUARMState, cp15.tfsr_el[2]) },
7169 { .name = "TFSR_EL3", .state = ARM_CP_STATE_AA64,
7170 .opc0 = 3, .opc1 = 6, .crn = 5, .crm = 6, .opc2 = 0,
7171 .access = PL3_RW,
7172 .fieldoffset = offsetof(CPUARMState, cp15.tfsr_el[3]) },
7173 { .name = "RGSR_EL1", .state = ARM_CP_STATE_AA64,
7174 .opc0 = 3, .opc1 = 0, .crn = 1, .crm = 0, .opc2 = 5,
7175 .access = PL1_RW, .accessfn = access_mte,
7176 .fieldoffset = offsetof(CPUARMState, cp15.rgsr_el1) },
7177 { .name = "GCR_EL1", .state = ARM_CP_STATE_AA64,
7178 .opc0 = 3, .opc1 = 0, .crn = 1, .crm = 0, .opc2 = 6,
7179 .access = PL1_RW, .accessfn = access_mte,
7180 .fieldoffset = offsetof(CPUARMState, cp15.gcr_el1) },
7181 { .name = "GMID_EL1", .state = ARM_CP_STATE_AA64,
7182 .opc0 = 3, .opc1 = 1, .crn = 0, .crm = 0, .opc2 = 4,
7183 .access = PL1_R, .accessfn = access_aa64_tid5,
7184 .type = ARM_CP_CONST, .resetvalue = GMID_EL1_BS },
7185 { .name = "TCO", .state = ARM_CP_STATE_AA64,
7186 .opc0 = 3, .opc1 = 3, .crn = 4, .crm = 2, .opc2 = 7,
7187 .type = ARM_CP_NO_RAW,
7188 .access = PL0_RW, .readfn = tco_read, .writefn = tco_write },
7189 { .name = "DC_IGVAC", .state = ARM_CP_STATE_AA64,
7190 .opc0 = 1, .opc1 = 0, .crn = 7, .crm = 6, .opc2 = 3,
7191 .type = ARM_CP_NOP, .access = PL1_W,
7192 .accessfn = aa64_cacheop_poc_access },
7193 { .name = "DC_IGSW", .state = ARM_CP_STATE_AA64,
7194 .opc0 = 1, .opc1 = 0, .crn = 7, .crm = 6, .opc2 = 4,
7195 .type = ARM_CP_NOP, .access = PL1_W, .accessfn = access_tsw },
7196 { .name = "DC_IGDVAC", .state = ARM_CP_STATE_AA64,
7197 .opc0 = 1, .opc1 = 0, .crn = 7, .crm = 6, .opc2 = 5,
7198 .type = ARM_CP_NOP, .access = PL1_W,
7199 .accessfn = aa64_cacheop_poc_access },
7200 { .name = "DC_IGDSW", .state = ARM_CP_STATE_AA64,
7201 .opc0 = 1, .opc1 = 0, .crn = 7, .crm = 6, .opc2 = 6,
7202 .type = ARM_CP_NOP, .access = PL1_W, .accessfn = access_tsw },
7203 { .name = "DC_CGSW", .state = ARM_CP_STATE_AA64,
7204 .opc0 = 1, .opc1 = 0, .crn = 7, .crm = 10, .opc2 = 4,
7205 .type = ARM_CP_NOP, .access = PL1_W, .accessfn = access_tsw },
7206 { .name = "DC_CGDSW", .state = ARM_CP_STATE_AA64,
7207 .opc0 = 1, .opc1 = 0, .crn = 7, .crm = 10, .opc2 = 6,
7208 .type = ARM_CP_NOP, .access = PL1_W, .accessfn = access_tsw },
7209 { .name = "DC_CIGSW", .state = ARM_CP_STATE_AA64,
7210 .opc0 = 1, .opc1 = 0, .crn = 7, .crm = 14, .opc2 = 4,
7211 .type = ARM_CP_NOP, .access = PL1_W, .accessfn = access_tsw },
7212 { .name = "DC_CIGDSW", .state = ARM_CP_STATE_AA64,
7213 .opc0 = 1, .opc1 = 0, .crn = 7, .crm = 14, .opc2 = 6,
7214 .type = ARM_CP_NOP, .access = PL1_W, .accessfn = access_tsw },
7215 REGINFO_SENTINEL
7218 static const ARMCPRegInfo mte_tco_ro_reginfo[] = {
7219 { .name = "TCO", .state = ARM_CP_STATE_AA64,
7220 .opc0 = 3, .opc1 = 3, .crn = 4, .crm = 2, .opc2 = 7,
7221 .type = ARM_CP_CONST, .access = PL0_RW, },
7222 REGINFO_SENTINEL
7225 static const ARMCPRegInfo mte_el0_cacheop_reginfo[] = {
7226 { .name = "DC_CGVAC", .state = ARM_CP_STATE_AA64,
7227 .opc0 = 1, .opc1 = 3, .crn = 7, .crm = 10, .opc2 = 3,
7228 .type = ARM_CP_NOP, .access = PL0_W,
7229 .accessfn = aa64_cacheop_poc_access },
7230 { .name = "DC_CGDVAC", .state = ARM_CP_STATE_AA64,
7231 .opc0 = 1, .opc1 = 3, .crn = 7, .crm = 10, .opc2 = 5,
7232 .type = ARM_CP_NOP, .access = PL0_W,
7233 .accessfn = aa64_cacheop_poc_access },
7234 { .name = "DC_CGVAP", .state = ARM_CP_STATE_AA64,
7235 .opc0 = 1, .opc1 = 3, .crn = 7, .crm = 12, .opc2 = 3,
7236 .type = ARM_CP_NOP, .access = PL0_W,
7237 .accessfn = aa64_cacheop_poc_access },
7238 { .name = "DC_CGDVAP", .state = ARM_CP_STATE_AA64,
7239 .opc0 = 1, .opc1 = 3, .crn = 7, .crm = 12, .opc2 = 5,
7240 .type = ARM_CP_NOP, .access = PL0_W,
7241 .accessfn = aa64_cacheop_poc_access },
7242 { .name = "DC_CGVADP", .state = ARM_CP_STATE_AA64,
7243 .opc0 = 1, .opc1 = 3, .crn = 7, .crm = 13, .opc2 = 3,
7244 .type = ARM_CP_NOP, .access = PL0_W,
7245 .accessfn = aa64_cacheop_poc_access },
7246 { .name = "DC_CGDVADP", .state = ARM_CP_STATE_AA64,
7247 .opc0 = 1, .opc1 = 3, .crn = 7, .crm = 13, .opc2 = 5,
7248 .type = ARM_CP_NOP, .access = PL0_W,
7249 .accessfn = aa64_cacheop_poc_access },
7250 { .name = "DC_CIGVAC", .state = ARM_CP_STATE_AA64,
7251 .opc0 = 1, .opc1 = 3, .crn = 7, .crm = 14, .opc2 = 3,
7252 .type = ARM_CP_NOP, .access = PL0_W,
7253 .accessfn = aa64_cacheop_poc_access },
7254 { .name = "DC_CIGDVAC", .state = ARM_CP_STATE_AA64,
7255 .opc0 = 1, .opc1 = 3, .crn = 7, .crm = 14, .opc2 = 5,
7256 .type = ARM_CP_NOP, .access = PL0_W,
7257 .accessfn = aa64_cacheop_poc_access },
7258 { .name = "DC_GVA", .state = ARM_CP_STATE_AA64,
7259 .opc0 = 1, .opc1 = 3, .crn = 7, .crm = 4, .opc2 = 3,
7260 .access = PL0_W, .type = ARM_CP_DC_GVA,
7261 #ifndef CONFIG_USER_ONLY
7262 /* Avoid overhead of an access check that always passes in user-mode */
7263 .accessfn = aa64_zva_access,
7264 #endif
7266 { .name = "DC_GZVA", .state = ARM_CP_STATE_AA64,
7267 .opc0 = 1, .opc1 = 3, .crn = 7, .crm = 4, .opc2 = 4,
7268 .access = PL0_W, .type = ARM_CP_DC_GZVA,
7269 #ifndef CONFIG_USER_ONLY
7270 /* Avoid overhead of an access check that always passes in user-mode */
7271 .accessfn = aa64_zva_access,
7272 #endif
7274 REGINFO_SENTINEL
7277 #endif
7279 static CPAccessResult access_predinv(CPUARMState *env, const ARMCPRegInfo *ri,
7280 bool isread)
7282 int el = arm_current_el(env);
7284 if (el == 0) {
7285 uint64_t sctlr = arm_sctlr(env, el);
7286 if (!(sctlr & SCTLR_EnRCTX)) {
7287 return CP_ACCESS_TRAP;
7289 } else if (el == 1) {
7290 uint64_t hcr = arm_hcr_el2_eff(env);
7291 if (hcr & HCR_NV) {
7292 return CP_ACCESS_TRAP_EL2;
7295 return CP_ACCESS_OK;
7298 static const ARMCPRegInfo predinv_reginfo[] = {
7299 { .name = "CFP_RCTX", .state = ARM_CP_STATE_AA64,
7300 .opc0 = 1, .opc1 = 3, .crn = 7, .crm = 3, .opc2 = 4,
7301 .type = ARM_CP_NOP, .access = PL0_W, .accessfn = access_predinv },
7302 { .name = "DVP_RCTX", .state = ARM_CP_STATE_AA64,
7303 .opc0 = 1, .opc1 = 3, .crn = 7, .crm = 3, .opc2 = 5,
7304 .type = ARM_CP_NOP, .access = PL0_W, .accessfn = access_predinv },
7305 { .name = "CPP_RCTX", .state = ARM_CP_STATE_AA64,
7306 .opc0 = 1, .opc1 = 3, .crn = 7, .crm = 3, .opc2 = 7,
7307 .type = ARM_CP_NOP, .access = PL0_W, .accessfn = access_predinv },
7309 * Note the AArch32 opcodes have a different OPC1.
7311 { .name = "CFPRCTX", .state = ARM_CP_STATE_AA32,
7312 .cp = 15, .opc1 = 0, .crn = 7, .crm = 3, .opc2 = 4,
7313 .type = ARM_CP_NOP, .access = PL0_W, .accessfn = access_predinv },
7314 { .name = "DVPRCTX", .state = ARM_CP_STATE_AA32,
7315 .cp = 15, .opc1 = 0, .crn = 7, .crm = 3, .opc2 = 5,
7316 .type = ARM_CP_NOP, .access = PL0_W, .accessfn = access_predinv },
7317 { .name = "CPPRCTX", .state = ARM_CP_STATE_AA32,
7318 .cp = 15, .opc1 = 0, .crn = 7, .crm = 3, .opc2 = 7,
7319 .type = ARM_CP_NOP, .access = PL0_W, .accessfn = access_predinv },
7320 REGINFO_SENTINEL
7323 static uint64_t ccsidr2_read(CPUARMState *env, const ARMCPRegInfo *ri)
7325 /* Read the high 32 bits of the current CCSIDR */
7326 return extract64(ccsidr_read(env, ri), 32, 32);
7329 static const ARMCPRegInfo ccsidr2_reginfo[] = {
7330 { .name = "CCSIDR2", .state = ARM_CP_STATE_BOTH,
7331 .opc0 = 3, .opc1 = 1, .crn = 0, .crm = 0, .opc2 = 2,
7332 .access = PL1_R,
7333 .accessfn = access_aa64_tid2,
7334 .readfn = ccsidr2_read, .type = ARM_CP_NO_RAW },
7335 REGINFO_SENTINEL
7338 static CPAccessResult access_aa64_tid3(CPUARMState *env, const ARMCPRegInfo *ri,
7339 bool isread)
7341 if ((arm_current_el(env) < 2) && (arm_hcr_el2_eff(env) & HCR_TID3)) {
7342 return CP_ACCESS_TRAP_EL2;
7345 return CP_ACCESS_OK;
7348 static CPAccessResult access_aa32_tid3(CPUARMState *env, const ARMCPRegInfo *ri,
7349 bool isread)
7351 if (arm_feature(env, ARM_FEATURE_V8)) {
7352 return access_aa64_tid3(env, ri, isread);
7355 return CP_ACCESS_OK;
7358 static CPAccessResult access_jazelle(CPUARMState *env, const ARMCPRegInfo *ri,
7359 bool isread)
7361 if (arm_current_el(env) == 1 && (arm_hcr_el2_eff(env) & HCR_TID0)) {
7362 return CP_ACCESS_TRAP_EL2;
7365 return CP_ACCESS_OK;
7368 static CPAccessResult access_joscr_jmcr(CPUARMState *env,
7369 const ARMCPRegInfo *ri, bool isread)
7372 * HSTR.TJDBX traps JOSCR and JMCR accesses, but it exists only
7373 * in v7A, not in v8A.
7375 if (!arm_feature(env, ARM_FEATURE_V8) &&
7376 arm_current_el(env) < 2 && !arm_is_secure_below_el3(env) &&
7377 (env->cp15.hstr_el2 & HSTR_TJDBX)) {
7378 return CP_ACCESS_TRAP_EL2;
7380 return CP_ACCESS_OK;
7383 static const ARMCPRegInfo jazelle_regs[] = {
7384 { .name = "JIDR",
7385 .cp = 14, .crn = 0, .crm = 0, .opc1 = 7, .opc2 = 0,
7386 .access = PL1_R, .accessfn = access_jazelle,
7387 .type = ARM_CP_CONST, .resetvalue = 0 },
7388 { .name = "JOSCR",
7389 .cp = 14, .crn = 1, .crm = 0, .opc1 = 7, .opc2 = 0,
7390 .accessfn = access_joscr_jmcr,
7391 .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 },
7392 { .name = "JMCR",
7393 .cp = 14, .crn = 2, .crm = 0, .opc1 = 7, .opc2 = 0,
7394 .accessfn = access_joscr_jmcr,
7395 .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 },
7396 REGINFO_SENTINEL
7399 static const ARMCPRegInfo vhe_reginfo[] = {
7400 { .name = "CONTEXTIDR_EL2", .state = ARM_CP_STATE_AA64,
7401 .opc0 = 3, .opc1 = 4, .crn = 13, .crm = 0, .opc2 = 1,
7402 .access = PL2_RW,
7403 .fieldoffset = offsetof(CPUARMState, cp15.contextidr_el[2]) },
7404 { .name = "TTBR1_EL2", .state = ARM_CP_STATE_AA64,
7405 .opc0 = 3, .opc1 = 4, .crn = 2, .crm = 0, .opc2 = 1,
7406 .access = PL2_RW, .writefn = vmsa_tcr_ttbr_el2_write,
7407 .fieldoffset = offsetof(CPUARMState, cp15.ttbr1_el[2]) },
7408 #ifndef CONFIG_USER_ONLY
7409 { .name = "CNTHV_CVAL_EL2", .state = ARM_CP_STATE_AA64,
7410 .opc0 = 3, .opc1 = 4, .crn = 14, .crm = 3, .opc2 = 2,
7411 .fieldoffset =
7412 offsetof(CPUARMState, cp15.c14_timer[GTIMER_HYPVIRT].cval),
7413 .type = ARM_CP_IO, .access = PL2_RW,
7414 .writefn = gt_hv_cval_write, .raw_writefn = raw_write },
7415 { .name = "CNTHV_TVAL_EL2", .state = ARM_CP_STATE_BOTH,
7416 .opc0 = 3, .opc1 = 4, .crn = 14, .crm = 3, .opc2 = 0,
7417 .type = ARM_CP_NO_RAW | ARM_CP_IO, .access = PL2_RW,
7418 .resetfn = gt_hv_timer_reset,
7419 .readfn = gt_hv_tval_read, .writefn = gt_hv_tval_write },
7420 { .name = "CNTHV_CTL_EL2", .state = ARM_CP_STATE_BOTH,
7421 .type = ARM_CP_IO,
7422 .opc0 = 3, .opc1 = 4, .crn = 14, .crm = 3, .opc2 = 1,
7423 .access = PL2_RW,
7424 .fieldoffset = offsetof(CPUARMState, cp15.c14_timer[GTIMER_HYPVIRT].ctl),
7425 .writefn = gt_hv_ctl_write, .raw_writefn = raw_write },
7426 { .name = "CNTP_CTL_EL02", .state = ARM_CP_STATE_AA64,
7427 .opc0 = 3, .opc1 = 5, .crn = 14, .crm = 2, .opc2 = 1,
7428 .type = ARM_CP_IO | ARM_CP_ALIAS,
7429 .access = PL2_RW, .accessfn = e2h_access,
7430 .fieldoffset = offsetof(CPUARMState, cp15.c14_timer[GTIMER_PHYS].ctl),
7431 .writefn = gt_phys_ctl_write, .raw_writefn = raw_write },
7432 { .name = "CNTV_CTL_EL02", .state = ARM_CP_STATE_AA64,
7433 .opc0 = 3, .opc1 = 5, .crn = 14, .crm = 3, .opc2 = 1,
7434 .type = ARM_CP_IO | ARM_CP_ALIAS,
7435 .access = PL2_RW, .accessfn = e2h_access,
7436 .fieldoffset = offsetof(CPUARMState, cp15.c14_timer[GTIMER_VIRT].ctl),
7437 .writefn = gt_virt_ctl_write, .raw_writefn = raw_write },
7438 { .name = "CNTP_TVAL_EL02", .state = ARM_CP_STATE_AA64,
7439 .opc0 = 3, .opc1 = 5, .crn = 14, .crm = 2, .opc2 = 0,
7440 .type = ARM_CP_NO_RAW | ARM_CP_IO | ARM_CP_ALIAS,
7441 .access = PL2_RW, .accessfn = e2h_access,
7442 .readfn = gt_phys_tval_read, .writefn = gt_phys_tval_write },
7443 { .name = "CNTV_TVAL_EL02", .state = ARM_CP_STATE_AA64,
7444 .opc0 = 3, .opc1 = 5, .crn = 14, .crm = 3, .opc2 = 0,
7445 .type = ARM_CP_NO_RAW | ARM_CP_IO | ARM_CP_ALIAS,
7446 .access = PL2_RW, .accessfn = e2h_access,
7447 .readfn = gt_virt_tval_read, .writefn = gt_virt_tval_write },
7448 { .name = "CNTP_CVAL_EL02", .state = ARM_CP_STATE_AA64,
7449 .opc0 = 3, .opc1 = 5, .crn = 14, .crm = 2, .opc2 = 2,
7450 .type = ARM_CP_IO | ARM_CP_ALIAS,
7451 .fieldoffset = offsetof(CPUARMState, cp15.c14_timer[GTIMER_PHYS].cval),
7452 .access = PL2_RW, .accessfn = e2h_access,
7453 .writefn = gt_phys_cval_write, .raw_writefn = raw_write },
7454 { .name = "CNTV_CVAL_EL02", .state = ARM_CP_STATE_AA64,
7455 .opc0 = 3, .opc1 = 5, .crn = 14, .crm = 3, .opc2 = 2,
7456 .type = ARM_CP_IO | ARM_CP_ALIAS,
7457 .fieldoffset = offsetof(CPUARMState, cp15.c14_timer[GTIMER_VIRT].cval),
7458 .access = PL2_RW, .accessfn = e2h_access,
7459 .writefn = gt_virt_cval_write, .raw_writefn = raw_write },
7460 #endif
7461 REGINFO_SENTINEL
7464 #ifndef CONFIG_USER_ONLY
7465 static const ARMCPRegInfo ats1e1_reginfo[] = {
7466 { .name = "AT_S1E1R", .state = ARM_CP_STATE_AA64,
7467 .opc0 = 1, .opc1 = 0, .crn = 7, .crm = 9, .opc2 = 0,
7468 .access = PL1_W, .type = ARM_CP_NO_RAW | ARM_CP_RAISES_EXC,
7469 .writefn = ats_write64 },
7470 { .name = "AT_S1E1W", .state = ARM_CP_STATE_AA64,
7471 .opc0 = 1, .opc1 = 0, .crn = 7, .crm = 9, .opc2 = 1,
7472 .access = PL1_W, .type = ARM_CP_NO_RAW | ARM_CP_RAISES_EXC,
7473 .writefn = ats_write64 },
7474 REGINFO_SENTINEL
7477 static const ARMCPRegInfo ats1cp_reginfo[] = {
7478 { .name = "ATS1CPRP",
7479 .cp = 15, .opc1 = 0, .crn = 7, .crm = 9, .opc2 = 0,
7480 .access = PL1_W, .type = ARM_CP_NO_RAW | ARM_CP_RAISES_EXC,
7481 .writefn = ats_write },
7482 { .name = "ATS1CPWP",
7483 .cp = 15, .opc1 = 0, .crn = 7, .crm = 9, .opc2 = 1,
7484 .access = PL1_W, .type = ARM_CP_NO_RAW | ARM_CP_RAISES_EXC,
7485 .writefn = ats_write },
7486 REGINFO_SENTINEL
7488 #endif
7491 * ACTLR2 and HACTLR2 map to ACTLR_EL1[63:32] and
7492 * ACTLR_EL2[63:32]. They exist only if the ID_MMFR4.AC2 field
7493 * is non-zero, which is never for ARMv7, optionally in ARMv8
7494 * and mandatorily for ARMv8.2 and up.
7495 * ACTLR2 is banked for S and NS if EL3 is AArch32. Since QEMU's
7496 * implementation is RAZ/WI we can ignore this detail, as we
7497 * do for ACTLR.
7499 static const ARMCPRegInfo actlr2_hactlr2_reginfo[] = {
7500 { .name = "ACTLR2", .state = ARM_CP_STATE_AA32,
7501 .cp = 15, .opc1 = 0, .crn = 1, .crm = 0, .opc2 = 3,
7502 .access = PL1_RW, .accessfn = access_tacr,
7503 .type = ARM_CP_CONST, .resetvalue = 0 },
7504 { .name = "HACTLR2", .state = ARM_CP_STATE_AA32,
7505 .cp = 15, .opc1 = 4, .crn = 1, .crm = 0, .opc2 = 3,
7506 .access = PL2_RW, .type = ARM_CP_CONST,
7507 .resetvalue = 0 },
7508 REGINFO_SENTINEL
7511 void register_cp_regs_for_features(ARMCPU *cpu)
7513 /* Register all the coprocessor registers based on feature bits */
7514 CPUARMState *env = &cpu->env;
7515 if (arm_feature(env, ARM_FEATURE_M)) {
7516 /* M profile has no coprocessor registers */
7517 return;
7520 define_arm_cp_regs(cpu, cp_reginfo);
7521 if (!arm_feature(env, ARM_FEATURE_V8)) {
7522 /* Must go early as it is full of wildcards that may be
7523 * overridden by later definitions.
7525 define_arm_cp_regs(cpu, not_v8_cp_reginfo);
7528 if (arm_feature(env, ARM_FEATURE_V6)) {
7529 /* The ID registers all have impdef reset values */
7530 ARMCPRegInfo v6_idregs[] = {
7531 { .name = "ID_PFR0", .state = ARM_CP_STATE_BOTH,
7532 .opc0 = 3, .opc1 = 0, .crn = 0, .crm = 1, .opc2 = 0,
7533 .access = PL1_R, .type = ARM_CP_CONST,
7534 .accessfn = access_aa32_tid3,
7535 .resetvalue = cpu->isar.id_pfr0 },
7536 /* ID_PFR1 is not a plain ARM_CP_CONST because we don't know
7537 * the value of the GIC field until after we define these regs.
7539 { .name = "ID_PFR1", .state = ARM_CP_STATE_BOTH,
7540 .opc0 = 3, .opc1 = 0, .crn = 0, .crm = 1, .opc2 = 1,
7541 .access = PL1_R, .type = ARM_CP_NO_RAW,
7542 .accessfn = access_aa32_tid3,
7543 .readfn = id_pfr1_read,
7544 .writefn = arm_cp_write_ignore },
7545 { .name = "ID_DFR0", .state = ARM_CP_STATE_BOTH,
7546 .opc0 = 3, .opc1 = 0, .crn = 0, .crm = 1, .opc2 = 2,
7547 .access = PL1_R, .type = ARM_CP_CONST,
7548 .accessfn = access_aa32_tid3,
7549 .resetvalue = cpu->isar.id_dfr0 },
7550 { .name = "ID_AFR0", .state = ARM_CP_STATE_BOTH,
7551 .opc0 = 3, .opc1 = 0, .crn = 0, .crm = 1, .opc2 = 3,
7552 .access = PL1_R, .type = ARM_CP_CONST,
7553 .accessfn = access_aa32_tid3,
7554 .resetvalue = cpu->id_afr0 },
7555 { .name = "ID_MMFR0", .state = ARM_CP_STATE_BOTH,
7556 .opc0 = 3, .opc1 = 0, .crn = 0, .crm = 1, .opc2 = 4,
7557 .access = PL1_R, .type = ARM_CP_CONST,
7558 .accessfn = access_aa32_tid3,
7559 .resetvalue = cpu->isar.id_mmfr0 },
7560 { .name = "ID_MMFR1", .state = ARM_CP_STATE_BOTH,
7561 .opc0 = 3, .opc1 = 0, .crn = 0, .crm = 1, .opc2 = 5,
7562 .access = PL1_R, .type = ARM_CP_CONST,
7563 .accessfn = access_aa32_tid3,
7564 .resetvalue = cpu->isar.id_mmfr1 },
7565 { .name = "ID_MMFR2", .state = ARM_CP_STATE_BOTH,
7566 .opc0 = 3, .opc1 = 0, .crn = 0, .crm = 1, .opc2 = 6,
7567 .access = PL1_R, .type = ARM_CP_CONST,
7568 .accessfn = access_aa32_tid3,
7569 .resetvalue = cpu->isar.id_mmfr2 },
7570 { .name = "ID_MMFR3", .state = ARM_CP_STATE_BOTH,
7571 .opc0 = 3, .opc1 = 0, .crn = 0, .crm = 1, .opc2 = 7,
7572 .access = PL1_R, .type = ARM_CP_CONST,
7573 .accessfn = access_aa32_tid3,
7574 .resetvalue = cpu->isar.id_mmfr3 },
7575 { .name = "ID_ISAR0", .state = ARM_CP_STATE_BOTH,
7576 .opc0 = 3, .opc1 = 0, .crn = 0, .crm = 2, .opc2 = 0,
7577 .access = PL1_R, .type = ARM_CP_CONST,
7578 .accessfn = access_aa32_tid3,
7579 .resetvalue = cpu->isar.id_isar0 },
7580 { .name = "ID_ISAR1", .state = ARM_CP_STATE_BOTH,
7581 .opc0 = 3, .opc1 = 0, .crn = 0, .crm = 2, .opc2 = 1,
7582 .access = PL1_R, .type = ARM_CP_CONST,
7583 .accessfn = access_aa32_tid3,
7584 .resetvalue = cpu->isar.id_isar1 },
7585 { .name = "ID_ISAR2", .state = ARM_CP_STATE_BOTH,
7586 .opc0 = 3, .opc1 = 0, .crn = 0, .crm = 2, .opc2 = 2,
7587 .access = PL1_R, .type = ARM_CP_CONST,
7588 .accessfn = access_aa32_tid3,
7589 .resetvalue = cpu->isar.id_isar2 },
7590 { .name = "ID_ISAR3", .state = ARM_CP_STATE_BOTH,
7591 .opc0 = 3, .opc1 = 0, .crn = 0, .crm = 2, .opc2 = 3,
7592 .access = PL1_R, .type = ARM_CP_CONST,
7593 .accessfn = access_aa32_tid3,
7594 .resetvalue = cpu->isar.id_isar3 },
7595 { .name = "ID_ISAR4", .state = ARM_CP_STATE_BOTH,
7596 .opc0 = 3, .opc1 = 0, .crn = 0, .crm = 2, .opc2 = 4,
7597 .access = PL1_R, .type = ARM_CP_CONST,
7598 .accessfn = access_aa32_tid3,
7599 .resetvalue = cpu->isar.id_isar4 },
7600 { .name = "ID_ISAR5", .state = ARM_CP_STATE_BOTH,
7601 .opc0 = 3, .opc1 = 0, .crn = 0, .crm = 2, .opc2 = 5,
7602 .access = PL1_R, .type = ARM_CP_CONST,
7603 .accessfn = access_aa32_tid3,
7604 .resetvalue = cpu->isar.id_isar5 },
7605 { .name = "ID_MMFR4", .state = ARM_CP_STATE_BOTH,
7606 .opc0 = 3, .opc1 = 0, .crn = 0, .crm = 2, .opc2 = 6,
7607 .access = PL1_R, .type = ARM_CP_CONST,
7608 .accessfn = access_aa32_tid3,
7609 .resetvalue = cpu->isar.id_mmfr4 },
7610 { .name = "ID_ISAR6", .state = ARM_CP_STATE_BOTH,
7611 .opc0 = 3, .opc1 = 0, .crn = 0, .crm = 2, .opc2 = 7,
7612 .access = PL1_R, .type = ARM_CP_CONST,
7613 .accessfn = access_aa32_tid3,
7614 .resetvalue = cpu->isar.id_isar6 },
7615 REGINFO_SENTINEL
7617 define_arm_cp_regs(cpu, v6_idregs);
7618 define_arm_cp_regs(cpu, v6_cp_reginfo);
7619 } else {
7620 define_arm_cp_regs(cpu, not_v6_cp_reginfo);
7622 if (arm_feature(env, ARM_FEATURE_V6K)) {
7623 define_arm_cp_regs(cpu, v6k_cp_reginfo);
7625 if (arm_feature(env, ARM_FEATURE_V7MP) &&
7626 !arm_feature(env, ARM_FEATURE_PMSA)) {
7627 define_arm_cp_regs(cpu, v7mp_cp_reginfo);
7629 if (arm_feature(env, ARM_FEATURE_V7VE)) {
7630 define_arm_cp_regs(cpu, pmovsset_cp_reginfo);
7632 if (arm_feature(env, ARM_FEATURE_V7)) {
7633 ARMCPRegInfo clidr = {
7634 .name = "CLIDR", .state = ARM_CP_STATE_BOTH,
7635 .opc0 = 3, .crn = 0, .crm = 0, .opc1 = 1, .opc2 = 1,
7636 .access = PL1_R, .type = ARM_CP_CONST,
7637 .accessfn = access_aa64_tid2,
7638 .resetvalue = cpu->clidr
7640 define_one_arm_cp_reg(cpu, &clidr);
7641 define_arm_cp_regs(cpu, v7_cp_reginfo);
7642 define_debug_regs(cpu);
7643 define_pmu_regs(cpu);
7644 } else {
7645 define_arm_cp_regs(cpu, not_v7_cp_reginfo);
7647 if (arm_feature(env, ARM_FEATURE_V8)) {
7648 /* AArch64 ID registers, which all have impdef reset values.
7649 * Note that within the ID register ranges the unused slots
7650 * must all RAZ, not UNDEF; future architecture versions may
7651 * define new registers here.
7653 ARMCPRegInfo v8_idregs[] = {
7655 * ID_AA64PFR0_EL1 is not a plain ARM_CP_CONST in system
7656 * emulation because we don't know the right value for the
7657 * GIC field until after we define these regs.
7659 { .name = "ID_AA64PFR0_EL1", .state = ARM_CP_STATE_AA64,
7660 .opc0 = 3, .opc1 = 0, .crn = 0, .crm = 4, .opc2 = 0,
7661 .access = PL1_R,
7662 #ifdef CONFIG_USER_ONLY
7663 .type = ARM_CP_CONST,
7664 .resetvalue = cpu->isar.id_aa64pfr0
7665 #else
7666 .type = ARM_CP_NO_RAW,
7667 .accessfn = access_aa64_tid3,
7668 .readfn = id_aa64pfr0_read,
7669 .writefn = arm_cp_write_ignore
7670 #endif
7672 { .name = "ID_AA64PFR1_EL1", .state = ARM_CP_STATE_AA64,
7673 .opc0 = 3, .opc1 = 0, .crn = 0, .crm = 4, .opc2 = 1,
7674 .access = PL1_R, .type = ARM_CP_CONST,
7675 .accessfn = access_aa64_tid3,
7676 .resetvalue = cpu->isar.id_aa64pfr1},
7677 { .name = "ID_AA64PFR2_EL1_RESERVED", .state = ARM_CP_STATE_AA64,
7678 .opc0 = 3, .opc1 = 0, .crn = 0, .crm = 4, .opc2 = 2,
7679 .access = PL1_R, .type = ARM_CP_CONST,
7680 .accessfn = access_aa64_tid3,
7681 .resetvalue = 0 },
7682 { .name = "ID_AA64PFR3_EL1_RESERVED", .state = ARM_CP_STATE_AA64,
7683 .opc0 = 3, .opc1 = 0, .crn = 0, .crm = 4, .opc2 = 3,
7684 .access = PL1_R, .type = ARM_CP_CONST,
7685 .accessfn = access_aa64_tid3,
7686 .resetvalue = 0 },
7687 { .name = "ID_AA64ZFR0_EL1", .state = ARM_CP_STATE_AA64,
7688 .opc0 = 3, .opc1 = 0, .crn = 0, .crm = 4, .opc2 = 4,
7689 .access = PL1_R, .type = ARM_CP_CONST,
7690 .accessfn = access_aa64_tid3,
7691 .resetvalue = cpu->isar.id_aa64zfr0 },
7692 { .name = "ID_AA64PFR5_EL1_RESERVED", .state = ARM_CP_STATE_AA64,
7693 .opc0 = 3, .opc1 = 0, .crn = 0, .crm = 4, .opc2 = 5,
7694 .access = PL1_R, .type = ARM_CP_CONST,
7695 .accessfn = access_aa64_tid3,
7696 .resetvalue = 0 },
7697 { .name = "ID_AA64PFR6_EL1_RESERVED", .state = ARM_CP_STATE_AA64,
7698 .opc0 = 3, .opc1 = 0, .crn = 0, .crm = 4, .opc2 = 6,
7699 .access = PL1_R, .type = ARM_CP_CONST,
7700 .accessfn = access_aa64_tid3,
7701 .resetvalue = 0 },
7702 { .name = "ID_AA64PFR7_EL1_RESERVED", .state = ARM_CP_STATE_AA64,
7703 .opc0 = 3, .opc1 = 0, .crn = 0, .crm = 4, .opc2 = 7,
7704 .access = PL1_R, .type = ARM_CP_CONST,
7705 .accessfn = access_aa64_tid3,
7706 .resetvalue = 0 },
7707 { .name = "ID_AA64DFR0_EL1", .state = ARM_CP_STATE_AA64,
7708 .opc0 = 3, .opc1 = 0, .crn = 0, .crm = 5, .opc2 = 0,
7709 .access = PL1_R, .type = ARM_CP_CONST,
7710 .accessfn = access_aa64_tid3,
7711 .resetvalue = cpu->isar.id_aa64dfr0 },
7712 { .name = "ID_AA64DFR1_EL1", .state = ARM_CP_STATE_AA64,
7713 .opc0 = 3, .opc1 = 0, .crn = 0, .crm = 5, .opc2 = 1,
7714 .access = PL1_R, .type = ARM_CP_CONST,
7715 .accessfn = access_aa64_tid3,
7716 .resetvalue = cpu->isar.id_aa64dfr1 },
7717 { .name = "ID_AA64DFR2_EL1_RESERVED", .state = ARM_CP_STATE_AA64,
7718 .opc0 = 3, .opc1 = 0, .crn = 0, .crm = 5, .opc2 = 2,
7719 .access = PL1_R, .type = ARM_CP_CONST,
7720 .accessfn = access_aa64_tid3,
7721 .resetvalue = 0 },
7722 { .name = "ID_AA64DFR3_EL1_RESERVED", .state = ARM_CP_STATE_AA64,
7723 .opc0 = 3, .opc1 = 0, .crn = 0, .crm = 5, .opc2 = 3,
7724 .access = PL1_R, .type = ARM_CP_CONST,
7725 .accessfn = access_aa64_tid3,
7726 .resetvalue = 0 },
7727 { .name = "ID_AA64AFR0_EL1", .state = ARM_CP_STATE_AA64,
7728 .opc0 = 3, .opc1 = 0, .crn = 0, .crm = 5, .opc2 = 4,
7729 .access = PL1_R, .type = ARM_CP_CONST,
7730 .accessfn = access_aa64_tid3,
7731 .resetvalue = cpu->id_aa64afr0 },
7732 { .name = "ID_AA64AFR1_EL1", .state = ARM_CP_STATE_AA64,
7733 .opc0 = 3, .opc1 = 0, .crn = 0, .crm = 5, .opc2 = 5,
7734 .access = PL1_R, .type = ARM_CP_CONST,
7735 .accessfn = access_aa64_tid3,
7736 .resetvalue = cpu->id_aa64afr1 },
7737 { .name = "ID_AA64AFR2_EL1_RESERVED", .state = ARM_CP_STATE_AA64,
7738 .opc0 = 3, .opc1 = 0, .crn = 0, .crm = 5, .opc2 = 6,
7739 .access = PL1_R, .type = ARM_CP_CONST,
7740 .accessfn = access_aa64_tid3,
7741 .resetvalue = 0 },
7742 { .name = "ID_AA64AFR3_EL1_RESERVED", .state = ARM_CP_STATE_AA64,
7743 .opc0 = 3, .opc1 = 0, .crn = 0, .crm = 5, .opc2 = 7,
7744 .access = PL1_R, .type = ARM_CP_CONST,
7745 .accessfn = access_aa64_tid3,
7746 .resetvalue = 0 },
7747 { .name = "ID_AA64ISAR0_EL1", .state = ARM_CP_STATE_AA64,
7748 .opc0 = 3, .opc1 = 0, .crn = 0, .crm = 6, .opc2 = 0,
7749 .access = PL1_R, .type = ARM_CP_CONST,
7750 .accessfn = access_aa64_tid3,
7751 .resetvalue = cpu->isar.id_aa64isar0 },
7752 { .name = "ID_AA64ISAR1_EL1", .state = ARM_CP_STATE_AA64,
7753 .opc0 = 3, .opc1 = 0, .crn = 0, .crm = 6, .opc2 = 1,
7754 .access = PL1_R, .type = ARM_CP_CONST,
7755 .accessfn = access_aa64_tid3,
7756 .resetvalue = cpu->isar.id_aa64isar1 },
7757 { .name = "ID_AA64ISAR2_EL1_RESERVED", .state = ARM_CP_STATE_AA64,
7758 .opc0 = 3, .opc1 = 0, .crn = 0, .crm = 6, .opc2 = 2,
7759 .access = PL1_R, .type = ARM_CP_CONST,
7760 .accessfn = access_aa64_tid3,
7761 .resetvalue = 0 },
7762 { .name = "ID_AA64ISAR3_EL1_RESERVED", .state = ARM_CP_STATE_AA64,
7763 .opc0 = 3, .opc1 = 0, .crn = 0, .crm = 6, .opc2 = 3,
7764 .access = PL1_R, .type = ARM_CP_CONST,
7765 .accessfn = access_aa64_tid3,
7766 .resetvalue = 0 },
7767 { .name = "ID_AA64ISAR4_EL1_RESERVED", .state = ARM_CP_STATE_AA64,
7768 .opc0 = 3, .opc1 = 0, .crn = 0, .crm = 6, .opc2 = 4,
7769 .access = PL1_R, .type = ARM_CP_CONST,
7770 .accessfn = access_aa64_tid3,
7771 .resetvalue = 0 },
7772 { .name = "ID_AA64ISAR5_EL1_RESERVED", .state = ARM_CP_STATE_AA64,
7773 .opc0 = 3, .opc1 = 0, .crn = 0, .crm = 6, .opc2 = 5,
7774 .access = PL1_R, .type = ARM_CP_CONST,
7775 .accessfn = access_aa64_tid3,
7776 .resetvalue = 0 },
7777 { .name = "ID_AA64ISAR6_EL1_RESERVED", .state = ARM_CP_STATE_AA64,
7778 .opc0 = 3, .opc1 = 0, .crn = 0, .crm = 6, .opc2 = 6,
7779 .access = PL1_R, .type = ARM_CP_CONST,
7780 .accessfn = access_aa64_tid3,
7781 .resetvalue = 0 },
7782 { .name = "ID_AA64ISAR7_EL1_RESERVED", .state = ARM_CP_STATE_AA64,
7783 .opc0 = 3, .opc1 = 0, .crn = 0, .crm = 6, .opc2 = 7,
7784 .access = PL1_R, .type = ARM_CP_CONST,
7785 .accessfn = access_aa64_tid3,
7786 .resetvalue = 0 },
7787 { .name = "ID_AA64MMFR0_EL1", .state = ARM_CP_STATE_AA64,
7788 .opc0 = 3, .opc1 = 0, .crn = 0, .crm = 7, .opc2 = 0,
7789 .access = PL1_R, .type = ARM_CP_CONST,
7790 .accessfn = access_aa64_tid3,
7791 .resetvalue = cpu->isar.id_aa64mmfr0 },
7792 { .name = "ID_AA64MMFR1_EL1", .state = ARM_CP_STATE_AA64,
7793 .opc0 = 3, .opc1 = 0, .crn = 0, .crm = 7, .opc2 = 1,
7794 .access = PL1_R, .type = ARM_CP_CONST,
7795 .accessfn = access_aa64_tid3,
7796 .resetvalue = cpu->isar.id_aa64mmfr1 },
7797 { .name = "ID_AA64MMFR2_EL1", .state = ARM_CP_STATE_AA64,
7798 .opc0 = 3, .opc1 = 0, .crn = 0, .crm = 7, .opc2 = 2,
7799 .access = PL1_R, .type = ARM_CP_CONST,
7800 .accessfn = access_aa64_tid3,
7801 .resetvalue = cpu->isar.id_aa64mmfr2 },
7802 { .name = "ID_AA64MMFR3_EL1_RESERVED", .state = ARM_CP_STATE_AA64,
7803 .opc0 = 3, .opc1 = 0, .crn = 0, .crm = 7, .opc2 = 3,
7804 .access = PL1_R, .type = ARM_CP_CONST,
7805 .accessfn = access_aa64_tid3,
7806 .resetvalue = 0 },
7807 { .name = "ID_AA64MMFR4_EL1_RESERVED", .state = ARM_CP_STATE_AA64,
7808 .opc0 = 3, .opc1 = 0, .crn = 0, .crm = 7, .opc2 = 4,
7809 .access = PL1_R, .type = ARM_CP_CONST,
7810 .accessfn = access_aa64_tid3,
7811 .resetvalue = 0 },
7812 { .name = "ID_AA64MMFR5_EL1_RESERVED", .state = ARM_CP_STATE_AA64,
7813 .opc0 = 3, .opc1 = 0, .crn = 0, .crm = 7, .opc2 = 5,
7814 .access = PL1_R, .type = ARM_CP_CONST,
7815 .accessfn = access_aa64_tid3,
7816 .resetvalue = 0 },
7817 { .name = "ID_AA64MMFR6_EL1_RESERVED", .state = ARM_CP_STATE_AA64,
7818 .opc0 = 3, .opc1 = 0, .crn = 0, .crm = 7, .opc2 = 6,
7819 .access = PL1_R, .type = ARM_CP_CONST,
7820 .accessfn = access_aa64_tid3,
7821 .resetvalue = 0 },
7822 { .name = "ID_AA64MMFR7_EL1_RESERVED", .state = ARM_CP_STATE_AA64,
7823 .opc0 = 3, .opc1 = 0, .crn = 0, .crm = 7, .opc2 = 7,
7824 .access = PL1_R, .type = ARM_CP_CONST,
7825 .accessfn = access_aa64_tid3,
7826 .resetvalue = 0 },
7827 { .name = "MVFR0_EL1", .state = ARM_CP_STATE_AA64,
7828 .opc0 = 3, .opc1 = 0, .crn = 0, .crm = 3, .opc2 = 0,
7829 .access = PL1_R, .type = ARM_CP_CONST,
7830 .accessfn = access_aa64_tid3,
7831 .resetvalue = cpu->isar.mvfr0 },
7832 { .name = "MVFR1_EL1", .state = ARM_CP_STATE_AA64,
7833 .opc0 = 3, .opc1 = 0, .crn = 0, .crm = 3, .opc2 = 1,
7834 .access = PL1_R, .type = ARM_CP_CONST,
7835 .accessfn = access_aa64_tid3,
7836 .resetvalue = cpu->isar.mvfr1 },
7837 { .name = "MVFR2_EL1", .state = ARM_CP_STATE_AA64,
7838 .opc0 = 3, .opc1 = 0, .crn = 0, .crm = 3, .opc2 = 2,
7839 .access = PL1_R, .type = ARM_CP_CONST,
7840 .accessfn = access_aa64_tid3,
7841 .resetvalue = cpu->isar.mvfr2 },
7842 { .name = "MVFR3_EL1_RESERVED", .state = ARM_CP_STATE_AA64,
7843 .opc0 = 3, .opc1 = 0, .crn = 0, .crm = 3, .opc2 = 3,
7844 .access = PL1_R, .type = ARM_CP_CONST,
7845 .accessfn = access_aa64_tid3,
7846 .resetvalue = 0 },
7847 { .name = "ID_PFR2", .state = ARM_CP_STATE_BOTH,
7848 .opc0 = 3, .opc1 = 0, .crn = 0, .crm = 3, .opc2 = 4,
7849 .access = PL1_R, .type = ARM_CP_CONST,
7850 .accessfn = access_aa64_tid3,
7851 .resetvalue = cpu->isar.id_pfr2 },
7852 { .name = "MVFR5_EL1_RESERVED", .state = ARM_CP_STATE_AA64,
7853 .opc0 = 3, .opc1 = 0, .crn = 0, .crm = 3, .opc2 = 5,
7854 .access = PL1_R, .type = ARM_CP_CONST,
7855 .accessfn = access_aa64_tid3,
7856 .resetvalue = 0 },
7857 { .name = "MVFR6_EL1_RESERVED", .state = ARM_CP_STATE_AA64,
7858 .opc0 = 3, .opc1 = 0, .crn = 0, .crm = 3, .opc2 = 6,
7859 .access = PL1_R, .type = ARM_CP_CONST,
7860 .accessfn = access_aa64_tid3,
7861 .resetvalue = 0 },
7862 { .name = "MVFR7_EL1_RESERVED", .state = ARM_CP_STATE_AA64,
7863 .opc0 = 3, .opc1 = 0, .crn = 0, .crm = 3, .opc2 = 7,
7864 .access = PL1_R, .type = ARM_CP_CONST,
7865 .accessfn = access_aa64_tid3,
7866 .resetvalue = 0 },
7867 { .name = "PMCEID0", .state = ARM_CP_STATE_AA32,
7868 .cp = 15, .opc1 = 0, .crn = 9, .crm = 12, .opc2 = 6,
7869 .access = PL0_R, .accessfn = pmreg_access, .type = ARM_CP_CONST,
7870 .resetvalue = extract64(cpu->pmceid0, 0, 32) },
7871 { .name = "PMCEID0_EL0", .state = ARM_CP_STATE_AA64,
7872 .opc0 = 3, .opc1 = 3, .crn = 9, .crm = 12, .opc2 = 6,
7873 .access = PL0_R, .accessfn = pmreg_access, .type = ARM_CP_CONST,
7874 .resetvalue = cpu->pmceid0 },
7875 { .name = "PMCEID1", .state = ARM_CP_STATE_AA32,
7876 .cp = 15, .opc1 = 0, .crn = 9, .crm = 12, .opc2 = 7,
7877 .access = PL0_R, .accessfn = pmreg_access, .type = ARM_CP_CONST,
7878 .resetvalue = extract64(cpu->pmceid1, 0, 32) },
7879 { .name = "PMCEID1_EL0", .state = ARM_CP_STATE_AA64,
7880 .opc0 = 3, .opc1 = 3, .crn = 9, .crm = 12, .opc2 = 7,
7881 .access = PL0_R, .accessfn = pmreg_access, .type = ARM_CP_CONST,
7882 .resetvalue = cpu->pmceid1 },
7883 REGINFO_SENTINEL
7885 #ifdef CONFIG_USER_ONLY
7886 ARMCPRegUserSpaceInfo v8_user_idregs[] = {
7887 { .name = "ID_AA64PFR0_EL1",
7888 .exported_bits = 0x000f000f00ff0000,
7889 .fixed_bits = 0x0000000000000011 },
7890 { .name = "ID_AA64PFR1_EL1",
7891 .exported_bits = 0x00000000000000f0 },
7892 { .name = "ID_AA64PFR*_EL1_RESERVED",
7893 .is_glob = true },
7894 { .name = "ID_AA64ZFR0_EL1" },
7895 { .name = "ID_AA64MMFR0_EL1",
7896 .fixed_bits = 0x00000000ff000000 },
7897 { .name = "ID_AA64MMFR1_EL1" },
7898 { .name = "ID_AA64MMFR*_EL1_RESERVED",
7899 .is_glob = true },
7900 { .name = "ID_AA64DFR0_EL1",
7901 .fixed_bits = 0x0000000000000006 },
7902 { .name = "ID_AA64DFR1_EL1" },
7903 { .name = "ID_AA64DFR*_EL1_RESERVED",
7904 .is_glob = true },
7905 { .name = "ID_AA64AFR*",
7906 .is_glob = true },
7907 { .name = "ID_AA64ISAR0_EL1",
7908 .exported_bits = 0x00fffffff0fffff0 },
7909 { .name = "ID_AA64ISAR1_EL1",
7910 .exported_bits = 0x000000f0ffffffff },
7911 { .name = "ID_AA64ISAR*_EL1_RESERVED",
7912 .is_glob = true },
7913 REGUSERINFO_SENTINEL
7915 modify_arm_cp_regs(v8_idregs, v8_user_idregs);
7916 #endif
7917 /* RVBAR_EL1 is only implemented if EL1 is the highest EL */
7918 if (!arm_feature(env, ARM_FEATURE_EL3) &&
7919 !arm_feature(env, ARM_FEATURE_EL2)) {
7920 ARMCPRegInfo rvbar = {
7921 .name = "RVBAR_EL1", .state = ARM_CP_STATE_AA64,
7922 .opc0 = 3, .opc1 = 0, .crn = 12, .crm = 0, .opc2 = 1,
7923 .type = ARM_CP_CONST, .access = PL1_R, .resetvalue = cpu->rvbar
7925 define_one_arm_cp_reg(cpu, &rvbar);
7927 define_arm_cp_regs(cpu, v8_idregs);
7928 define_arm_cp_regs(cpu, v8_cp_reginfo);
7930 if (arm_feature(env, ARM_FEATURE_EL2)) {
7931 uint64_t vmpidr_def = mpidr_read_val(env);
7932 ARMCPRegInfo vpidr_regs[] = {
7933 { .name = "VPIDR", .state = ARM_CP_STATE_AA32,
7934 .cp = 15, .opc1 = 4, .crn = 0, .crm = 0, .opc2 = 0,
7935 .access = PL2_RW, .accessfn = access_el3_aa32ns,
7936 .resetvalue = cpu->midr, .type = ARM_CP_ALIAS,
7937 .fieldoffset = offsetoflow32(CPUARMState, cp15.vpidr_el2) },
7938 { .name = "VPIDR_EL2", .state = ARM_CP_STATE_AA64,
7939 .opc0 = 3, .opc1 = 4, .crn = 0, .crm = 0, .opc2 = 0,
7940 .access = PL2_RW, .resetvalue = cpu->midr,
7941 .fieldoffset = offsetof(CPUARMState, cp15.vpidr_el2) },
7942 { .name = "VMPIDR", .state = ARM_CP_STATE_AA32,
7943 .cp = 15, .opc1 = 4, .crn = 0, .crm = 0, .opc2 = 5,
7944 .access = PL2_RW, .accessfn = access_el3_aa32ns,
7945 .resetvalue = vmpidr_def, .type = ARM_CP_ALIAS,
7946 .fieldoffset = offsetoflow32(CPUARMState, cp15.vmpidr_el2) },
7947 { .name = "VMPIDR_EL2", .state = ARM_CP_STATE_AA64,
7948 .opc0 = 3, .opc1 = 4, .crn = 0, .crm = 0, .opc2 = 5,
7949 .access = PL2_RW,
7950 .resetvalue = vmpidr_def,
7951 .fieldoffset = offsetof(CPUARMState, cp15.vmpidr_el2) },
7952 REGINFO_SENTINEL
7954 define_arm_cp_regs(cpu, vpidr_regs);
7955 define_arm_cp_regs(cpu, el2_cp_reginfo);
7956 if (arm_feature(env, ARM_FEATURE_V8)) {
7957 define_arm_cp_regs(cpu, el2_v8_cp_reginfo);
7959 if (cpu_isar_feature(aa64_sel2, cpu)) {
7960 define_arm_cp_regs(cpu, el2_sec_cp_reginfo);
7962 /* RVBAR_EL2 is only implemented if EL2 is the highest EL */
7963 if (!arm_feature(env, ARM_FEATURE_EL3)) {
7964 ARMCPRegInfo rvbar = {
7965 .name = "RVBAR_EL2", .state = ARM_CP_STATE_AA64,
7966 .opc0 = 3, .opc1 = 4, .crn = 12, .crm = 0, .opc2 = 1,
7967 .type = ARM_CP_CONST, .access = PL2_R, .resetvalue = cpu->rvbar
7969 define_one_arm_cp_reg(cpu, &rvbar);
7971 } else {
7972 /* If EL2 is missing but higher ELs are enabled, we need to
7973 * register the no_el2 reginfos.
7975 if (arm_feature(env, ARM_FEATURE_EL3)) {
7976 /* When EL3 exists but not EL2, VPIDR and VMPIDR take the value
7977 * of MIDR_EL1 and MPIDR_EL1.
7979 ARMCPRegInfo vpidr_regs[] = {
7980 { .name = "VPIDR_EL2", .state = ARM_CP_STATE_BOTH,
7981 .opc0 = 3, .opc1 = 4, .crn = 0, .crm = 0, .opc2 = 0,
7982 .access = PL2_RW, .accessfn = access_el3_aa32ns,
7983 .type = ARM_CP_CONST, .resetvalue = cpu->midr,
7984 .fieldoffset = offsetof(CPUARMState, cp15.vpidr_el2) },
7985 { .name = "VMPIDR_EL2", .state = ARM_CP_STATE_BOTH,
7986 .opc0 = 3, .opc1 = 4, .crn = 0, .crm = 0, .opc2 = 5,
7987 .access = PL2_RW, .accessfn = access_el3_aa32ns,
7988 .type = ARM_CP_NO_RAW,
7989 .writefn = arm_cp_write_ignore, .readfn = mpidr_read },
7990 REGINFO_SENTINEL
7992 define_arm_cp_regs(cpu, vpidr_regs);
7993 define_arm_cp_regs(cpu, el3_no_el2_cp_reginfo);
7994 if (arm_feature(env, ARM_FEATURE_V8)) {
7995 define_arm_cp_regs(cpu, el3_no_el2_v8_cp_reginfo);
7999 if (arm_feature(env, ARM_FEATURE_EL3)) {
8000 define_arm_cp_regs(cpu, el3_cp_reginfo);
8001 ARMCPRegInfo el3_regs[] = {
8002 { .name = "RVBAR_EL3", .state = ARM_CP_STATE_AA64,
8003 .opc0 = 3, .opc1 = 6, .crn = 12, .crm = 0, .opc2 = 1,
8004 .type = ARM_CP_CONST, .access = PL3_R, .resetvalue = cpu->rvbar },
8005 { .name = "SCTLR_EL3", .state = ARM_CP_STATE_AA64,
8006 .opc0 = 3, .opc1 = 6, .crn = 1, .crm = 0, .opc2 = 0,
8007 .access = PL3_RW,
8008 .raw_writefn = raw_write, .writefn = sctlr_write,
8009 .fieldoffset = offsetof(CPUARMState, cp15.sctlr_el[3]),
8010 .resetvalue = cpu->reset_sctlr },
8011 REGINFO_SENTINEL
8014 define_arm_cp_regs(cpu, el3_regs);
8016 /* The behaviour of NSACR is sufficiently various that we don't
8017 * try to describe it in a single reginfo:
8018 * if EL3 is 64 bit, then trap to EL3 from S EL1,
8019 * reads as constant 0xc00 from NS EL1 and NS EL2
8020 * if EL3 is 32 bit, then RW at EL3, RO at NS EL1 and NS EL2
8021 * if v7 without EL3, register doesn't exist
8022 * if v8 without EL3, reads as constant 0xc00 from NS EL1 and NS EL2
8024 if (arm_feature(env, ARM_FEATURE_EL3)) {
8025 if (arm_feature(env, ARM_FEATURE_AARCH64)) {
8026 ARMCPRegInfo nsacr = {
8027 .name = "NSACR", .type = ARM_CP_CONST,
8028 .cp = 15, .opc1 = 0, .crn = 1, .crm = 1, .opc2 = 2,
8029 .access = PL1_RW, .accessfn = nsacr_access,
8030 .resetvalue = 0xc00
8032 define_one_arm_cp_reg(cpu, &nsacr);
8033 } else {
8034 ARMCPRegInfo nsacr = {
8035 .name = "NSACR",
8036 .cp = 15, .opc1 = 0, .crn = 1, .crm = 1, .opc2 = 2,
8037 .access = PL3_RW | PL1_R,
8038 .resetvalue = 0,
8039 .fieldoffset = offsetof(CPUARMState, cp15.nsacr)
8041 define_one_arm_cp_reg(cpu, &nsacr);
8043 } else {
8044 if (arm_feature(env, ARM_FEATURE_V8)) {
8045 ARMCPRegInfo nsacr = {
8046 .name = "NSACR", .type = ARM_CP_CONST,
8047 .cp = 15, .opc1 = 0, .crn = 1, .crm = 1, .opc2 = 2,
8048 .access = PL1_R,
8049 .resetvalue = 0xc00
8051 define_one_arm_cp_reg(cpu, &nsacr);
8055 if (arm_feature(env, ARM_FEATURE_PMSA)) {
8056 if (arm_feature(env, ARM_FEATURE_V6)) {
8057 /* PMSAv6 not implemented */
8058 assert(arm_feature(env, ARM_FEATURE_V7));
8059 define_arm_cp_regs(cpu, vmsa_pmsa_cp_reginfo);
8060 define_arm_cp_regs(cpu, pmsav7_cp_reginfo);
8061 } else {
8062 define_arm_cp_regs(cpu, pmsav5_cp_reginfo);
8064 } else {
8065 define_arm_cp_regs(cpu, vmsa_pmsa_cp_reginfo);
8066 define_arm_cp_regs(cpu, vmsa_cp_reginfo);
8067 /* TTCBR2 is introduced with ARMv8.2-AA32HPD. */
8068 if (cpu_isar_feature(aa32_hpd, cpu)) {
8069 define_one_arm_cp_reg(cpu, &ttbcr2_reginfo);
8072 if (arm_feature(env, ARM_FEATURE_THUMB2EE)) {
8073 define_arm_cp_regs(cpu, t2ee_cp_reginfo);
8075 if (arm_feature(env, ARM_FEATURE_GENERIC_TIMER)) {
8076 define_arm_cp_regs(cpu, generic_timer_cp_reginfo);
8078 if (arm_feature(env, ARM_FEATURE_VAPA)) {
8079 define_arm_cp_regs(cpu, vapa_cp_reginfo);
8081 if (arm_feature(env, ARM_FEATURE_CACHE_TEST_CLEAN)) {
8082 define_arm_cp_regs(cpu, cache_test_clean_cp_reginfo);
8084 if (arm_feature(env, ARM_FEATURE_CACHE_DIRTY_REG)) {
8085 define_arm_cp_regs(cpu, cache_dirty_status_cp_reginfo);
8087 if (arm_feature(env, ARM_FEATURE_CACHE_BLOCK_OPS)) {
8088 define_arm_cp_regs(cpu, cache_block_ops_cp_reginfo);
8090 if (arm_feature(env, ARM_FEATURE_OMAPCP)) {
8091 define_arm_cp_regs(cpu, omap_cp_reginfo);
8093 if (arm_feature(env, ARM_FEATURE_STRONGARM)) {
8094 define_arm_cp_regs(cpu, strongarm_cp_reginfo);
8096 if (arm_feature(env, ARM_FEATURE_XSCALE)) {
8097 define_arm_cp_regs(cpu, xscale_cp_reginfo);
8099 if (arm_feature(env, ARM_FEATURE_DUMMY_C15_REGS)) {
8100 define_arm_cp_regs(cpu, dummy_c15_cp_reginfo);
8102 if (arm_feature(env, ARM_FEATURE_LPAE)) {
8103 define_arm_cp_regs(cpu, lpae_cp_reginfo);
8105 if (cpu_isar_feature(aa32_jazelle, cpu)) {
8106 define_arm_cp_regs(cpu, jazelle_regs);
8108 /* Slightly awkwardly, the OMAP and StrongARM cores need all of
8109 * cp15 crn=0 to be writes-ignored, whereas for other cores they should
8110 * be read-only (ie write causes UNDEF exception).
8113 ARMCPRegInfo id_pre_v8_midr_cp_reginfo[] = {
8114 /* Pre-v8 MIDR space.
8115 * Note that the MIDR isn't a simple constant register because
8116 * of the TI925 behaviour where writes to another register can
8117 * cause the MIDR value to change.
8119 * Unimplemented registers in the c15 0 0 0 space default to
8120 * MIDR. Define MIDR first as this entire space, then CTR, TCMTR
8121 * and friends override accordingly.
8123 { .name = "MIDR",
8124 .cp = 15, .crn = 0, .crm = 0, .opc1 = 0, .opc2 = CP_ANY,
8125 .access = PL1_R, .resetvalue = cpu->midr,
8126 .writefn = arm_cp_write_ignore, .raw_writefn = raw_write,
8127 .readfn = midr_read,
8128 .fieldoffset = offsetof(CPUARMState, cp15.c0_cpuid),
8129 .type = ARM_CP_OVERRIDE },
8130 /* crn = 0 op1 = 0 crm = 3..7 : currently unassigned; we RAZ. */
8131 { .name = "DUMMY",
8132 .cp = 15, .crn = 0, .crm = 3, .opc1 = 0, .opc2 = CP_ANY,
8133 .access = PL1_R, .type = ARM_CP_CONST, .resetvalue = 0 },
8134 { .name = "DUMMY",
8135 .cp = 15, .crn = 0, .crm = 4, .opc1 = 0, .opc2 = CP_ANY,
8136 .access = PL1_R, .type = ARM_CP_CONST, .resetvalue = 0 },
8137 { .name = "DUMMY",
8138 .cp = 15, .crn = 0, .crm = 5, .opc1 = 0, .opc2 = CP_ANY,
8139 .access = PL1_R, .type = ARM_CP_CONST, .resetvalue = 0 },
8140 { .name = "DUMMY",
8141 .cp = 15, .crn = 0, .crm = 6, .opc1 = 0, .opc2 = CP_ANY,
8142 .access = PL1_R, .type = ARM_CP_CONST, .resetvalue = 0 },
8143 { .name = "DUMMY",
8144 .cp = 15, .crn = 0, .crm = 7, .opc1 = 0, .opc2 = CP_ANY,
8145 .access = PL1_R, .type = ARM_CP_CONST, .resetvalue = 0 },
8146 REGINFO_SENTINEL
8148 ARMCPRegInfo id_v8_midr_cp_reginfo[] = {
8149 { .name = "MIDR_EL1", .state = ARM_CP_STATE_BOTH,
8150 .opc0 = 3, .opc1 = 0, .crn = 0, .crm = 0, .opc2 = 0,
8151 .access = PL1_R, .type = ARM_CP_NO_RAW, .resetvalue = cpu->midr,
8152 .fieldoffset = offsetof(CPUARMState, cp15.c0_cpuid),
8153 .readfn = midr_read },
8154 /* crn = 0 op1 = 0 crm = 0 op2 = 4,7 : AArch32 aliases of MIDR */
8155 { .name = "MIDR", .type = ARM_CP_ALIAS | ARM_CP_CONST,
8156 .cp = 15, .crn = 0, .crm = 0, .opc1 = 0, .opc2 = 4,
8157 .access = PL1_R, .resetvalue = cpu->midr },
8158 { .name = "MIDR", .type = ARM_CP_ALIAS | ARM_CP_CONST,
8159 .cp = 15, .crn = 0, .crm = 0, .opc1 = 0, .opc2 = 7,
8160 .access = PL1_R, .resetvalue = cpu->midr },
8161 { .name = "REVIDR_EL1", .state = ARM_CP_STATE_BOTH,
8162 .opc0 = 3, .opc1 = 0, .crn = 0, .crm = 0, .opc2 = 6,
8163 .access = PL1_R,
8164 .accessfn = access_aa64_tid1,
8165 .type = ARM_CP_CONST, .resetvalue = cpu->revidr },
8166 REGINFO_SENTINEL
8168 ARMCPRegInfo id_cp_reginfo[] = {
8169 /* These are common to v8 and pre-v8 */
8170 { .name = "CTR",
8171 .cp = 15, .crn = 0, .crm = 0, .opc1 = 0, .opc2 = 1,
8172 .access = PL1_R, .accessfn = ctr_el0_access,
8173 .type = ARM_CP_CONST, .resetvalue = cpu->ctr },
8174 { .name = "CTR_EL0", .state = ARM_CP_STATE_AA64,
8175 .opc0 = 3, .opc1 = 3, .opc2 = 1, .crn = 0, .crm = 0,
8176 .access = PL0_R, .accessfn = ctr_el0_access,
8177 .type = ARM_CP_CONST, .resetvalue = cpu->ctr },
8178 /* TCMTR and TLBTR exist in v8 but have no 64-bit versions */
8179 { .name = "TCMTR",
8180 .cp = 15, .crn = 0, .crm = 0, .opc1 = 0, .opc2 = 2,
8181 .access = PL1_R,
8182 .accessfn = access_aa32_tid1,
8183 .type = ARM_CP_CONST, .resetvalue = 0 },
8184 REGINFO_SENTINEL
8186 /* TLBTR is specific to VMSA */
8187 ARMCPRegInfo id_tlbtr_reginfo = {
8188 .name = "TLBTR",
8189 .cp = 15, .crn = 0, .crm = 0, .opc1 = 0, .opc2 = 3,
8190 .access = PL1_R,
8191 .accessfn = access_aa32_tid1,
8192 .type = ARM_CP_CONST, .resetvalue = 0,
8194 /* MPUIR is specific to PMSA V6+ */
8195 ARMCPRegInfo id_mpuir_reginfo = {
8196 .name = "MPUIR",
8197 .cp = 15, .crn = 0, .crm = 0, .opc1 = 0, .opc2 = 4,
8198 .access = PL1_R, .type = ARM_CP_CONST,
8199 .resetvalue = cpu->pmsav7_dregion << 8
8201 ARMCPRegInfo crn0_wi_reginfo = {
8202 .name = "CRN0_WI", .cp = 15, .crn = 0, .crm = CP_ANY,
8203 .opc1 = CP_ANY, .opc2 = CP_ANY, .access = PL1_W,
8204 .type = ARM_CP_NOP | ARM_CP_OVERRIDE
8206 #ifdef CONFIG_USER_ONLY
8207 ARMCPRegUserSpaceInfo id_v8_user_midr_cp_reginfo[] = {
8208 { .name = "MIDR_EL1",
8209 .exported_bits = 0x00000000ffffffff },
8210 { .name = "REVIDR_EL1" },
8211 REGUSERINFO_SENTINEL
8213 modify_arm_cp_regs(id_v8_midr_cp_reginfo, id_v8_user_midr_cp_reginfo);
8214 #endif
8215 if (arm_feature(env, ARM_FEATURE_OMAPCP) ||
8216 arm_feature(env, ARM_FEATURE_STRONGARM)) {
8217 ARMCPRegInfo *r;
8218 /* Register the blanket "writes ignored" value first to cover the
8219 * whole space. Then update the specific ID registers to allow write
8220 * access, so that they ignore writes rather than causing them to
8221 * UNDEF.
8223 define_one_arm_cp_reg(cpu, &crn0_wi_reginfo);
8224 for (r = id_pre_v8_midr_cp_reginfo;
8225 r->type != ARM_CP_SENTINEL; r++) {
8226 r->access = PL1_RW;
8228 for (r = id_cp_reginfo; r->type != ARM_CP_SENTINEL; r++) {
8229 r->access = PL1_RW;
8231 id_mpuir_reginfo.access = PL1_RW;
8232 id_tlbtr_reginfo.access = PL1_RW;
8234 if (arm_feature(env, ARM_FEATURE_V8)) {
8235 define_arm_cp_regs(cpu, id_v8_midr_cp_reginfo);
8236 } else {
8237 define_arm_cp_regs(cpu, id_pre_v8_midr_cp_reginfo);
8239 define_arm_cp_regs(cpu, id_cp_reginfo);
8240 if (!arm_feature(env, ARM_FEATURE_PMSA)) {
8241 define_one_arm_cp_reg(cpu, &id_tlbtr_reginfo);
8242 } else if (arm_feature(env, ARM_FEATURE_V7)) {
8243 define_one_arm_cp_reg(cpu, &id_mpuir_reginfo);
8247 if (arm_feature(env, ARM_FEATURE_MPIDR)) {
8248 ARMCPRegInfo mpidr_cp_reginfo[] = {
8249 { .name = "MPIDR_EL1", .state = ARM_CP_STATE_BOTH,
8250 .opc0 = 3, .crn = 0, .crm = 0, .opc1 = 0, .opc2 = 5,
8251 .access = PL1_R, .readfn = mpidr_read, .type = ARM_CP_NO_RAW },
8252 REGINFO_SENTINEL
8254 #ifdef CONFIG_USER_ONLY
8255 ARMCPRegUserSpaceInfo mpidr_user_cp_reginfo[] = {
8256 { .name = "MPIDR_EL1",
8257 .fixed_bits = 0x0000000080000000 },
8258 REGUSERINFO_SENTINEL
8260 modify_arm_cp_regs(mpidr_cp_reginfo, mpidr_user_cp_reginfo);
8261 #endif
8262 define_arm_cp_regs(cpu, mpidr_cp_reginfo);
8265 if (arm_feature(env, ARM_FEATURE_AUXCR)) {
8266 ARMCPRegInfo auxcr_reginfo[] = {
8267 { .name = "ACTLR_EL1", .state = ARM_CP_STATE_BOTH,
8268 .opc0 = 3, .opc1 = 0, .crn = 1, .crm = 0, .opc2 = 1,
8269 .access = PL1_RW, .accessfn = access_tacr,
8270 .type = ARM_CP_CONST, .resetvalue = cpu->reset_auxcr },
8271 { .name = "ACTLR_EL2", .state = ARM_CP_STATE_BOTH,
8272 .opc0 = 3, .opc1 = 4, .crn = 1, .crm = 0, .opc2 = 1,
8273 .access = PL2_RW, .type = ARM_CP_CONST,
8274 .resetvalue = 0 },
8275 { .name = "ACTLR_EL3", .state = ARM_CP_STATE_AA64,
8276 .opc0 = 3, .opc1 = 6, .crn = 1, .crm = 0, .opc2 = 1,
8277 .access = PL3_RW, .type = ARM_CP_CONST,
8278 .resetvalue = 0 },
8279 REGINFO_SENTINEL
8281 define_arm_cp_regs(cpu, auxcr_reginfo);
8282 if (cpu_isar_feature(aa32_ac2, cpu)) {
8283 define_arm_cp_regs(cpu, actlr2_hactlr2_reginfo);
8287 if (arm_feature(env, ARM_FEATURE_CBAR)) {
8289 * CBAR is IMPDEF, but common on Arm Cortex-A implementations.
8290 * There are two flavours:
8291 * (1) older 32-bit only cores have a simple 32-bit CBAR
8292 * (2) 64-bit cores have a 64-bit CBAR visible to AArch64, plus a
8293 * 32-bit register visible to AArch32 at a different encoding
8294 * to the "flavour 1" register and with the bits rearranged to
8295 * be able to squash a 64-bit address into the 32-bit view.
8296 * We distinguish the two via the ARM_FEATURE_AARCH64 flag, but
8297 * in future if we support AArch32-only configs of some of the
8298 * AArch64 cores we might need to add a specific feature flag
8299 * to indicate cores with "flavour 2" CBAR.
8301 if (arm_feature(env, ARM_FEATURE_AARCH64)) {
8302 /* 32 bit view is [31:18] 0...0 [43:32]. */
8303 uint32_t cbar32 = (extract64(cpu->reset_cbar, 18, 14) << 18)
8304 | extract64(cpu->reset_cbar, 32, 12);
8305 ARMCPRegInfo cbar_reginfo[] = {
8306 { .name = "CBAR",
8307 .type = ARM_CP_CONST,
8308 .cp = 15, .crn = 15, .crm = 3, .opc1 = 1, .opc2 = 0,
8309 .access = PL1_R, .resetvalue = cbar32 },
8310 { .name = "CBAR_EL1", .state = ARM_CP_STATE_AA64,
8311 .type = ARM_CP_CONST,
8312 .opc0 = 3, .opc1 = 1, .crn = 15, .crm = 3, .opc2 = 0,
8313 .access = PL1_R, .resetvalue = cpu->reset_cbar },
8314 REGINFO_SENTINEL
8316 /* We don't implement a r/w 64 bit CBAR currently */
8317 assert(arm_feature(env, ARM_FEATURE_CBAR_RO));
8318 define_arm_cp_regs(cpu, cbar_reginfo);
8319 } else {
8320 ARMCPRegInfo cbar = {
8321 .name = "CBAR",
8322 .cp = 15, .crn = 15, .crm = 0, .opc1 = 4, .opc2 = 0,
8323 .access = PL1_R|PL3_W, .resetvalue = cpu->reset_cbar,
8324 .fieldoffset = offsetof(CPUARMState,
8325 cp15.c15_config_base_address)
8327 if (arm_feature(env, ARM_FEATURE_CBAR_RO)) {
8328 cbar.access = PL1_R;
8329 cbar.fieldoffset = 0;
8330 cbar.type = ARM_CP_CONST;
8332 define_one_arm_cp_reg(cpu, &cbar);
8336 if (arm_feature(env, ARM_FEATURE_VBAR)) {
8337 ARMCPRegInfo vbar_cp_reginfo[] = {
8338 { .name = "VBAR", .state = ARM_CP_STATE_BOTH,
8339 .opc0 = 3, .crn = 12, .crm = 0, .opc1 = 0, .opc2 = 0,
8340 .access = PL1_RW, .writefn = vbar_write,
8341 .bank_fieldoffsets = { offsetof(CPUARMState, cp15.vbar_s),
8342 offsetof(CPUARMState, cp15.vbar_ns) },
8343 .resetvalue = 0 },
8344 REGINFO_SENTINEL
8346 define_arm_cp_regs(cpu, vbar_cp_reginfo);
8349 /* Generic registers whose values depend on the implementation */
8351 ARMCPRegInfo sctlr = {
8352 .name = "SCTLR", .state = ARM_CP_STATE_BOTH,
8353 .opc0 = 3, .opc1 = 0, .crn = 1, .crm = 0, .opc2 = 0,
8354 .access = PL1_RW, .accessfn = access_tvm_trvm,
8355 .bank_fieldoffsets = { offsetof(CPUARMState, cp15.sctlr_s),
8356 offsetof(CPUARMState, cp15.sctlr_ns) },
8357 .writefn = sctlr_write, .resetvalue = cpu->reset_sctlr,
8358 .raw_writefn = raw_write,
8360 if (arm_feature(env, ARM_FEATURE_XSCALE)) {
8361 /* Normally we would always end the TB on an SCTLR write, but Linux
8362 * arch/arm/mach-pxa/sleep.S expects two instructions following
8363 * an MMU enable to execute from cache. Imitate this behaviour.
8365 sctlr.type |= ARM_CP_SUPPRESS_TB_END;
8367 define_one_arm_cp_reg(cpu, &sctlr);
8370 if (cpu_isar_feature(aa64_lor, cpu)) {
8371 define_arm_cp_regs(cpu, lor_reginfo);
8373 if (cpu_isar_feature(aa64_pan, cpu)) {
8374 define_one_arm_cp_reg(cpu, &pan_reginfo);
8376 #ifndef CONFIG_USER_ONLY
8377 if (cpu_isar_feature(aa64_ats1e1, cpu)) {
8378 define_arm_cp_regs(cpu, ats1e1_reginfo);
8380 if (cpu_isar_feature(aa32_ats1e1, cpu)) {
8381 define_arm_cp_regs(cpu, ats1cp_reginfo);
8383 #endif
8384 if (cpu_isar_feature(aa64_uao, cpu)) {
8385 define_one_arm_cp_reg(cpu, &uao_reginfo);
8388 if (cpu_isar_feature(aa64_dit, cpu)) {
8389 define_one_arm_cp_reg(cpu, &dit_reginfo);
8391 if (cpu_isar_feature(aa64_ssbs, cpu)) {
8392 define_one_arm_cp_reg(cpu, &ssbs_reginfo);
8395 if (arm_feature(env, ARM_FEATURE_EL2) && cpu_isar_feature(aa64_vh, cpu)) {
8396 define_arm_cp_regs(cpu, vhe_reginfo);
8399 if (cpu_isar_feature(aa64_sve, cpu)) {
8400 define_one_arm_cp_reg(cpu, &zcr_el1_reginfo);
8401 if (arm_feature(env, ARM_FEATURE_EL2)) {
8402 define_one_arm_cp_reg(cpu, &zcr_el2_reginfo);
8403 } else {
8404 define_one_arm_cp_reg(cpu, &zcr_no_el2_reginfo);
8406 if (arm_feature(env, ARM_FEATURE_EL3)) {
8407 define_one_arm_cp_reg(cpu, &zcr_el3_reginfo);
8411 #ifdef TARGET_AARCH64
8412 if (cpu_isar_feature(aa64_pauth, cpu)) {
8413 define_arm_cp_regs(cpu, pauth_reginfo);
8415 if (cpu_isar_feature(aa64_rndr, cpu)) {
8416 define_arm_cp_regs(cpu, rndr_reginfo);
8418 if (cpu_isar_feature(aa64_tlbirange, cpu)) {
8419 define_arm_cp_regs(cpu, tlbirange_reginfo);
8421 if (cpu_isar_feature(aa64_tlbios, cpu)) {
8422 define_arm_cp_regs(cpu, tlbios_reginfo);
8424 #ifndef CONFIG_USER_ONLY
8425 /* Data Cache clean instructions up to PoP */
8426 if (cpu_isar_feature(aa64_dcpop, cpu)) {
8427 define_one_arm_cp_reg(cpu, dcpop_reg);
8429 if (cpu_isar_feature(aa64_dcpodp, cpu)) {
8430 define_one_arm_cp_reg(cpu, dcpodp_reg);
8433 #endif /*CONFIG_USER_ONLY*/
8436 * If full MTE is enabled, add all of the system registers.
8437 * If only "instructions available at EL0" are enabled,
8438 * then define only a RAZ/WI version of PSTATE.TCO.
8440 if (cpu_isar_feature(aa64_mte, cpu)) {
8441 define_arm_cp_regs(cpu, mte_reginfo);
8442 define_arm_cp_regs(cpu, mte_el0_cacheop_reginfo);
8443 } else if (cpu_isar_feature(aa64_mte_insn_reg, cpu)) {
8444 define_arm_cp_regs(cpu, mte_tco_ro_reginfo);
8445 define_arm_cp_regs(cpu, mte_el0_cacheop_reginfo);
8447 #endif
8449 if (cpu_isar_feature(any_predinv, cpu)) {
8450 define_arm_cp_regs(cpu, predinv_reginfo);
8453 if (cpu_isar_feature(any_ccidx, cpu)) {
8454 define_arm_cp_regs(cpu, ccsidr2_reginfo);
8457 #ifndef CONFIG_USER_ONLY
8459 * Register redirections and aliases must be done last,
8460 * after the registers from the other extensions have been defined.
8462 if (arm_feature(env, ARM_FEATURE_EL2) && cpu_isar_feature(aa64_vh, cpu)) {
8463 define_arm_vh_e2h_redirects_aliases(cpu);
8465 #endif
8468 /* Sort alphabetically by type name, except for "any". */
8469 static gint arm_cpu_list_compare(gconstpointer a, gconstpointer b)
8471 ObjectClass *class_a = (ObjectClass *)a;
8472 ObjectClass *class_b = (ObjectClass *)b;
8473 const char *name_a, *name_b;
8475 name_a = object_class_get_name(class_a);
8476 name_b = object_class_get_name(class_b);
8477 if (strcmp(name_a, "any-" TYPE_ARM_CPU) == 0) {
8478 return 1;
8479 } else if (strcmp(name_b, "any-" TYPE_ARM_CPU) == 0) {
8480 return -1;
8481 } else {
8482 return strcmp(name_a, name_b);
8486 static void arm_cpu_list_entry(gpointer data, gpointer user_data)
8488 ObjectClass *oc = data;
8489 const char *typename;
8490 char *name;
8492 typename = object_class_get_name(oc);
8493 name = g_strndup(typename, strlen(typename) - strlen("-" TYPE_ARM_CPU));
8494 qemu_printf(" %s\n", name);
8495 g_free(name);
8498 void arm_cpu_list(void)
8500 GSList *list;
8502 list = object_class_get_list(TYPE_ARM_CPU, false);
8503 list = g_slist_sort(list, arm_cpu_list_compare);
8504 qemu_printf("Available CPUs:\n");
8505 g_slist_foreach(list, arm_cpu_list_entry, NULL);
8506 g_slist_free(list);
8509 static void arm_cpu_add_definition(gpointer data, gpointer user_data)
8511 ObjectClass *oc = data;
8512 CpuDefinitionInfoList **cpu_list = user_data;
8513 CpuDefinitionInfo *info;
8514 const char *typename;
8516 typename = object_class_get_name(oc);
8517 info = g_malloc0(sizeof(*info));
8518 info->name = g_strndup(typename,
8519 strlen(typename) - strlen("-" TYPE_ARM_CPU));
8520 info->q_typename = g_strdup(typename);
8522 QAPI_LIST_PREPEND(*cpu_list, info);
8525 CpuDefinitionInfoList *qmp_query_cpu_definitions(Error **errp)
8527 CpuDefinitionInfoList *cpu_list = NULL;
8528 GSList *list;
8530 list = object_class_get_list(TYPE_ARM_CPU, false);
8531 g_slist_foreach(list, arm_cpu_add_definition, &cpu_list);
8532 g_slist_free(list);
8534 return cpu_list;
8537 static void add_cpreg_to_hashtable(ARMCPU *cpu, const ARMCPRegInfo *r,
8538 void *opaque, int state, int secstate,
8539 int crm, int opc1, int opc2,
8540 const char *name)
8542 /* Private utility function for define_one_arm_cp_reg_with_opaque():
8543 * add a single reginfo struct to the hash table.
8545 uint32_t *key = g_new(uint32_t, 1);
8546 ARMCPRegInfo *r2 = g_memdup(r, sizeof(ARMCPRegInfo));
8547 int is64 = (r->type & ARM_CP_64BIT) ? 1 : 0;
8548 int ns = (secstate & ARM_CP_SECSTATE_NS) ? 1 : 0;
8550 r2->name = g_strdup(name);
8551 /* Reset the secure state to the specific incoming state. This is
8552 * necessary as the register may have been defined with both states.
8554 r2->secure = secstate;
8556 if (r->bank_fieldoffsets[0] && r->bank_fieldoffsets[1]) {
8557 /* Register is banked (using both entries in array).
8558 * Overwriting fieldoffset as the array is only used to define
8559 * banked registers but later only fieldoffset is used.
8561 r2->fieldoffset = r->bank_fieldoffsets[ns];
8564 if (state == ARM_CP_STATE_AA32) {
8565 if (r->bank_fieldoffsets[0] && r->bank_fieldoffsets[1]) {
8566 /* If the register is banked then we don't need to migrate or
8567 * reset the 32-bit instance in certain cases:
8569 * 1) If the register has both 32-bit and 64-bit instances then we
8570 * can count on the 64-bit instance taking care of the
8571 * non-secure bank.
8572 * 2) If ARMv8 is enabled then we can count on a 64-bit version
8573 * taking care of the secure bank. This requires that separate
8574 * 32 and 64-bit definitions are provided.
8576 if ((r->state == ARM_CP_STATE_BOTH && ns) ||
8577 (arm_feature(&cpu->env, ARM_FEATURE_V8) && !ns)) {
8578 r2->type |= ARM_CP_ALIAS;
8580 } else if ((secstate != r->secure) && !ns) {
8581 /* The register is not banked so we only want to allow migration of
8582 * the non-secure instance.
8584 r2->type |= ARM_CP_ALIAS;
8587 if (r->state == ARM_CP_STATE_BOTH) {
8588 /* We assume it is a cp15 register if the .cp field is left unset.
8590 if (r2->cp == 0) {
8591 r2->cp = 15;
8594 #ifdef HOST_WORDS_BIGENDIAN
8595 if (r2->fieldoffset) {
8596 r2->fieldoffset += sizeof(uint32_t);
8598 #endif
8601 if (state == ARM_CP_STATE_AA64) {
8602 /* To allow abbreviation of ARMCPRegInfo
8603 * definitions, we treat cp == 0 as equivalent to
8604 * the value for "standard guest-visible sysreg".
8605 * STATE_BOTH definitions are also always "standard
8606 * sysreg" in their AArch64 view (the .cp value may
8607 * be non-zero for the benefit of the AArch32 view).
8609 if (r->cp == 0 || r->state == ARM_CP_STATE_BOTH) {
8610 r2->cp = CP_REG_ARM64_SYSREG_CP;
8612 *key = ENCODE_AA64_CP_REG(r2->cp, r2->crn, crm,
8613 r2->opc0, opc1, opc2);
8614 } else {
8615 *key = ENCODE_CP_REG(r2->cp, is64, ns, r2->crn, crm, opc1, opc2);
8617 if (opaque) {
8618 r2->opaque = opaque;
8620 /* reginfo passed to helpers is correct for the actual access,
8621 * and is never ARM_CP_STATE_BOTH:
8623 r2->state = state;
8624 /* Make sure reginfo passed to helpers for wildcarded regs
8625 * has the correct crm/opc1/opc2 for this reg, not CP_ANY:
8627 r2->crm = crm;
8628 r2->opc1 = opc1;
8629 r2->opc2 = opc2;
8630 /* By convention, for wildcarded registers only the first
8631 * entry is used for migration; the others are marked as
8632 * ALIAS so we don't try to transfer the register
8633 * multiple times. Special registers (ie NOP/WFI) are
8634 * never migratable and not even raw-accessible.
8636 if ((r->type & ARM_CP_SPECIAL)) {
8637 r2->type |= ARM_CP_NO_RAW;
8639 if (((r->crm == CP_ANY) && crm != 0) ||
8640 ((r->opc1 == CP_ANY) && opc1 != 0) ||
8641 ((r->opc2 == CP_ANY) && opc2 != 0)) {
8642 r2->type |= ARM_CP_ALIAS | ARM_CP_NO_GDB;
8645 /* Check that raw accesses are either forbidden or handled. Note that
8646 * we can't assert this earlier because the setup of fieldoffset for
8647 * banked registers has to be done first.
8649 if (!(r2->type & ARM_CP_NO_RAW)) {
8650 assert(!raw_accessors_invalid(r2));
8653 /* Overriding of an existing definition must be explicitly
8654 * requested.
8656 if (!(r->type & ARM_CP_OVERRIDE)) {
8657 ARMCPRegInfo *oldreg;
8658 oldreg = g_hash_table_lookup(cpu->cp_regs, key);
8659 if (oldreg && !(oldreg->type & ARM_CP_OVERRIDE)) {
8660 fprintf(stderr, "Register redefined: cp=%d %d bit "
8661 "crn=%d crm=%d opc1=%d opc2=%d, "
8662 "was %s, now %s\n", r2->cp, 32 + 32 * is64,
8663 r2->crn, r2->crm, r2->opc1, r2->opc2,
8664 oldreg->name, r2->name);
8665 g_assert_not_reached();
8668 g_hash_table_insert(cpu->cp_regs, key, r2);
8672 void define_one_arm_cp_reg_with_opaque(ARMCPU *cpu,
8673 const ARMCPRegInfo *r, void *opaque)
8675 /* Define implementations of coprocessor registers.
8676 * We store these in a hashtable because typically
8677 * there are less than 150 registers in a space which
8678 * is 16*16*16*8*8 = 262144 in size.
8679 * Wildcarding is supported for the crm, opc1 and opc2 fields.
8680 * If a register is defined twice then the second definition is
8681 * used, so this can be used to define some generic registers and
8682 * then override them with implementation specific variations.
8683 * At least one of the original and the second definition should
8684 * include ARM_CP_OVERRIDE in its type bits -- this is just a guard
8685 * against accidental use.
8687 * The state field defines whether the register is to be
8688 * visible in the AArch32 or AArch64 execution state. If the
8689 * state is set to ARM_CP_STATE_BOTH then we synthesise a
8690 * reginfo structure for the AArch32 view, which sees the lower
8691 * 32 bits of the 64 bit register.
8693 * Only registers visible in AArch64 may set r->opc0; opc0 cannot
8694 * be wildcarded. AArch64 registers are always considered to be 64
8695 * bits; the ARM_CP_64BIT* flag applies only to the AArch32 view of
8696 * the register, if any.
8698 int crm, opc1, opc2, state;
8699 int crmmin = (r->crm == CP_ANY) ? 0 : r->crm;
8700 int crmmax = (r->crm == CP_ANY) ? 15 : r->crm;
8701 int opc1min = (r->opc1 == CP_ANY) ? 0 : r->opc1;
8702 int opc1max = (r->opc1 == CP_ANY) ? 7 : r->opc1;
8703 int opc2min = (r->opc2 == CP_ANY) ? 0 : r->opc2;
8704 int opc2max = (r->opc2 == CP_ANY) ? 7 : r->opc2;
8705 /* 64 bit registers have only CRm and Opc1 fields */
8706 assert(!((r->type & ARM_CP_64BIT) && (r->opc2 || r->crn)));
8707 /* op0 only exists in the AArch64 encodings */
8708 assert((r->state != ARM_CP_STATE_AA32) || (r->opc0 == 0));
8709 /* AArch64 regs are all 64 bit so ARM_CP_64BIT is meaningless */
8710 assert((r->state != ARM_CP_STATE_AA64) || !(r->type & ARM_CP_64BIT));
8712 * This API is only for Arm's system coprocessors (14 and 15) or
8713 * (M-profile or v7A-and-earlier only) for implementation defined
8714 * coprocessors in the range 0..7. Our decode assumes this, since
8715 * 8..13 can be used for other insns including VFP and Neon. See
8716 * valid_cp() in translate.c. Assert here that we haven't tried
8717 * to use an invalid coprocessor number.
8719 switch (r->state) {
8720 case ARM_CP_STATE_BOTH:
8721 /* 0 has a special meaning, but otherwise the same rules as AA32. */
8722 if (r->cp == 0) {
8723 break;
8725 /* fall through */
8726 case ARM_CP_STATE_AA32:
8727 if (arm_feature(&cpu->env, ARM_FEATURE_V8) &&
8728 !arm_feature(&cpu->env, ARM_FEATURE_M)) {
8729 assert(r->cp >= 14 && r->cp <= 15);
8730 } else {
8731 assert(r->cp < 8 || (r->cp >= 14 && r->cp <= 15));
8733 break;
8734 case ARM_CP_STATE_AA64:
8735 assert(r->cp == 0 || r->cp == CP_REG_ARM64_SYSREG_CP);
8736 break;
8737 default:
8738 g_assert_not_reached();
8740 /* The AArch64 pseudocode CheckSystemAccess() specifies that op1
8741 * encodes a minimum access level for the register. We roll this
8742 * runtime check into our general permission check code, so check
8743 * here that the reginfo's specified permissions are strict enough
8744 * to encompass the generic architectural permission check.
8746 if (r->state != ARM_CP_STATE_AA32) {
8747 int mask = 0;
8748 switch (r->opc1) {
8749 case 0:
8750 /* min_EL EL1, but some accessible to EL0 via kernel ABI */
8751 mask = PL0U_R | PL1_RW;
8752 break;
8753 case 1: case 2:
8754 /* min_EL EL1 */
8755 mask = PL1_RW;
8756 break;
8757 case 3:
8758 /* min_EL EL0 */
8759 mask = PL0_RW;
8760 break;
8761 case 4:
8762 case 5:
8763 /* min_EL EL2 */
8764 mask = PL2_RW;
8765 break;
8766 case 6:
8767 /* min_EL EL3 */
8768 mask = PL3_RW;
8769 break;
8770 case 7:
8771 /* min_EL EL1, secure mode only (we don't check the latter) */
8772 mask = PL1_RW;
8773 break;
8774 default:
8775 /* broken reginfo with out-of-range opc1 */
8776 assert(false);
8777 break;
8779 /* assert our permissions are not too lax (stricter is fine) */
8780 assert((r->access & ~mask) == 0);
8783 /* Check that the register definition has enough info to handle
8784 * reads and writes if they are permitted.
8786 if (!(r->type & (ARM_CP_SPECIAL|ARM_CP_CONST))) {
8787 if (r->access & PL3_R) {
8788 assert((r->fieldoffset ||
8789 (r->bank_fieldoffsets[0] && r->bank_fieldoffsets[1])) ||
8790 r->readfn);
8792 if (r->access & PL3_W) {
8793 assert((r->fieldoffset ||
8794 (r->bank_fieldoffsets[0] && r->bank_fieldoffsets[1])) ||
8795 r->writefn);
8798 /* Bad type field probably means missing sentinel at end of reg list */
8799 assert(cptype_valid(r->type));
8800 for (crm = crmmin; crm <= crmmax; crm++) {
8801 for (opc1 = opc1min; opc1 <= opc1max; opc1++) {
8802 for (opc2 = opc2min; opc2 <= opc2max; opc2++) {
8803 for (state = ARM_CP_STATE_AA32;
8804 state <= ARM_CP_STATE_AA64; state++) {
8805 if (r->state != state && r->state != ARM_CP_STATE_BOTH) {
8806 continue;
8808 if (state == ARM_CP_STATE_AA32) {
8809 /* Under AArch32 CP registers can be common
8810 * (same for secure and non-secure world) or banked.
8812 char *name;
8814 switch (r->secure) {
8815 case ARM_CP_SECSTATE_S:
8816 case ARM_CP_SECSTATE_NS:
8817 add_cpreg_to_hashtable(cpu, r, opaque, state,
8818 r->secure, crm, opc1, opc2,
8819 r->name);
8820 break;
8821 default:
8822 name = g_strdup_printf("%s_S", r->name);
8823 add_cpreg_to_hashtable(cpu, r, opaque, state,
8824 ARM_CP_SECSTATE_S,
8825 crm, opc1, opc2, name);
8826 g_free(name);
8827 add_cpreg_to_hashtable(cpu, r, opaque, state,
8828 ARM_CP_SECSTATE_NS,
8829 crm, opc1, opc2, r->name);
8830 break;
8832 } else {
8833 /* AArch64 registers get mapped to non-secure instance
8834 * of AArch32 */
8835 add_cpreg_to_hashtable(cpu, r, opaque, state,
8836 ARM_CP_SECSTATE_NS,
8837 crm, opc1, opc2, r->name);
8845 void define_arm_cp_regs_with_opaque(ARMCPU *cpu,
8846 const ARMCPRegInfo *regs, void *opaque)
8848 /* Define a whole list of registers */
8849 const ARMCPRegInfo *r;
8850 for (r = regs; r->type != ARM_CP_SENTINEL; r++) {
8851 define_one_arm_cp_reg_with_opaque(cpu, r, opaque);
8856 * Modify ARMCPRegInfo for access from userspace.
8858 * This is a data driven modification directed by
8859 * ARMCPRegUserSpaceInfo. All registers become ARM_CP_CONST as
8860 * user-space cannot alter any values and dynamic values pertaining to
8861 * execution state are hidden from user space view anyway.
8863 void modify_arm_cp_regs(ARMCPRegInfo *regs, const ARMCPRegUserSpaceInfo *mods)
8865 const ARMCPRegUserSpaceInfo *m;
8866 ARMCPRegInfo *r;
8868 for (m = mods; m->name; m++) {
8869 GPatternSpec *pat = NULL;
8870 if (m->is_glob) {
8871 pat = g_pattern_spec_new(m->name);
8873 for (r = regs; r->type != ARM_CP_SENTINEL; r++) {
8874 if (pat && g_pattern_match_string(pat, r->name)) {
8875 r->type = ARM_CP_CONST;
8876 r->access = PL0U_R;
8877 r->resetvalue = 0;
8878 /* continue */
8879 } else if (strcmp(r->name, m->name) == 0) {
8880 r->type = ARM_CP_CONST;
8881 r->access = PL0U_R;
8882 r->resetvalue &= m->exported_bits;
8883 r->resetvalue |= m->fixed_bits;
8884 break;
8887 if (pat) {
8888 g_pattern_spec_free(pat);
8893 const ARMCPRegInfo *get_arm_cp_reginfo(GHashTable *cpregs, uint32_t encoded_cp)
8895 return g_hash_table_lookup(cpregs, &encoded_cp);
8898 void arm_cp_write_ignore(CPUARMState *env, const ARMCPRegInfo *ri,
8899 uint64_t value)
8901 /* Helper coprocessor write function for write-ignore registers */
8904 uint64_t arm_cp_read_zero(CPUARMState *env, const ARMCPRegInfo *ri)
8906 /* Helper coprocessor write function for read-as-zero registers */
8907 return 0;
8910 void arm_cp_reset_ignore(CPUARMState *env, const ARMCPRegInfo *opaque)
8912 /* Helper coprocessor reset function for do-nothing-on-reset registers */
8915 static int bad_mode_switch(CPUARMState *env, int mode, CPSRWriteType write_type)
8917 /* Return true if it is not valid for us to switch to
8918 * this CPU mode (ie all the UNPREDICTABLE cases in
8919 * the ARM ARM CPSRWriteByInstr pseudocode).
8922 /* Changes to or from Hyp via MSR and CPS are illegal. */
8923 if (write_type == CPSRWriteByInstr &&
8924 ((env->uncached_cpsr & CPSR_M) == ARM_CPU_MODE_HYP ||
8925 mode == ARM_CPU_MODE_HYP)) {
8926 return 1;
8929 switch (mode) {
8930 case ARM_CPU_MODE_USR:
8931 return 0;
8932 case ARM_CPU_MODE_SYS:
8933 case ARM_CPU_MODE_SVC:
8934 case ARM_CPU_MODE_ABT:
8935 case ARM_CPU_MODE_UND:
8936 case ARM_CPU_MODE_IRQ:
8937 case ARM_CPU_MODE_FIQ:
8938 /* Note that we don't implement the IMPDEF NSACR.RFR which in v7
8939 * allows FIQ mode to be Secure-only. (In v8 this doesn't exist.)
8941 /* If HCR.TGE is set then changes from Monitor to NS PL1 via MSR
8942 * and CPS are treated as illegal mode changes.
8944 if (write_type == CPSRWriteByInstr &&
8945 (env->uncached_cpsr & CPSR_M) == ARM_CPU_MODE_MON &&
8946 (arm_hcr_el2_eff(env) & HCR_TGE)) {
8947 return 1;
8949 return 0;
8950 case ARM_CPU_MODE_HYP:
8951 return !arm_is_el2_enabled(env) || arm_current_el(env) < 2;
8952 case ARM_CPU_MODE_MON:
8953 return arm_current_el(env) < 3;
8954 default:
8955 return 1;
8959 uint32_t cpsr_read(CPUARMState *env)
8961 int ZF;
8962 ZF = (env->ZF == 0);
8963 return env->uncached_cpsr | (env->NF & 0x80000000) | (ZF << 30) |
8964 (env->CF << 29) | ((env->VF & 0x80000000) >> 3) | (env->QF << 27)
8965 | (env->thumb << 5) | ((env->condexec_bits & 3) << 25)
8966 | ((env->condexec_bits & 0xfc) << 8)
8967 | (env->GE << 16) | (env->daif & CPSR_AIF);
8970 void cpsr_write(CPUARMState *env, uint32_t val, uint32_t mask,
8971 CPSRWriteType write_type)
8973 uint32_t changed_daif;
8974 bool rebuild_hflags = (write_type != CPSRWriteRaw) &&
8975 (mask & (CPSR_M | CPSR_E | CPSR_IL));
8977 if (mask & CPSR_NZCV) {
8978 env->ZF = (~val) & CPSR_Z;
8979 env->NF = val;
8980 env->CF = (val >> 29) & 1;
8981 env->VF = (val << 3) & 0x80000000;
8983 if (mask & CPSR_Q)
8984 env->QF = ((val & CPSR_Q) != 0);
8985 if (mask & CPSR_T)
8986 env->thumb = ((val & CPSR_T) != 0);
8987 if (mask & CPSR_IT_0_1) {
8988 env->condexec_bits &= ~3;
8989 env->condexec_bits |= (val >> 25) & 3;
8991 if (mask & CPSR_IT_2_7) {
8992 env->condexec_bits &= 3;
8993 env->condexec_bits |= (val >> 8) & 0xfc;
8995 if (mask & CPSR_GE) {
8996 env->GE = (val >> 16) & 0xf;
8999 /* In a V7 implementation that includes the security extensions but does
9000 * not include Virtualization Extensions the SCR.FW and SCR.AW bits control
9001 * whether non-secure software is allowed to change the CPSR_F and CPSR_A
9002 * bits respectively.
9004 * In a V8 implementation, it is permitted for privileged software to
9005 * change the CPSR A/F bits regardless of the SCR.AW/FW bits.
9007 if (write_type != CPSRWriteRaw && !arm_feature(env, ARM_FEATURE_V8) &&
9008 arm_feature(env, ARM_FEATURE_EL3) &&
9009 !arm_feature(env, ARM_FEATURE_EL2) &&
9010 !arm_is_secure(env)) {
9012 changed_daif = (env->daif ^ val) & mask;
9014 if (changed_daif & CPSR_A) {
9015 /* Check to see if we are allowed to change the masking of async
9016 * abort exceptions from a non-secure state.
9018 if (!(env->cp15.scr_el3 & SCR_AW)) {
9019 qemu_log_mask(LOG_GUEST_ERROR,
9020 "Ignoring attempt to switch CPSR_A flag from "
9021 "non-secure world with SCR.AW bit clear\n");
9022 mask &= ~CPSR_A;
9026 if (changed_daif & CPSR_F) {
9027 /* Check to see if we are allowed to change the masking of FIQ
9028 * exceptions from a non-secure state.
9030 if (!(env->cp15.scr_el3 & SCR_FW)) {
9031 qemu_log_mask(LOG_GUEST_ERROR,
9032 "Ignoring attempt to switch CPSR_F flag from "
9033 "non-secure world with SCR.FW bit clear\n");
9034 mask &= ~CPSR_F;
9037 /* Check whether non-maskable FIQ (NMFI) support is enabled.
9038 * If this bit is set software is not allowed to mask
9039 * FIQs, but is allowed to set CPSR_F to 0.
9041 if ((A32_BANKED_CURRENT_REG_GET(env, sctlr) & SCTLR_NMFI) &&
9042 (val & CPSR_F)) {
9043 qemu_log_mask(LOG_GUEST_ERROR,
9044 "Ignoring attempt to enable CPSR_F flag "
9045 "(non-maskable FIQ [NMFI] support enabled)\n");
9046 mask &= ~CPSR_F;
9051 env->daif &= ~(CPSR_AIF & mask);
9052 env->daif |= val & CPSR_AIF & mask;
9054 if (write_type != CPSRWriteRaw &&
9055 ((env->uncached_cpsr ^ val) & mask & CPSR_M)) {
9056 if ((env->uncached_cpsr & CPSR_M) == ARM_CPU_MODE_USR) {
9057 /* Note that we can only get here in USR mode if this is a
9058 * gdb stub write; for this case we follow the architectural
9059 * behaviour for guest writes in USR mode of ignoring an attempt
9060 * to switch mode. (Those are caught by translate.c for writes
9061 * triggered by guest instructions.)
9063 mask &= ~CPSR_M;
9064 } else if (bad_mode_switch(env, val & CPSR_M, write_type)) {
9065 /* Attempt to switch to an invalid mode: this is UNPREDICTABLE in
9066 * v7, and has defined behaviour in v8:
9067 * + leave CPSR.M untouched
9068 * + allow changes to the other CPSR fields
9069 * + set PSTATE.IL
9070 * For user changes via the GDB stub, we don't set PSTATE.IL,
9071 * as this would be unnecessarily harsh for a user error.
9073 mask &= ~CPSR_M;
9074 if (write_type != CPSRWriteByGDBStub &&
9075 arm_feature(env, ARM_FEATURE_V8)) {
9076 mask |= CPSR_IL;
9077 val |= CPSR_IL;
9079 qemu_log_mask(LOG_GUEST_ERROR,
9080 "Illegal AArch32 mode switch attempt from %s to %s\n",
9081 aarch32_mode_name(env->uncached_cpsr),
9082 aarch32_mode_name(val));
9083 } else {
9084 qemu_log_mask(CPU_LOG_INT, "%s %s to %s PC 0x%" PRIx32 "\n",
9085 write_type == CPSRWriteExceptionReturn ?
9086 "Exception return from AArch32" :
9087 "AArch32 mode switch from",
9088 aarch32_mode_name(env->uncached_cpsr),
9089 aarch32_mode_name(val), env->regs[15]);
9090 switch_mode(env, val & CPSR_M);
9093 mask &= ~CACHED_CPSR_BITS;
9094 env->uncached_cpsr = (env->uncached_cpsr & ~mask) | (val & mask);
9095 if (rebuild_hflags) {
9096 arm_rebuild_hflags(env);
9100 /* Sign/zero extend */
9101 uint32_t HELPER(sxtb16)(uint32_t x)
9103 uint32_t res;
9104 res = (uint16_t)(int8_t)x;
9105 res |= (uint32_t)(int8_t)(x >> 16) << 16;
9106 return res;
9109 static void handle_possible_div0_trap(CPUARMState *env, uintptr_t ra)
9112 * Take a division-by-zero exception if necessary; otherwise return
9113 * to get the usual non-trapping division behaviour (result of 0)
9115 if (arm_feature(env, ARM_FEATURE_M)
9116 && (env->v7m.ccr[env->v7m.secure] & R_V7M_CCR_DIV_0_TRP_MASK)) {
9117 raise_exception_ra(env, EXCP_DIVBYZERO, 0, 1, ra);
9121 uint32_t HELPER(uxtb16)(uint32_t x)
9123 uint32_t res;
9124 res = (uint16_t)(uint8_t)x;
9125 res |= (uint32_t)(uint8_t)(x >> 16) << 16;
9126 return res;
9129 int32_t HELPER(sdiv)(CPUARMState *env, int32_t num, int32_t den)
9131 if (den == 0) {
9132 handle_possible_div0_trap(env, GETPC());
9133 return 0;
9135 if (num == INT_MIN && den == -1) {
9136 return INT_MIN;
9138 return num / den;
9141 uint32_t HELPER(udiv)(CPUARMState *env, uint32_t num, uint32_t den)
9143 if (den == 0) {
9144 handle_possible_div0_trap(env, GETPC());
9145 return 0;
9147 return num / den;
9150 uint32_t HELPER(rbit)(uint32_t x)
9152 return revbit32(x);
9155 #ifdef CONFIG_USER_ONLY
9157 static void switch_mode(CPUARMState *env, int mode)
9159 ARMCPU *cpu = env_archcpu(env);
9161 if (mode != ARM_CPU_MODE_USR) {
9162 cpu_abort(CPU(cpu), "Tried to switch out of user mode\n");
9166 uint32_t arm_phys_excp_target_el(CPUState *cs, uint32_t excp_idx,
9167 uint32_t cur_el, bool secure)
9169 return 1;
9172 void aarch64_sync_64_to_32(CPUARMState *env)
9174 g_assert_not_reached();
9177 #else
9179 static void switch_mode(CPUARMState *env, int mode)
9181 int old_mode;
9182 int i;
9184 old_mode = env->uncached_cpsr & CPSR_M;
9185 if (mode == old_mode)
9186 return;
9188 if (old_mode == ARM_CPU_MODE_FIQ) {
9189 memcpy (env->fiq_regs, env->regs + 8, 5 * sizeof(uint32_t));
9190 memcpy (env->regs + 8, env->usr_regs, 5 * sizeof(uint32_t));
9191 } else if (mode == ARM_CPU_MODE_FIQ) {
9192 memcpy (env->usr_regs, env->regs + 8, 5 * sizeof(uint32_t));
9193 memcpy (env->regs + 8, env->fiq_regs, 5 * sizeof(uint32_t));
9196 i = bank_number(old_mode);
9197 env->banked_r13[i] = env->regs[13];
9198 env->banked_spsr[i] = env->spsr;
9200 i = bank_number(mode);
9201 env->regs[13] = env->banked_r13[i];
9202 env->spsr = env->banked_spsr[i];
9204 env->banked_r14[r14_bank_number(old_mode)] = env->regs[14];
9205 env->regs[14] = env->banked_r14[r14_bank_number(mode)];
9208 /* Physical Interrupt Target EL Lookup Table
9210 * [ From ARM ARM section G1.13.4 (Table G1-15) ]
9212 * The below multi-dimensional table is used for looking up the target
9213 * exception level given numerous condition criteria. Specifically, the
9214 * target EL is based on SCR and HCR routing controls as well as the
9215 * currently executing EL and secure state.
9217 * Dimensions:
9218 * target_el_table[2][2][2][2][2][4]
9219 * | | | | | +--- Current EL
9220 * | | | | +------ Non-secure(0)/Secure(1)
9221 * | | | +--------- HCR mask override
9222 * | | +------------ SCR exec state control
9223 * | +--------------- SCR mask override
9224 * +------------------ 32-bit(0)/64-bit(1) EL3
9226 * The table values are as such:
9227 * 0-3 = EL0-EL3
9228 * -1 = Cannot occur
9230 * The ARM ARM target EL table includes entries indicating that an "exception
9231 * is not taken". The two cases where this is applicable are:
9232 * 1) An exception is taken from EL3 but the SCR does not have the exception
9233 * routed to EL3.
9234 * 2) An exception is taken from EL2 but the HCR does not have the exception
9235 * routed to EL2.
9236 * In these two cases, the below table contain a target of EL1. This value is
9237 * returned as it is expected that the consumer of the table data will check
9238 * for "target EL >= current EL" to ensure the exception is not taken.
9240 * SCR HCR
9241 * 64 EA AMO From
9242 * BIT IRQ IMO Non-secure Secure
9243 * EL3 FIQ RW FMO EL0 EL1 EL2 EL3 EL0 EL1 EL2 EL3
9245 static const int8_t target_el_table[2][2][2][2][2][4] = {
9246 {{{{/* 0 0 0 0 */{ 1, 1, 2, -1 },{ 3, -1, -1, 3 },},
9247 {/* 0 0 0 1 */{ 2, 2, 2, -1 },{ 3, -1, -1, 3 },},},
9248 {{/* 0 0 1 0 */{ 1, 1, 2, -1 },{ 3, -1, -1, 3 },},
9249 {/* 0 0 1 1 */{ 2, 2, 2, -1 },{ 3, -1, -1, 3 },},},},
9250 {{{/* 0 1 0 0 */{ 3, 3, 3, -1 },{ 3, -1, -1, 3 },},
9251 {/* 0 1 0 1 */{ 3, 3, 3, -1 },{ 3, -1, -1, 3 },},},
9252 {{/* 0 1 1 0 */{ 3, 3, 3, -1 },{ 3, -1, -1, 3 },},
9253 {/* 0 1 1 1 */{ 3, 3, 3, -1 },{ 3, -1, -1, 3 },},},},},
9254 {{{{/* 1 0 0 0 */{ 1, 1, 2, -1 },{ 1, 1, -1, 1 },},
9255 {/* 1 0 0 1 */{ 2, 2, 2, -1 },{ 2, 2, -1, 1 },},},
9256 {{/* 1 0 1 0 */{ 1, 1, 1, -1 },{ 1, 1, 1, 1 },},
9257 {/* 1 0 1 1 */{ 2, 2, 2, -1 },{ 2, 2, 2, 1 },},},},
9258 {{{/* 1 1 0 0 */{ 3, 3, 3, -1 },{ 3, 3, -1, 3 },},
9259 {/* 1 1 0 1 */{ 3, 3, 3, -1 },{ 3, 3, -1, 3 },},},
9260 {{/* 1 1 1 0 */{ 3, 3, 3, -1 },{ 3, 3, 3, 3 },},
9261 {/* 1 1 1 1 */{ 3, 3, 3, -1 },{ 3, 3, 3, 3 },},},},},
9265 * Determine the target EL for physical exceptions
9267 uint32_t arm_phys_excp_target_el(CPUState *cs, uint32_t excp_idx,
9268 uint32_t cur_el, bool secure)
9270 CPUARMState *env = cs->env_ptr;
9271 bool rw;
9272 bool scr;
9273 bool hcr;
9274 int target_el;
9275 /* Is the highest EL AArch64? */
9276 bool is64 = arm_feature(env, ARM_FEATURE_AARCH64);
9277 uint64_t hcr_el2;
9279 if (arm_feature(env, ARM_FEATURE_EL3)) {
9280 rw = ((env->cp15.scr_el3 & SCR_RW) == SCR_RW);
9281 } else {
9282 /* Either EL2 is the highest EL (and so the EL2 register width
9283 * is given by is64); or there is no EL2 or EL3, in which case
9284 * the value of 'rw' does not affect the table lookup anyway.
9286 rw = is64;
9289 hcr_el2 = arm_hcr_el2_eff(env);
9290 switch (excp_idx) {
9291 case EXCP_IRQ:
9292 scr = ((env->cp15.scr_el3 & SCR_IRQ) == SCR_IRQ);
9293 hcr = hcr_el2 & HCR_IMO;
9294 break;
9295 case EXCP_FIQ:
9296 scr = ((env->cp15.scr_el3 & SCR_FIQ) == SCR_FIQ);
9297 hcr = hcr_el2 & HCR_FMO;
9298 break;
9299 default:
9300 scr = ((env->cp15.scr_el3 & SCR_EA) == SCR_EA);
9301 hcr = hcr_el2 & HCR_AMO;
9302 break;
9306 * For these purposes, TGE and AMO/IMO/FMO both force the
9307 * interrupt to EL2. Fold TGE into the bit extracted above.
9309 hcr |= (hcr_el2 & HCR_TGE) != 0;
9311 /* Perform a table-lookup for the target EL given the current state */
9312 target_el = target_el_table[is64][scr][rw][hcr][secure][cur_el];
9314 assert(target_el > 0);
9316 return target_el;
9319 void arm_log_exception(CPUState *cs)
9321 int idx = cs->exception_index;
9323 if (qemu_loglevel_mask(CPU_LOG_INT)) {
9324 const char *exc = NULL;
9325 static const char * const excnames[] = {
9326 [EXCP_UDEF] = "Undefined Instruction",
9327 [EXCP_SWI] = "SVC",
9328 [EXCP_PREFETCH_ABORT] = "Prefetch Abort",
9329 [EXCP_DATA_ABORT] = "Data Abort",
9330 [EXCP_IRQ] = "IRQ",
9331 [EXCP_FIQ] = "FIQ",
9332 [EXCP_BKPT] = "Breakpoint",
9333 [EXCP_EXCEPTION_EXIT] = "QEMU v7M exception exit",
9334 [EXCP_KERNEL_TRAP] = "QEMU intercept of kernel commpage",
9335 [EXCP_HVC] = "Hypervisor Call",
9336 [EXCP_HYP_TRAP] = "Hypervisor Trap",
9337 [EXCP_SMC] = "Secure Monitor Call",
9338 [EXCP_VIRQ] = "Virtual IRQ",
9339 [EXCP_VFIQ] = "Virtual FIQ",
9340 [EXCP_SEMIHOST] = "Semihosting call",
9341 [EXCP_NOCP] = "v7M NOCP UsageFault",
9342 [EXCP_INVSTATE] = "v7M INVSTATE UsageFault",
9343 [EXCP_STKOF] = "v8M STKOF UsageFault",
9344 [EXCP_LAZYFP] = "v7M exception during lazy FP stacking",
9345 [EXCP_LSERR] = "v8M LSERR UsageFault",
9346 [EXCP_UNALIGNED] = "v7M UNALIGNED UsageFault",
9347 [EXCP_DIVBYZERO] = "v7M DIVBYZERO UsageFault",
9350 if (idx >= 0 && idx < ARRAY_SIZE(excnames)) {
9351 exc = excnames[idx];
9353 if (!exc) {
9354 exc = "unknown";
9356 qemu_log_mask(CPU_LOG_INT, "Taking exception %d [%s] on CPU %d\n",
9357 idx, exc, cs->cpu_index);
9362 * Function used to synchronize QEMU's AArch64 register set with AArch32
9363 * register set. This is necessary when switching between AArch32 and AArch64
9364 * execution state.
9366 void aarch64_sync_32_to_64(CPUARMState *env)
9368 int i;
9369 uint32_t mode = env->uncached_cpsr & CPSR_M;
9371 /* We can blanket copy R[0:7] to X[0:7] */
9372 for (i = 0; i < 8; i++) {
9373 env->xregs[i] = env->regs[i];
9377 * Unless we are in FIQ mode, x8-x12 come from the user registers r8-r12.
9378 * Otherwise, they come from the banked user regs.
9380 if (mode == ARM_CPU_MODE_FIQ) {
9381 for (i = 8; i < 13; i++) {
9382 env->xregs[i] = env->usr_regs[i - 8];
9384 } else {
9385 for (i = 8; i < 13; i++) {
9386 env->xregs[i] = env->regs[i];
9391 * Registers x13-x23 are the various mode SP and FP registers. Registers
9392 * r13 and r14 are only copied if we are in that mode, otherwise we copy
9393 * from the mode banked register.
9395 if (mode == ARM_CPU_MODE_USR || mode == ARM_CPU_MODE_SYS) {
9396 env->xregs[13] = env->regs[13];
9397 env->xregs[14] = env->regs[14];
9398 } else {
9399 env->xregs[13] = env->banked_r13[bank_number(ARM_CPU_MODE_USR)];
9400 /* HYP is an exception in that it is copied from r14 */
9401 if (mode == ARM_CPU_MODE_HYP) {
9402 env->xregs[14] = env->regs[14];
9403 } else {
9404 env->xregs[14] = env->banked_r14[r14_bank_number(ARM_CPU_MODE_USR)];
9408 if (mode == ARM_CPU_MODE_HYP) {
9409 env->xregs[15] = env->regs[13];
9410 } else {
9411 env->xregs[15] = env->banked_r13[bank_number(ARM_CPU_MODE_HYP)];
9414 if (mode == ARM_CPU_MODE_IRQ) {
9415 env->xregs[16] = env->regs[14];
9416 env->xregs[17] = env->regs[13];
9417 } else {
9418 env->xregs[16] = env->banked_r14[r14_bank_number(ARM_CPU_MODE_IRQ)];
9419 env->xregs[17] = env->banked_r13[bank_number(ARM_CPU_MODE_IRQ)];
9422 if (mode == ARM_CPU_MODE_SVC) {
9423 env->xregs[18] = env->regs[14];
9424 env->xregs[19] = env->regs[13];
9425 } else {
9426 env->xregs[18] = env->banked_r14[r14_bank_number(ARM_CPU_MODE_SVC)];
9427 env->xregs[19] = env->banked_r13[bank_number(ARM_CPU_MODE_SVC)];
9430 if (mode == ARM_CPU_MODE_ABT) {
9431 env->xregs[20] = env->regs[14];
9432 env->xregs[21] = env->regs[13];
9433 } else {
9434 env->xregs[20] = env->banked_r14[r14_bank_number(ARM_CPU_MODE_ABT)];
9435 env->xregs[21] = env->banked_r13[bank_number(ARM_CPU_MODE_ABT)];
9438 if (mode == ARM_CPU_MODE_UND) {
9439 env->xregs[22] = env->regs[14];
9440 env->xregs[23] = env->regs[13];
9441 } else {
9442 env->xregs[22] = env->banked_r14[r14_bank_number(ARM_CPU_MODE_UND)];
9443 env->xregs[23] = env->banked_r13[bank_number(ARM_CPU_MODE_UND)];
9447 * Registers x24-x30 are mapped to r8-r14 in FIQ mode. If we are in FIQ
9448 * mode, then we can copy from r8-r14. Otherwise, we copy from the
9449 * FIQ bank for r8-r14.
9451 if (mode == ARM_CPU_MODE_FIQ) {
9452 for (i = 24; i < 31; i++) {
9453 env->xregs[i] = env->regs[i - 16]; /* X[24:30] <- R[8:14] */
9455 } else {
9456 for (i = 24; i < 29; i++) {
9457 env->xregs[i] = env->fiq_regs[i - 24];
9459 env->xregs[29] = env->banked_r13[bank_number(ARM_CPU_MODE_FIQ)];
9460 env->xregs[30] = env->banked_r14[r14_bank_number(ARM_CPU_MODE_FIQ)];
9463 env->pc = env->regs[15];
9467 * Function used to synchronize QEMU's AArch32 register set with AArch64
9468 * register set. This is necessary when switching between AArch32 and AArch64
9469 * execution state.
9471 void aarch64_sync_64_to_32(CPUARMState *env)
9473 int i;
9474 uint32_t mode = env->uncached_cpsr & CPSR_M;
9476 /* We can blanket copy X[0:7] to R[0:7] */
9477 for (i = 0; i < 8; i++) {
9478 env->regs[i] = env->xregs[i];
9482 * Unless we are in FIQ mode, r8-r12 come from the user registers x8-x12.
9483 * Otherwise, we copy x8-x12 into the banked user regs.
9485 if (mode == ARM_CPU_MODE_FIQ) {
9486 for (i = 8; i < 13; i++) {
9487 env->usr_regs[i - 8] = env->xregs[i];
9489 } else {
9490 for (i = 8; i < 13; i++) {
9491 env->regs[i] = env->xregs[i];
9496 * Registers r13 & r14 depend on the current mode.
9497 * If we are in a given mode, we copy the corresponding x registers to r13
9498 * and r14. Otherwise, we copy the x register to the banked r13 and r14
9499 * for the mode.
9501 if (mode == ARM_CPU_MODE_USR || mode == ARM_CPU_MODE_SYS) {
9502 env->regs[13] = env->xregs[13];
9503 env->regs[14] = env->xregs[14];
9504 } else {
9505 env->banked_r13[bank_number(ARM_CPU_MODE_USR)] = env->xregs[13];
9508 * HYP is an exception in that it does not have its own banked r14 but
9509 * shares the USR r14
9511 if (mode == ARM_CPU_MODE_HYP) {
9512 env->regs[14] = env->xregs[14];
9513 } else {
9514 env->banked_r14[r14_bank_number(ARM_CPU_MODE_USR)] = env->xregs[14];
9518 if (mode == ARM_CPU_MODE_HYP) {
9519 env->regs[13] = env->xregs[15];
9520 } else {
9521 env->banked_r13[bank_number(ARM_CPU_MODE_HYP)] = env->xregs[15];
9524 if (mode == ARM_CPU_MODE_IRQ) {
9525 env->regs[14] = env->xregs[16];
9526 env->regs[13] = env->xregs[17];
9527 } else {
9528 env->banked_r14[r14_bank_number(ARM_CPU_MODE_IRQ)] = env->xregs[16];
9529 env->banked_r13[bank_number(ARM_CPU_MODE_IRQ)] = env->xregs[17];
9532 if (mode == ARM_CPU_MODE_SVC) {
9533 env->regs[14] = env->xregs[18];
9534 env->regs[13] = env->xregs[19];
9535 } else {
9536 env->banked_r14[r14_bank_number(ARM_CPU_MODE_SVC)] = env->xregs[18];
9537 env->banked_r13[bank_number(ARM_CPU_MODE_SVC)] = env->xregs[19];
9540 if (mode == ARM_CPU_MODE_ABT) {
9541 env->regs[14] = env->xregs[20];
9542 env->regs[13] = env->xregs[21];
9543 } else {
9544 env->banked_r14[r14_bank_number(ARM_CPU_MODE_ABT)] = env->xregs[20];
9545 env->banked_r13[bank_number(ARM_CPU_MODE_ABT)] = env->xregs[21];
9548 if (mode == ARM_CPU_MODE_UND) {
9549 env->regs[14] = env->xregs[22];
9550 env->regs[13] = env->xregs[23];
9551 } else {
9552 env->banked_r14[r14_bank_number(ARM_CPU_MODE_UND)] = env->xregs[22];
9553 env->banked_r13[bank_number(ARM_CPU_MODE_UND)] = env->xregs[23];
9556 /* Registers x24-x30 are mapped to r8-r14 in FIQ mode. If we are in FIQ
9557 * mode, then we can copy to r8-r14. Otherwise, we copy to the
9558 * FIQ bank for r8-r14.
9560 if (mode == ARM_CPU_MODE_FIQ) {
9561 for (i = 24; i < 31; i++) {
9562 env->regs[i - 16] = env->xregs[i]; /* X[24:30] -> R[8:14] */
9564 } else {
9565 for (i = 24; i < 29; i++) {
9566 env->fiq_regs[i - 24] = env->xregs[i];
9568 env->banked_r13[bank_number(ARM_CPU_MODE_FIQ)] = env->xregs[29];
9569 env->banked_r14[r14_bank_number(ARM_CPU_MODE_FIQ)] = env->xregs[30];
9572 env->regs[15] = env->pc;
9575 static void take_aarch32_exception(CPUARMState *env, int new_mode,
9576 uint32_t mask, uint32_t offset,
9577 uint32_t newpc)
9579 int new_el;
9581 /* Change the CPU state so as to actually take the exception. */
9582 switch_mode(env, new_mode);
9585 * For exceptions taken to AArch32 we must clear the SS bit in both
9586 * PSTATE and in the old-state value we save to SPSR_<mode>, so zero it now.
9588 env->pstate &= ~PSTATE_SS;
9589 env->spsr = cpsr_read(env);
9590 /* Clear IT bits. */
9591 env->condexec_bits = 0;
9592 /* Switch to the new mode, and to the correct instruction set. */
9593 env->uncached_cpsr = (env->uncached_cpsr & ~CPSR_M) | new_mode;
9595 /* This must be after mode switching. */
9596 new_el = arm_current_el(env);
9598 /* Set new mode endianness */
9599 env->uncached_cpsr &= ~CPSR_E;
9600 if (env->cp15.sctlr_el[new_el] & SCTLR_EE) {
9601 env->uncached_cpsr |= CPSR_E;
9603 /* J and IL must always be cleared for exception entry */
9604 env->uncached_cpsr &= ~(CPSR_IL | CPSR_J);
9605 env->daif |= mask;
9607 if (cpu_isar_feature(aa32_ssbs, env_archcpu(env))) {
9608 if (env->cp15.sctlr_el[new_el] & SCTLR_DSSBS_32) {
9609 env->uncached_cpsr |= CPSR_SSBS;
9610 } else {
9611 env->uncached_cpsr &= ~CPSR_SSBS;
9615 if (new_mode == ARM_CPU_MODE_HYP) {
9616 env->thumb = (env->cp15.sctlr_el[2] & SCTLR_TE) != 0;
9617 env->elr_el[2] = env->regs[15];
9618 } else {
9619 /* CPSR.PAN is normally preserved preserved unless... */
9620 if (cpu_isar_feature(aa32_pan, env_archcpu(env))) {
9621 switch (new_el) {
9622 case 3:
9623 if (!arm_is_secure_below_el3(env)) {
9624 /* ... the target is EL3, from non-secure state. */
9625 env->uncached_cpsr &= ~CPSR_PAN;
9626 break;
9628 /* ... the target is EL3, from secure state ... */
9629 /* fall through */
9630 case 1:
9631 /* ... the target is EL1 and SCTLR.SPAN is 0. */
9632 if (!(env->cp15.sctlr_el[new_el] & SCTLR_SPAN)) {
9633 env->uncached_cpsr |= CPSR_PAN;
9635 break;
9639 * this is a lie, as there was no c1_sys on V4T/V5, but who cares
9640 * and we should just guard the thumb mode on V4
9642 if (arm_feature(env, ARM_FEATURE_V4T)) {
9643 env->thumb =
9644 (A32_BANKED_CURRENT_REG_GET(env, sctlr) & SCTLR_TE) != 0;
9646 env->regs[14] = env->regs[15] + offset;
9648 env->regs[15] = newpc;
9649 arm_rebuild_hflags(env);
9652 static void arm_cpu_do_interrupt_aarch32_hyp(CPUState *cs)
9655 * Handle exception entry to Hyp mode; this is sufficiently
9656 * different to entry to other AArch32 modes that we handle it
9657 * separately here.
9659 * The vector table entry used is always the 0x14 Hyp mode entry point,
9660 * unless this is an UNDEF/SVC/HVC/abort taken from Hyp to Hyp.
9661 * The offset applied to the preferred return address is always zero
9662 * (see DDI0487C.a section G1.12.3).
9663 * PSTATE A/I/F masks are set based only on the SCR.EA/IRQ/FIQ values.
9665 uint32_t addr, mask;
9666 ARMCPU *cpu = ARM_CPU(cs);
9667 CPUARMState *env = &cpu->env;
9669 switch (cs->exception_index) {
9670 case EXCP_UDEF:
9671 addr = 0x04;
9672 break;
9673 case EXCP_SWI:
9674 addr = 0x08;
9675 break;
9676 case EXCP_BKPT:
9677 /* Fall through to prefetch abort. */
9678 case EXCP_PREFETCH_ABORT:
9679 env->cp15.ifar_s = env->exception.vaddress;
9680 qemu_log_mask(CPU_LOG_INT, "...with HIFAR 0x%x\n",
9681 (uint32_t)env->exception.vaddress);
9682 addr = 0x0c;
9683 break;
9684 case EXCP_DATA_ABORT:
9685 env->cp15.dfar_s = env->exception.vaddress;
9686 qemu_log_mask(CPU_LOG_INT, "...with HDFAR 0x%x\n",
9687 (uint32_t)env->exception.vaddress);
9688 addr = 0x10;
9689 break;
9690 case EXCP_IRQ:
9691 addr = 0x18;
9692 break;
9693 case EXCP_FIQ:
9694 addr = 0x1c;
9695 break;
9696 case EXCP_HVC:
9697 addr = 0x08;
9698 break;
9699 case EXCP_HYP_TRAP:
9700 addr = 0x14;
9701 break;
9702 default:
9703 cpu_abort(cs, "Unhandled exception 0x%x\n", cs->exception_index);
9706 if (cs->exception_index != EXCP_IRQ && cs->exception_index != EXCP_FIQ) {
9707 if (!arm_feature(env, ARM_FEATURE_V8)) {
9709 * QEMU syndrome values are v8-style. v7 has the IL bit
9710 * UNK/SBZP for "field not valid" cases, where v8 uses RES1.
9711 * If this is a v7 CPU, squash the IL bit in those cases.
9713 if (cs->exception_index == EXCP_PREFETCH_ABORT ||
9714 (cs->exception_index == EXCP_DATA_ABORT &&
9715 !(env->exception.syndrome & ARM_EL_ISV)) ||
9716 syn_get_ec(env->exception.syndrome) == EC_UNCATEGORIZED) {
9717 env->exception.syndrome &= ~ARM_EL_IL;
9720 env->cp15.esr_el[2] = env->exception.syndrome;
9723 if (arm_current_el(env) != 2 && addr < 0x14) {
9724 addr = 0x14;
9727 mask = 0;
9728 if (!(env->cp15.scr_el3 & SCR_EA)) {
9729 mask |= CPSR_A;
9731 if (!(env->cp15.scr_el3 & SCR_IRQ)) {
9732 mask |= CPSR_I;
9734 if (!(env->cp15.scr_el3 & SCR_FIQ)) {
9735 mask |= CPSR_F;
9738 addr += env->cp15.hvbar;
9740 take_aarch32_exception(env, ARM_CPU_MODE_HYP, mask, 0, addr);
9743 static void arm_cpu_do_interrupt_aarch32(CPUState *cs)
9745 ARMCPU *cpu = ARM_CPU(cs);
9746 CPUARMState *env = &cpu->env;
9747 uint32_t addr;
9748 uint32_t mask;
9749 int new_mode;
9750 uint32_t offset;
9751 uint32_t moe;
9753 /* If this is a debug exception we must update the DBGDSCR.MOE bits */
9754 switch (syn_get_ec(env->exception.syndrome)) {
9755 case EC_BREAKPOINT:
9756 case EC_BREAKPOINT_SAME_EL:
9757 moe = 1;
9758 break;
9759 case EC_WATCHPOINT:
9760 case EC_WATCHPOINT_SAME_EL:
9761 moe = 10;
9762 break;
9763 case EC_AA32_BKPT:
9764 moe = 3;
9765 break;
9766 case EC_VECTORCATCH:
9767 moe = 5;
9768 break;
9769 default:
9770 moe = 0;
9771 break;
9774 if (moe) {
9775 env->cp15.mdscr_el1 = deposit64(env->cp15.mdscr_el1, 2, 4, moe);
9778 if (env->exception.target_el == 2) {
9779 arm_cpu_do_interrupt_aarch32_hyp(cs);
9780 return;
9783 switch (cs->exception_index) {
9784 case EXCP_UDEF:
9785 new_mode = ARM_CPU_MODE_UND;
9786 addr = 0x04;
9787 mask = CPSR_I;
9788 if (env->thumb)
9789 offset = 2;
9790 else
9791 offset = 4;
9792 break;
9793 case EXCP_SWI:
9794 new_mode = ARM_CPU_MODE_SVC;
9795 addr = 0x08;
9796 mask = CPSR_I;
9797 /* The PC already points to the next instruction. */
9798 offset = 0;
9799 break;
9800 case EXCP_BKPT:
9801 /* Fall through to prefetch abort. */
9802 case EXCP_PREFETCH_ABORT:
9803 A32_BANKED_CURRENT_REG_SET(env, ifsr, env->exception.fsr);
9804 A32_BANKED_CURRENT_REG_SET(env, ifar, env->exception.vaddress);
9805 qemu_log_mask(CPU_LOG_INT, "...with IFSR 0x%x IFAR 0x%x\n",
9806 env->exception.fsr, (uint32_t)env->exception.vaddress);
9807 new_mode = ARM_CPU_MODE_ABT;
9808 addr = 0x0c;
9809 mask = CPSR_A | CPSR_I;
9810 offset = 4;
9811 break;
9812 case EXCP_DATA_ABORT:
9813 A32_BANKED_CURRENT_REG_SET(env, dfsr, env->exception.fsr);
9814 A32_BANKED_CURRENT_REG_SET(env, dfar, env->exception.vaddress);
9815 qemu_log_mask(CPU_LOG_INT, "...with DFSR 0x%x DFAR 0x%x\n",
9816 env->exception.fsr,
9817 (uint32_t)env->exception.vaddress);
9818 new_mode = ARM_CPU_MODE_ABT;
9819 addr = 0x10;
9820 mask = CPSR_A | CPSR_I;
9821 offset = 8;
9822 break;
9823 case EXCP_IRQ:
9824 new_mode = ARM_CPU_MODE_IRQ;
9825 addr = 0x18;
9826 /* Disable IRQ and imprecise data aborts. */
9827 mask = CPSR_A | CPSR_I;
9828 offset = 4;
9829 if (env->cp15.scr_el3 & SCR_IRQ) {
9830 /* IRQ routed to monitor mode */
9831 new_mode = ARM_CPU_MODE_MON;
9832 mask |= CPSR_F;
9834 break;
9835 case EXCP_FIQ:
9836 new_mode = ARM_CPU_MODE_FIQ;
9837 addr = 0x1c;
9838 /* Disable FIQ, IRQ and imprecise data aborts. */
9839 mask = CPSR_A | CPSR_I | CPSR_F;
9840 if (env->cp15.scr_el3 & SCR_FIQ) {
9841 /* FIQ routed to monitor mode */
9842 new_mode = ARM_CPU_MODE_MON;
9844 offset = 4;
9845 break;
9846 case EXCP_VIRQ:
9847 new_mode = ARM_CPU_MODE_IRQ;
9848 addr = 0x18;
9849 /* Disable IRQ and imprecise data aborts. */
9850 mask = CPSR_A | CPSR_I;
9851 offset = 4;
9852 break;
9853 case EXCP_VFIQ:
9854 new_mode = ARM_CPU_MODE_FIQ;
9855 addr = 0x1c;
9856 /* Disable FIQ, IRQ and imprecise data aborts. */
9857 mask = CPSR_A | CPSR_I | CPSR_F;
9858 offset = 4;
9859 break;
9860 case EXCP_SMC:
9861 new_mode = ARM_CPU_MODE_MON;
9862 addr = 0x08;
9863 mask = CPSR_A | CPSR_I | CPSR_F;
9864 offset = 0;
9865 break;
9866 default:
9867 cpu_abort(cs, "Unhandled exception 0x%x\n", cs->exception_index);
9868 return; /* Never happens. Keep compiler happy. */
9871 if (new_mode == ARM_CPU_MODE_MON) {
9872 addr += env->cp15.mvbar;
9873 } else if (A32_BANKED_CURRENT_REG_GET(env, sctlr) & SCTLR_V) {
9874 /* High vectors. When enabled, base address cannot be remapped. */
9875 addr += 0xffff0000;
9876 } else {
9877 /* ARM v7 architectures provide a vector base address register to remap
9878 * the interrupt vector table.
9879 * This register is only followed in non-monitor mode, and is banked.
9880 * Note: only bits 31:5 are valid.
9882 addr += A32_BANKED_CURRENT_REG_GET(env, vbar);
9885 if ((env->uncached_cpsr & CPSR_M) == ARM_CPU_MODE_MON) {
9886 env->cp15.scr_el3 &= ~SCR_NS;
9889 take_aarch32_exception(env, new_mode, mask, offset, addr);
9892 static int aarch64_regnum(CPUARMState *env, int aarch32_reg)
9895 * Return the register number of the AArch64 view of the AArch32
9896 * register @aarch32_reg. The CPUARMState CPSR is assumed to still
9897 * be that of the AArch32 mode the exception came from.
9899 int mode = env->uncached_cpsr & CPSR_M;
9901 switch (aarch32_reg) {
9902 case 0 ... 7:
9903 return aarch32_reg;
9904 case 8 ... 12:
9905 return mode == ARM_CPU_MODE_FIQ ? aarch32_reg + 16 : aarch32_reg;
9906 case 13:
9907 switch (mode) {
9908 case ARM_CPU_MODE_USR:
9909 case ARM_CPU_MODE_SYS:
9910 return 13;
9911 case ARM_CPU_MODE_HYP:
9912 return 15;
9913 case ARM_CPU_MODE_IRQ:
9914 return 17;
9915 case ARM_CPU_MODE_SVC:
9916 return 19;
9917 case ARM_CPU_MODE_ABT:
9918 return 21;
9919 case ARM_CPU_MODE_UND:
9920 return 23;
9921 case ARM_CPU_MODE_FIQ:
9922 return 29;
9923 default:
9924 g_assert_not_reached();
9926 case 14:
9927 switch (mode) {
9928 case ARM_CPU_MODE_USR:
9929 case ARM_CPU_MODE_SYS:
9930 case ARM_CPU_MODE_HYP:
9931 return 14;
9932 case ARM_CPU_MODE_IRQ:
9933 return 16;
9934 case ARM_CPU_MODE_SVC:
9935 return 18;
9936 case ARM_CPU_MODE_ABT:
9937 return 20;
9938 case ARM_CPU_MODE_UND:
9939 return 22;
9940 case ARM_CPU_MODE_FIQ:
9941 return 30;
9942 default:
9943 g_assert_not_reached();
9945 case 15:
9946 return 31;
9947 default:
9948 g_assert_not_reached();
9952 static uint32_t cpsr_read_for_spsr_elx(CPUARMState *env)
9954 uint32_t ret = cpsr_read(env);
9956 /* Move DIT to the correct location for SPSR_ELx */
9957 if (ret & CPSR_DIT) {
9958 ret &= ~CPSR_DIT;
9959 ret |= PSTATE_DIT;
9961 /* Merge PSTATE.SS into SPSR_ELx */
9962 ret |= env->pstate & PSTATE_SS;
9964 return ret;
9967 /* Handle exception entry to a target EL which is using AArch64 */
9968 static void arm_cpu_do_interrupt_aarch64(CPUState *cs)
9970 ARMCPU *cpu = ARM_CPU(cs);
9971 CPUARMState *env = &cpu->env;
9972 unsigned int new_el = env->exception.target_el;
9973 target_ulong addr = env->cp15.vbar_el[new_el];
9974 unsigned int new_mode = aarch64_pstate_mode(new_el, true);
9975 unsigned int old_mode;
9976 unsigned int cur_el = arm_current_el(env);
9977 int rt;
9980 * Note that new_el can never be 0. If cur_el is 0, then
9981 * el0_a64 is is_a64(), else el0_a64 is ignored.
9983 aarch64_sve_change_el(env, cur_el, new_el, is_a64(env));
9985 if (cur_el < new_el) {
9986 /* Entry vector offset depends on whether the implemented EL
9987 * immediately lower than the target level is using AArch32 or AArch64
9989 bool is_aa64;
9990 uint64_t hcr;
9992 switch (new_el) {
9993 case 3:
9994 is_aa64 = (env->cp15.scr_el3 & SCR_RW) != 0;
9995 break;
9996 case 2:
9997 hcr = arm_hcr_el2_eff(env);
9998 if ((hcr & (HCR_E2H | HCR_TGE)) != (HCR_E2H | HCR_TGE)) {
9999 is_aa64 = (hcr & HCR_RW) != 0;
10000 break;
10002 /* fall through */
10003 case 1:
10004 is_aa64 = is_a64(env);
10005 break;
10006 default:
10007 g_assert_not_reached();
10010 if (is_aa64) {
10011 addr += 0x400;
10012 } else {
10013 addr += 0x600;
10015 } else if (pstate_read(env) & PSTATE_SP) {
10016 addr += 0x200;
10019 switch (cs->exception_index) {
10020 case EXCP_PREFETCH_ABORT:
10021 case EXCP_DATA_ABORT:
10022 env->cp15.far_el[new_el] = env->exception.vaddress;
10023 qemu_log_mask(CPU_LOG_INT, "...with FAR 0x%" PRIx64 "\n",
10024 env->cp15.far_el[new_el]);
10025 /* fall through */
10026 case EXCP_BKPT:
10027 case EXCP_UDEF:
10028 case EXCP_SWI:
10029 case EXCP_HVC:
10030 case EXCP_HYP_TRAP:
10031 case EXCP_SMC:
10032 switch (syn_get_ec(env->exception.syndrome)) {
10033 case EC_ADVSIMDFPACCESSTRAP:
10035 * QEMU internal FP/SIMD syndromes from AArch32 include the
10036 * TA and coproc fields which are only exposed if the exception
10037 * is taken to AArch32 Hyp mode. Mask them out to get a valid
10038 * AArch64 format syndrome.
10040 env->exception.syndrome &= ~MAKE_64BIT_MASK(0, 20);
10041 break;
10042 case EC_CP14RTTRAP:
10043 case EC_CP15RTTRAP:
10044 case EC_CP14DTTRAP:
10046 * For a trap on AArch32 MRC/MCR/LDC/STC the Rt field is currently
10047 * the raw register field from the insn; when taking this to
10048 * AArch64 we must convert it to the AArch64 view of the register
10049 * number. Notice that we read a 4-bit AArch32 register number and
10050 * write back a 5-bit AArch64 one.
10052 rt = extract32(env->exception.syndrome, 5, 4);
10053 rt = aarch64_regnum(env, rt);
10054 env->exception.syndrome = deposit32(env->exception.syndrome,
10055 5, 5, rt);
10056 break;
10057 case EC_CP15RRTTRAP:
10058 case EC_CP14RRTTRAP:
10059 /* Similarly for MRRC/MCRR traps for Rt and Rt2 fields */
10060 rt = extract32(env->exception.syndrome, 5, 4);
10061 rt = aarch64_regnum(env, rt);
10062 env->exception.syndrome = deposit32(env->exception.syndrome,
10063 5, 5, rt);
10064 rt = extract32(env->exception.syndrome, 10, 4);
10065 rt = aarch64_regnum(env, rt);
10066 env->exception.syndrome = deposit32(env->exception.syndrome,
10067 10, 5, rt);
10068 break;
10070 env->cp15.esr_el[new_el] = env->exception.syndrome;
10071 break;
10072 case EXCP_IRQ:
10073 case EXCP_VIRQ:
10074 addr += 0x80;
10075 break;
10076 case EXCP_FIQ:
10077 case EXCP_VFIQ:
10078 addr += 0x100;
10079 break;
10080 default:
10081 cpu_abort(cs, "Unhandled exception 0x%x\n", cs->exception_index);
10084 if (is_a64(env)) {
10085 old_mode = pstate_read(env);
10086 aarch64_save_sp(env, arm_current_el(env));
10087 env->elr_el[new_el] = env->pc;
10088 } else {
10089 old_mode = cpsr_read_for_spsr_elx(env);
10090 env->elr_el[new_el] = env->regs[15];
10092 aarch64_sync_32_to_64(env);
10094 env->condexec_bits = 0;
10096 env->banked_spsr[aarch64_banked_spsr_index(new_el)] = old_mode;
10098 qemu_log_mask(CPU_LOG_INT, "...with ELR 0x%" PRIx64 "\n",
10099 env->elr_el[new_el]);
10101 if (cpu_isar_feature(aa64_pan, cpu)) {
10102 /* The value of PSTATE.PAN is normally preserved, except when ... */
10103 new_mode |= old_mode & PSTATE_PAN;
10104 switch (new_el) {
10105 case 2:
10106 /* ... the target is EL2 with HCR_EL2.{E2H,TGE} == '11' ... */
10107 if ((arm_hcr_el2_eff(env) & (HCR_E2H | HCR_TGE))
10108 != (HCR_E2H | HCR_TGE)) {
10109 break;
10111 /* fall through */
10112 case 1:
10113 /* ... the target is EL1 ... */
10114 /* ... and SCTLR_ELx.SPAN == 0, then set to 1. */
10115 if ((env->cp15.sctlr_el[new_el] & SCTLR_SPAN) == 0) {
10116 new_mode |= PSTATE_PAN;
10118 break;
10121 if (cpu_isar_feature(aa64_mte, cpu)) {
10122 new_mode |= PSTATE_TCO;
10125 if (cpu_isar_feature(aa64_ssbs, cpu)) {
10126 if (env->cp15.sctlr_el[new_el] & SCTLR_DSSBS_64) {
10127 new_mode |= PSTATE_SSBS;
10128 } else {
10129 new_mode &= ~PSTATE_SSBS;
10133 pstate_write(env, PSTATE_DAIF | new_mode);
10134 env->aarch64 = 1;
10135 aarch64_restore_sp(env, new_el);
10136 helper_rebuild_hflags_a64(env, new_el);
10138 env->pc = addr;
10140 qemu_log_mask(CPU_LOG_INT, "...to EL%d PC 0x%" PRIx64 " PSTATE 0x%x\n",
10141 new_el, env->pc, pstate_read(env));
10145 * Do semihosting call and set the appropriate return value. All the
10146 * permission and validity checks have been done at translate time.
10148 * We only see semihosting exceptions in TCG only as they are not
10149 * trapped to the hypervisor in KVM.
10151 #ifdef CONFIG_TCG
10152 static void handle_semihosting(CPUState *cs)
10154 ARMCPU *cpu = ARM_CPU(cs);
10155 CPUARMState *env = &cpu->env;
10157 if (is_a64(env)) {
10158 qemu_log_mask(CPU_LOG_INT,
10159 "...handling as semihosting call 0x%" PRIx64 "\n",
10160 env->xregs[0]);
10161 env->xregs[0] = do_common_semihosting(cs);
10162 env->pc += 4;
10163 } else {
10164 qemu_log_mask(CPU_LOG_INT,
10165 "...handling as semihosting call 0x%x\n",
10166 env->regs[0]);
10167 env->regs[0] = do_common_semihosting(cs);
10168 env->regs[15] += env->thumb ? 2 : 4;
10171 #endif
10173 /* Handle a CPU exception for A and R profile CPUs.
10174 * Do any appropriate logging, handle PSCI calls, and then hand off
10175 * to the AArch64-entry or AArch32-entry function depending on the
10176 * target exception level's register width.
10178 * Note: this is used for both TCG (as the do_interrupt tcg op),
10179 * and KVM to re-inject guest debug exceptions, and to
10180 * inject a Synchronous-External-Abort.
10182 void arm_cpu_do_interrupt(CPUState *cs)
10184 ARMCPU *cpu = ARM_CPU(cs);
10185 CPUARMState *env = &cpu->env;
10186 unsigned int new_el = env->exception.target_el;
10188 assert(!arm_feature(env, ARM_FEATURE_M));
10190 arm_log_exception(cs);
10191 qemu_log_mask(CPU_LOG_INT, "...from EL%d to EL%d\n", arm_current_el(env),
10192 new_el);
10193 if (qemu_loglevel_mask(CPU_LOG_INT)
10194 && !excp_is_internal(cs->exception_index)) {
10195 qemu_log_mask(CPU_LOG_INT, "...with ESR 0x%x/0x%" PRIx32 "\n",
10196 syn_get_ec(env->exception.syndrome),
10197 env->exception.syndrome);
10200 if (arm_is_psci_call(cpu, cs->exception_index)) {
10201 arm_handle_psci_call(cpu);
10202 qemu_log_mask(CPU_LOG_INT, "...handled as PSCI call\n");
10203 return;
10207 * Semihosting semantics depend on the register width of the code
10208 * that caused the exception, not the target exception level, so
10209 * must be handled here.
10211 #ifdef CONFIG_TCG
10212 if (cs->exception_index == EXCP_SEMIHOST) {
10213 handle_semihosting(cs);
10214 return;
10216 #endif
10218 /* Hooks may change global state so BQL should be held, also the
10219 * BQL needs to be held for any modification of
10220 * cs->interrupt_request.
10222 g_assert(qemu_mutex_iothread_locked());
10224 arm_call_pre_el_change_hook(cpu);
10226 assert(!excp_is_internal(cs->exception_index));
10227 if (arm_el_is_aa64(env, new_el)) {
10228 arm_cpu_do_interrupt_aarch64(cs);
10229 } else {
10230 arm_cpu_do_interrupt_aarch32(cs);
10233 arm_call_el_change_hook(cpu);
10235 if (!kvm_enabled()) {
10236 cs->interrupt_request |= CPU_INTERRUPT_EXITTB;
10239 #endif /* !CONFIG_USER_ONLY */
10241 uint64_t arm_sctlr(CPUARMState *env, int el)
10243 /* Only EL0 needs to be adjusted for EL1&0 or EL2&0. */
10244 if (el == 0) {
10245 ARMMMUIdx mmu_idx = arm_mmu_idx_el(env, 0);
10246 el = (mmu_idx == ARMMMUIdx_E20_0 || mmu_idx == ARMMMUIdx_SE20_0)
10247 ? 2 : 1;
10249 return env->cp15.sctlr_el[el];
10252 /* Return the SCTLR value which controls this address translation regime */
10253 static inline uint64_t regime_sctlr(CPUARMState *env, ARMMMUIdx mmu_idx)
10255 return env->cp15.sctlr_el[regime_el(env, mmu_idx)];
10258 #ifndef CONFIG_USER_ONLY
10260 /* Return true if the specified stage of address translation is disabled */
10261 static inline bool regime_translation_disabled(CPUARMState *env,
10262 ARMMMUIdx mmu_idx)
10264 uint64_t hcr_el2;
10266 if (arm_feature(env, ARM_FEATURE_M)) {
10267 switch (env->v7m.mpu_ctrl[regime_is_secure(env, mmu_idx)] &
10268 (R_V7M_MPU_CTRL_ENABLE_MASK | R_V7M_MPU_CTRL_HFNMIENA_MASK)) {
10269 case R_V7M_MPU_CTRL_ENABLE_MASK:
10270 /* Enabled, but not for HardFault and NMI */
10271 return mmu_idx & ARM_MMU_IDX_M_NEGPRI;
10272 case R_V7M_MPU_CTRL_ENABLE_MASK | R_V7M_MPU_CTRL_HFNMIENA_MASK:
10273 /* Enabled for all cases */
10274 return false;
10275 case 0:
10276 default:
10277 /* HFNMIENA set and ENABLE clear is UNPREDICTABLE, but
10278 * we warned about that in armv7m_nvic.c when the guest set it.
10280 return true;
10284 hcr_el2 = arm_hcr_el2_eff(env);
10286 if (mmu_idx == ARMMMUIdx_Stage2 || mmu_idx == ARMMMUIdx_Stage2_S) {
10287 /* HCR.DC means HCR.VM behaves as 1 */
10288 return (hcr_el2 & (HCR_DC | HCR_VM)) == 0;
10291 if (hcr_el2 & HCR_TGE) {
10292 /* TGE means that NS EL0/1 act as if SCTLR_EL1.M is zero */
10293 if (!regime_is_secure(env, mmu_idx) && regime_el(env, mmu_idx) == 1) {
10294 return true;
10298 if ((hcr_el2 & HCR_DC) && arm_mmu_idx_is_stage1_of_2(mmu_idx)) {
10299 /* HCR.DC means SCTLR_EL1.M behaves as 0 */
10300 return true;
10303 return (regime_sctlr(env, mmu_idx) & SCTLR_M) == 0;
10306 static inline bool regime_translation_big_endian(CPUARMState *env,
10307 ARMMMUIdx mmu_idx)
10309 return (regime_sctlr(env, mmu_idx) & SCTLR_EE) != 0;
10312 /* Return the TTBR associated with this translation regime */
10313 static inline uint64_t regime_ttbr(CPUARMState *env, ARMMMUIdx mmu_idx,
10314 int ttbrn)
10316 if (mmu_idx == ARMMMUIdx_Stage2) {
10317 return env->cp15.vttbr_el2;
10319 if (mmu_idx == ARMMMUIdx_Stage2_S) {
10320 return env->cp15.vsttbr_el2;
10322 if (ttbrn == 0) {
10323 return env->cp15.ttbr0_el[regime_el(env, mmu_idx)];
10324 } else {
10325 return env->cp15.ttbr1_el[regime_el(env, mmu_idx)];
10329 #endif /* !CONFIG_USER_ONLY */
10331 /* Convert a possible stage1+2 MMU index into the appropriate
10332 * stage 1 MMU index
10334 static inline ARMMMUIdx stage_1_mmu_idx(ARMMMUIdx mmu_idx)
10336 switch (mmu_idx) {
10337 case ARMMMUIdx_SE10_0:
10338 return ARMMMUIdx_Stage1_SE0;
10339 case ARMMMUIdx_SE10_1:
10340 return ARMMMUIdx_Stage1_SE1;
10341 case ARMMMUIdx_SE10_1_PAN:
10342 return ARMMMUIdx_Stage1_SE1_PAN;
10343 case ARMMMUIdx_E10_0:
10344 return ARMMMUIdx_Stage1_E0;
10345 case ARMMMUIdx_E10_1:
10346 return ARMMMUIdx_Stage1_E1;
10347 case ARMMMUIdx_E10_1_PAN:
10348 return ARMMMUIdx_Stage1_E1_PAN;
10349 default:
10350 return mmu_idx;
10354 /* Return true if the translation regime is using LPAE format page tables */
10355 static inline bool regime_using_lpae_format(CPUARMState *env,
10356 ARMMMUIdx mmu_idx)
10358 int el = regime_el(env, mmu_idx);
10359 if (el == 2 || arm_el_is_aa64(env, el)) {
10360 return true;
10362 if (arm_feature(env, ARM_FEATURE_LPAE)
10363 && (regime_tcr(env, mmu_idx)->raw_tcr & TTBCR_EAE)) {
10364 return true;
10366 return false;
10369 /* Returns true if the stage 1 translation regime is using LPAE format page
10370 * tables. Used when raising alignment exceptions, whose FSR changes depending
10371 * on whether the long or short descriptor format is in use. */
10372 bool arm_s1_regime_using_lpae_format(CPUARMState *env, ARMMMUIdx mmu_idx)
10374 mmu_idx = stage_1_mmu_idx(mmu_idx);
10376 return regime_using_lpae_format(env, mmu_idx);
10379 #ifndef CONFIG_USER_ONLY
10380 static inline bool regime_is_user(CPUARMState *env, ARMMMUIdx mmu_idx)
10382 switch (mmu_idx) {
10383 case ARMMMUIdx_SE10_0:
10384 case ARMMMUIdx_E20_0:
10385 case ARMMMUIdx_SE20_0:
10386 case ARMMMUIdx_Stage1_E0:
10387 case ARMMMUIdx_Stage1_SE0:
10388 case ARMMMUIdx_MUser:
10389 case ARMMMUIdx_MSUser:
10390 case ARMMMUIdx_MUserNegPri:
10391 case ARMMMUIdx_MSUserNegPri:
10392 return true;
10393 default:
10394 return false;
10395 case ARMMMUIdx_E10_0:
10396 case ARMMMUIdx_E10_1:
10397 case ARMMMUIdx_E10_1_PAN:
10398 g_assert_not_reached();
10402 /* Translate section/page access permissions to page
10403 * R/W protection flags
10405 * @env: CPUARMState
10406 * @mmu_idx: MMU index indicating required translation regime
10407 * @ap: The 3-bit access permissions (AP[2:0])
10408 * @domain_prot: The 2-bit domain access permissions
10410 static inline int ap_to_rw_prot(CPUARMState *env, ARMMMUIdx mmu_idx,
10411 int ap, int domain_prot)
10413 bool is_user = regime_is_user(env, mmu_idx);
10415 if (domain_prot == 3) {
10416 return PAGE_READ | PAGE_WRITE;
10419 switch (ap) {
10420 case 0:
10421 if (arm_feature(env, ARM_FEATURE_V7)) {
10422 return 0;
10424 switch (regime_sctlr(env, mmu_idx) & (SCTLR_S | SCTLR_R)) {
10425 case SCTLR_S:
10426 return is_user ? 0 : PAGE_READ;
10427 case SCTLR_R:
10428 return PAGE_READ;
10429 default:
10430 return 0;
10432 case 1:
10433 return is_user ? 0 : PAGE_READ | PAGE_WRITE;
10434 case 2:
10435 if (is_user) {
10436 return PAGE_READ;
10437 } else {
10438 return PAGE_READ | PAGE_WRITE;
10440 case 3:
10441 return PAGE_READ | PAGE_WRITE;
10442 case 4: /* Reserved. */
10443 return 0;
10444 case 5:
10445 return is_user ? 0 : PAGE_READ;
10446 case 6:
10447 return PAGE_READ;
10448 case 7:
10449 if (!arm_feature(env, ARM_FEATURE_V6K)) {
10450 return 0;
10452 return PAGE_READ;
10453 default:
10454 g_assert_not_reached();
10458 /* Translate section/page access permissions to page
10459 * R/W protection flags.
10461 * @ap: The 2-bit simple AP (AP[2:1])
10462 * @is_user: TRUE if accessing from PL0
10464 static inline int simple_ap_to_rw_prot_is_user(int ap, bool is_user)
10466 switch (ap) {
10467 case 0:
10468 return is_user ? 0 : PAGE_READ | PAGE_WRITE;
10469 case 1:
10470 return PAGE_READ | PAGE_WRITE;
10471 case 2:
10472 return is_user ? 0 : PAGE_READ;
10473 case 3:
10474 return PAGE_READ;
10475 default:
10476 g_assert_not_reached();
10480 static inline int
10481 simple_ap_to_rw_prot(CPUARMState *env, ARMMMUIdx mmu_idx, int ap)
10483 return simple_ap_to_rw_prot_is_user(ap, regime_is_user(env, mmu_idx));
10486 /* Translate S2 section/page access permissions to protection flags
10488 * @env: CPUARMState
10489 * @s2ap: The 2-bit stage2 access permissions (S2AP)
10490 * @xn: XN (execute-never) bits
10491 * @s1_is_el0: true if this is S2 of an S1+2 walk for EL0
10493 static int get_S2prot(CPUARMState *env, int s2ap, int xn, bool s1_is_el0)
10495 int prot = 0;
10497 if (s2ap & 1) {
10498 prot |= PAGE_READ;
10500 if (s2ap & 2) {
10501 prot |= PAGE_WRITE;
10504 if (cpu_isar_feature(any_tts2uxn, env_archcpu(env))) {
10505 switch (xn) {
10506 case 0:
10507 prot |= PAGE_EXEC;
10508 break;
10509 case 1:
10510 if (s1_is_el0) {
10511 prot |= PAGE_EXEC;
10513 break;
10514 case 2:
10515 break;
10516 case 3:
10517 if (!s1_is_el0) {
10518 prot |= PAGE_EXEC;
10520 break;
10521 default:
10522 g_assert_not_reached();
10524 } else {
10525 if (!extract32(xn, 1, 1)) {
10526 if (arm_el_is_aa64(env, 2) || prot & PAGE_READ) {
10527 prot |= PAGE_EXEC;
10531 return prot;
10534 /* Translate section/page access permissions to protection flags
10536 * @env: CPUARMState
10537 * @mmu_idx: MMU index indicating required translation regime
10538 * @is_aa64: TRUE if AArch64
10539 * @ap: The 2-bit simple AP (AP[2:1])
10540 * @ns: NS (non-secure) bit
10541 * @xn: XN (execute-never) bit
10542 * @pxn: PXN (privileged execute-never) bit
10544 static int get_S1prot(CPUARMState *env, ARMMMUIdx mmu_idx, bool is_aa64,
10545 int ap, int ns, int xn, int pxn)
10547 bool is_user = regime_is_user(env, mmu_idx);
10548 int prot_rw, user_rw;
10549 bool have_wxn;
10550 int wxn = 0;
10552 assert(mmu_idx != ARMMMUIdx_Stage2);
10553 assert(mmu_idx != ARMMMUIdx_Stage2_S);
10555 user_rw = simple_ap_to_rw_prot_is_user(ap, true);
10556 if (is_user) {
10557 prot_rw = user_rw;
10558 } else {
10559 if (user_rw && regime_is_pan(env, mmu_idx)) {
10560 /* PAN forbids data accesses but doesn't affect insn fetch */
10561 prot_rw = 0;
10562 } else {
10563 prot_rw = simple_ap_to_rw_prot_is_user(ap, false);
10567 if (ns && arm_is_secure(env) && (env->cp15.scr_el3 & SCR_SIF)) {
10568 return prot_rw;
10571 /* TODO have_wxn should be replaced with
10572 * ARM_FEATURE_V8 || (ARM_FEATURE_V7 && ARM_FEATURE_EL2)
10573 * when ARM_FEATURE_EL2 starts getting set. For now we assume all LPAE
10574 * compatible processors have EL2, which is required for [U]WXN.
10576 have_wxn = arm_feature(env, ARM_FEATURE_LPAE);
10578 if (have_wxn) {
10579 wxn = regime_sctlr(env, mmu_idx) & SCTLR_WXN;
10582 if (is_aa64) {
10583 if (regime_has_2_ranges(mmu_idx) && !is_user) {
10584 xn = pxn || (user_rw & PAGE_WRITE);
10586 } else if (arm_feature(env, ARM_FEATURE_V7)) {
10587 switch (regime_el(env, mmu_idx)) {
10588 case 1:
10589 case 3:
10590 if (is_user) {
10591 xn = xn || !(user_rw & PAGE_READ);
10592 } else {
10593 int uwxn = 0;
10594 if (have_wxn) {
10595 uwxn = regime_sctlr(env, mmu_idx) & SCTLR_UWXN;
10597 xn = xn || !(prot_rw & PAGE_READ) || pxn ||
10598 (uwxn && (user_rw & PAGE_WRITE));
10600 break;
10601 case 2:
10602 break;
10604 } else {
10605 xn = wxn = 0;
10608 if (xn || (wxn && (prot_rw & PAGE_WRITE))) {
10609 return prot_rw;
10611 return prot_rw | PAGE_EXEC;
10614 static bool get_level1_table_address(CPUARMState *env, ARMMMUIdx mmu_idx,
10615 uint32_t *table, uint32_t address)
10617 /* Note that we can only get here for an AArch32 PL0/PL1 lookup */
10618 TCR *tcr = regime_tcr(env, mmu_idx);
10620 if (address & tcr->mask) {
10621 if (tcr->raw_tcr & TTBCR_PD1) {
10622 /* Translation table walk disabled for TTBR1 */
10623 return false;
10625 *table = regime_ttbr(env, mmu_idx, 1) & 0xffffc000;
10626 } else {
10627 if (tcr->raw_tcr & TTBCR_PD0) {
10628 /* Translation table walk disabled for TTBR0 */
10629 return false;
10631 *table = regime_ttbr(env, mmu_idx, 0) & tcr->base_mask;
10633 *table |= (address >> 18) & 0x3ffc;
10634 return true;
10637 /* Translate a S1 pagetable walk through S2 if needed. */
10638 static hwaddr S1_ptw_translate(CPUARMState *env, ARMMMUIdx mmu_idx,
10639 hwaddr addr, bool *is_secure,
10640 ARMMMUFaultInfo *fi)
10642 if (arm_mmu_idx_is_stage1_of_2(mmu_idx) &&
10643 !regime_translation_disabled(env, ARMMMUIdx_Stage2)) {
10644 target_ulong s2size;
10645 hwaddr s2pa;
10646 int s2prot;
10647 int ret;
10648 ARMMMUIdx s2_mmu_idx = *is_secure ? ARMMMUIdx_Stage2_S
10649 : ARMMMUIdx_Stage2;
10650 ARMCacheAttrs cacheattrs = {};
10651 MemTxAttrs txattrs = {};
10653 ret = get_phys_addr_lpae(env, addr, MMU_DATA_LOAD, s2_mmu_idx, false,
10654 &s2pa, &txattrs, &s2prot, &s2size, fi,
10655 &cacheattrs);
10656 if (ret) {
10657 assert(fi->type != ARMFault_None);
10658 fi->s2addr = addr;
10659 fi->stage2 = true;
10660 fi->s1ptw = true;
10661 fi->s1ns = !*is_secure;
10662 return ~0;
10664 if ((arm_hcr_el2_eff(env) & HCR_PTW) &&
10665 (cacheattrs.attrs & 0xf0) == 0) {
10667 * PTW set and S1 walk touched S2 Device memory:
10668 * generate Permission fault.
10670 fi->type = ARMFault_Permission;
10671 fi->s2addr = addr;
10672 fi->stage2 = true;
10673 fi->s1ptw = true;
10674 fi->s1ns = !*is_secure;
10675 return ~0;
10678 if (arm_is_secure_below_el3(env)) {
10679 /* Check if page table walk is to secure or non-secure PA space. */
10680 if (*is_secure) {
10681 *is_secure = !(env->cp15.vstcr_el2.raw_tcr & VSTCR_SW);
10682 } else {
10683 *is_secure = !(env->cp15.vtcr_el2.raw_tcr & VTCR_NSW);
10685 } else {
10686 assert(!*is_secure);
10689 addr = s2pa;
10691 return addr;
10694 /* All loads done in the course of a page table walk go through here. */
10695 static uint32_t arm_ldl_ptw(CPUState *cs, hwaddr addr, bool is_secure,
10696 ARMMMUIdx mmu_idx, ARMMMUFaultInfo *fi)
10698 ARMCPU *cpu = ARM_CPU(cs);
10699 CPUARMState *env = &cpu->env;
10700 MemTxAttrs attrs = {};
10701 MemTxResult result = MEMTX_OK;
10702 AddressSpace *as;
10703 uint32_t data;
10705 addr = S1_ptw_translate(env, mmu_idx, addr, &is_secure, fi);
10706 attrs.secure = is_secure;
10707 as = arm_addressspace(cs, attrs);
10708 if (fi->s1ptw) {
10709 return 0;
10711 if (regime_translation_big_endian(env, mmu_idx)) {
10712 data = address_space_ldl_be(as, addr, attrs, &result);
10713 } else {
10714 data = address_space_ldl_le(as, addr, attrs, &result);
10716 if (result == MEMTX_OK) {
10717 return data;
10719 fi->type = ARMFault_SyncExternalOnWalk;
10720 fi->ea = arm_extabort_type(result);
10721 return 0;
10724 static uint64_t arm_ldq_ptw(CPUState *cs, hwaddr addr, bool is_secure,
10725 ARMMMUIdx mmu_idx, ARMMMUFaultInfo *fi)
10727 ARMCPU *cpu = ARM_CPU(cs);
10728 CPUARMState *env = &cpu->env;
10729 MemTxAttrs attrs = {};
10730 MemTxResult result = MEMTX_OK;
10731 AddressSpace *as;
10732 uint64_t data;
10734 addr = S1_ptw_translate(env, mmu_idx, addr, &is_secure, fi);
10735 attrs.secure = is_secure;
10736 as = arm_addressspace(cs, attrs);
10737 if (fi->s1ptw) {
10738 return 0;
10740 if (regime_translation_big_endian(env, mmu_idx)) {
10741 data = address_space_ldq_be(as, addr, attrs, &result);
10742 } else {
10743 data = address_space_ldq_le(as, addr, attrs, &result);
10745 if (result == MEMTX_OK) {
10746 return data;
10748 fi->type = ARMFault_SyncExternalOnWalk;
10749 fi->ea = arm_extabort_type(result);
10750 return 0;
10753 static bool get_phys_addr_v5(CPUARMState *env, uint32_t address,
10754 MMUAccessType access_type, ARMMMUIdx mmu_idx,
10755 hwaddr *phys_ptr, int *prot,
10756 target_ulong *page_size,
10757 ARMMMUFaultInfo *fi)
10759 CPUState *cs = env_cpu(env);
10760 int level = 1;
10761 uint32_t table;
10762 uint32_t desc;
10763 int type;
10764 int ap;
10765 int domain = 0;
10766 int domain_prot;
10767 hwaddr phys_addr;
10768 uint32_t dacr;
10770 /* Pagetable walk. */
10771 /* Lookup l1 descriptor. */
10772 if (!get_level1_table_address(env, mmu_idx, &table, address)) {
10773 /* Section translation fault if page walk is disabled by PD0 or PD1 */
10774 fi->type = ARMFault_Translation;
10775 goto do_fault;
10777 desc = arm_ldl_ptw(cs, table, regime_is_secure(env, mmu_idx),
10778 mmu_idx, fi);
10779 if (fi->type != ARMFault_None) {
10780 goto do_fault;
10782 type = (desc & 3);
10783 domain = (desc >> 5) & 0x0f;
10784 if (regime_el(env, mmu_idx) == 1) {
10785 dacr = env->cp15.dacr_ns;
10786 } else {
10787 dacr = env->cp15.dacr_s;
10789 domain_prot = (dacr >> (domain * 2)) & 3;
10790 if (type == 0) {
10791 /* Section translation fault. */
10792 fi->type = ARMFault_Translation;
10793 goto do_fault;
10795 if (type != 2) {
10796 level = 2;
10798 if (domain_prot == 0 || domain_prot == 2) {
10799 fi->type = ARMFault_Domain;
10800 goto do_fault;
10802 if (type == 2) {
10803 /* 1Mb section. */
10804 phys_addr = (desc & 0xfff00000) | (address & 0x000fffff);
10805 ap = (desc >> 10) & 3;
10806 *page_size = 1024 * 1024;
10807 } else {
10808 /* Lookup l2 entry. */
10809 if (type == 1) {
10810 /* Coarse pagetable. */
10811 table = (desc & 0xfffffc00) | ((address >> 10) & 0x3fc);
10812 } else {
10813 /* Fine pagetable. */
10814 table = (desc & 0xfffff000) | ((address >> 8) & 0xffc);
10816 desc = arm_ldl_ptw(cs, table, regime_is_secure(env, mmu_idx),
10817 mmu_idx, fi);
10818 if (fi->type != ARMFault_None) {
10819 goto do_fault;
10821 switch (desc & 3) {
10822 case 0: /* Page translation fault. */
10823 fi->type = ARMFault_Translation;
10824 goto do_fault;
10825 case 1: /* 64k page. */
10826 phys_addr = (desc & 0xffff0000) | (address & 0xffff);
10827 ap = (desc >> (4 + ((address >> 13) & 6))) & 3;
10828 *page_size = 0x10000;
10829 break;
10830 case 2: /* 4k page. */
10831 phys_addr = (desc & 0xfffff000) | (address & 0xfff);
10832 ap = (desc >> (4 + ((address >> 9) & 6))) & 3;
10833 *page_size = 0x1000;
10834 break;
10835 case 3: /* 1k page, or ARMv6/XScale "extended small (4k) page" */
10836 if (type == 1) {
10837 /* ARMv6/XScale extended small page format */
10838 if (arm_feature(env, ARM_FEATURE_XSCALE)
10839 || arm_feature(env, ARM_FEATURE_V6)) {
10840 phys_addr = (desc & 0xfffff000) | (address & 0xfff);
10841 *page_size = 0x1000;
10842 } else {
10843 /* UNPREDICTABLE in ARMv5; we choose to take a
10844 * page translation fault.
10846 fi->type = ARMFault_Translation;
10847 goto do_fault;
10849 } else {
10850 phys_addr = (desc & 0xfffffc00) | (address & 0x3ff);
10851 *page_size = 0x400;
10853 ap = (desc >> 4) & 3;
10854 break;
10855 default:
10856 /* Never happens, but compiler isn't smart enough to tell. */
10857 abort();
10860 *prot = ap_to_rw_prot(env, mmu_idx, ap, domain_prot);
10861 *prot |= *prot ? PAGE_EXEC : 0;
10862 if (!(*prot & (1 << access_type))) {
10863 /* Access permission fault. */
10864 fi->type = ARMFault_Permission;
10865 goto do_fault;
10867 *phys_ptr = phys_addr;
10868 return false;
10869 do_fault:
10870 fi->domain = domain;
10871 fi->level = level;
10872 return true;
10875 static bool get_phys_addr_v6(CPUARMState *env, uint32_t address,
10876 MMUAccessType access_type, ARMMMUIdx mmu_idx,
10877 hwaddr *phys_ptr, MemTxAttrs *attrs, int *prot,
10878 target_ulong *page_size, ARMMMUFaultInfo *fi)
10880 CPUState *cs = env_cpu(env);
10881 ARMCPU *cpu = env_archcpu(env);
10882 int level = 1;
10883 uint32_t table;
10884 uint32_t desc;
10885 uint32_t xn;
10886 uint32_t pxn = 0;
10887 int type;
10888 int ap;
10889 int domain = 0;
10890 int domain_prot;
10891 hwaddr phys_addr;
10892 uint32_t dacr;
10893 bool ns;
10895 /* Pagetable walk. */
10896 /* Lookup l1 descriptor. */
10897 if (!get_level1_table_address(env, mmu_idx, &table, address)) {
10898 /* Section translation fault if page walk is disabled by PD0 or PD1 */
10899 fi->type = ARMFault_Translation;
10900 goto do_fault;
10902 desc = arm_ldl_ptw(cs, table, regime_is_secure(env, mmu_idx),
10903 mmu_idx, fi);
10904 if (fi->type != ARMFault_None) {
10905 goto do_fault;
10907 type = (desc & 3);
10908 if (type == 0 || (type == 3 && !cpu_isar_feature(aa32_pxn, cpu))) {
10909 /* Section translation fault, or attempt to use the encoding
10910 * which is Reserved on implementations without PXN.
10912 fi->type = ARMFault_Translation;
10913 goto do_fault;
10915 if ((type == 1) || !(desc & (1 << 18))) {
10916 /* Page or Section. */
10917 domain = (desc >> 5) & 0x0f;
10919 if (regime_el(env, mmu_idx) == 1) {
10920 dacr = env->cp15.dacr_ns;
10921 } else {
10922 dacr = env->cp15.dacr_s;
10924 if (type == 1) {
10925 level = 2;
10927 domain_prot = (dacr >> (domain * 2)) & 3;
10928 if (domain_prot == 0 || domain_prot == 2) {
10929 /* Section or Page domain fault */
10930 fi->type = ARMFault_Domain;
10931 goto do_fault;
10933 if (type != 1) {
10934 if (desc & (1 << 18)) {
10935 /* Supersection. */
10936 phys_addr = (desc & 0xff000000) | (address & 0x00ffffff);
10937 phys_addr |= (uint64_t)extract32(desc, 20, 4) << 32;
10938 phys_addr |= (uint64_t)extract32(desc, 5, 4) << 36;
10939 *page_size = 0x1000000;
10940 } else {
10941 /* Section. */
10942 phys_addr = (desc & 0xfff00000) | (address & 0x000fffff);
10943 *page_size = 0x100000;
10945 ap = ((desc >> 10) & 3) | ((desc >> 13) & 4);
10946 xn = desc & (1 << 4);
10947 pxn = desc & 1;
10948 ns = extract32(desc, 19, 1);
10949 } else {
10950 if (cpu_isar_feature(aa32_pxn, cpu)) {
10951 pxn = (desc >> 2) & 1;
10953 ns = extract32(desc, 3, 1);
10954 /* Lookup l2 entry. */
10955 table = (desc & 0xfffffc00) | ((address >> 10) & 0x3fc);
10956 desc = arm_ldl_ptw(cs, table, regime_is_secure(env, mmu_idx),
10957 mmu_idx, fi);
10958 if (fi->type != ARMFault_None) {
10959 goto do_fault;
10961 ap = ((desc >> 4) & 3) | ((desc >> 7) & 4);
10962 switch (desc & 3) {
10963 case 0: /* Page translation fault. */
10964 fi->type = ARMFault_Translation;
10965 goto do_fault;
10966 case 1: /* 64k page. */
10967 phys_addr = (desc & 0xffff0000) | (address & 0xffff);
10968 xn = desc & (1 << 15);
10969 *page_size = 0x10000;
10970 break;
10971 case 2: case 3: /* 4k page. */
10972 phys_addr = (desc & 0xfffff000) | (address & 0xfff);
10973 xn = desc & 1;
10974 *page_size = 0x1000;
10975 break;
10976 default:
10977 /* Never happens, but compiler isn't smart enough to tell. */
10978 abort();
10981 if (domain_prot == 3) {
10982 *prot = PAGE_READ | PAGE_WRITE | PAGE_EXEC;
10983 } else {
10984 if (pxn && !regime_is_user(env, mmu_idx)) {
10985 xn = 1;
10987 if (xn && access_type == MMU_INST_FETCH) {
10988 fi->type = ARMFault_Permission;
10989 goto do_fault;
10992 if (arm_feature(env, ARM_FEATURE_V6K) &&
10993 (regime_sctlr(env, mmu_idx) & SCTLR_AFE)) {
10994 /* The simplified model uses AP[0] as an access control bit. */
10995 if ((ap & 1) == 0) {
10996 /* Access flag fault. */
10997 fi->type = ARMFault_AccessFlag;
10998 goto do_fault;
11000 *prot = simple_ap_to_rw_prot(env, mmu_idx, ap >> 1);
11001 } else {
11002 *prot = ap_to_rw_prot(env, mmu_idx, ap, domain_prot);
11004 if (*prot && !xn) {
11005 *prot |= PAGE_EXEC;
11007 if (!(*prot & (1 << access_type))) {
11008 /* Access permission fault. */
11009 fi->type = ARMFault_Permission;
11010 goto do_fault;
11013 if (ns) {
11014 /* The NS bit will (as required by the architecture) have no effect if
11015 * the CPU doesn't support TZ or this is a non-secure translation
11016 * regime, because the attribute will already be non-secure.
11018 attrs->secure = false;
11020 *phys_ptr = phys_addr;
11021 return false;
11022 do_fault:
11023 fi->domain = domain;
11024 fi->level = level;
11025 return true;
11029 * check_s2_mmu_setup
11030 * @cpu: ARMCPU
11031 * @is_aa64: True if the translation regime is in AArch64 state
11032 * @startlevel: Suggested starting level
11033 * @inputsize: Bitsize of IPAs
11034 * @stride: Page-table stride (See the ARM ARM)
11036 * Returns true if the suggested S2 translation parameters are OK and
11037 * false otherwise.
11039 static bool check_s2_mmu_setup(ARMCPU *cpu, bool is_aa64, int level,
11040 int inputsize, int stride)
11042 const int grainsize = stride + 3;
11043 int startsizecheck;
11045 /* Negative levels are never allowed. */
11046 if (level < 0) {
11047 return false;
11050 startsizecheck = inputsize - ((3 - level) * stride + grainsize);
11051 if (startsizecheck < 1 || startsizecheck > stride + 4) {
11052 return false;
11055 if (is_aa64) {
11056 CPUARMState *env = &cpu->env;
11057 unsigned int pamax = arm_pamax(cpu);
11059 switch (stride) {
11060 case 13: /* 64KB Pages. */
11061 if (level == 0 || (level == 1 && pamax <= 42)) {
11062 return false;
11064 break;
11065 case 11: /* 16KB Pages. */
11066 if (level == 0 || (level == 1 && pamax <= 40)) {
11067 return false;
11069 break;
11070 case 9: /* 4KB Pages. */
11071 if (level == 0 && pamax <= 42) {
11072 return false;
11074 break;
11075 default:
11076 g_assert_not_reached();
11079 /* Inputsize checks. */
11080 if (inputsize > pamax &&
11081 (arm_el_is_aa64(env, 1) || inputsize > 40)) {
11082 /* This is CONSTRAINED UNPREDICTABLE and we choose to fault. */
11083 return false;
11085 } else {
11086 /* AArch32 only supports 4KB pages. Assert on that. */
11087 assert(stride == 9);
11089 if (level == 0) {
11090 return false;
11093 return true;
11096 /* Translate from the 4-bit stage 2 representation of
11097 * memory attributes (without cache-allocation hints) to
11098 * the 8-bit representation of the stage 1 MAIR registers
11099 * (which includes allocation hints).
11101 * ref: shared/translation/attrs/S2AttrDecode()
11102 * .../S2ConvertAttrsHints()
11104 static uint8_t convert_stage2_attrs(CPUARMState *env, uint8_t s2attrs)
11106 uint8_t hiattr = extract32(s2attrs, 2, 2);
11107 uint8_t loattr = extract32(s2attrs, 0, 2);
11108 uint8_t hihint = 0, lohint = 0;
11110 if (hiattr != 0) { /* normal memory */
11111 if (arm_hcr_el2_eff(env) & HCR_CD) { /* cache disabled */
11112 hiattr = loattr = 1; /* non-cacheable */
11113 } else {
11114 if (hiattr != 1) { /* Write-through or write-back */
11115 hihint = 3; /* RW allocate */
11117 if (loattr != 1) { /* Write-through or write-back */
11118 lohint = 3; /* RW allocate */
11123 return (hiattr << 6) | (hihint << 4) | (loattr << 2) | lohint;
11125 #endif /* !CONFIG_USER_ONLY */
11127 static int aa64_va_parameter_tbi(uint64_t tcr, ARMMMUIdx mmu_idx)
11129 if (regime_has_2_ranges(mmu_idx)) {
11130 return extract64(tcr, 37, 2);
11131 } else if (mmu_idx == ARMMMUIdx_Stage2 || mmu_idx == ARMMMUIdx_Stage2_S) {
11132 return 0; /* VTCR_EL2 */
11133 } else {
11134 /* Replicate the single TBI bit so we always have 2 bits. */
11135 return extract32(tcr, 20, 1) * 3;
11139 static int aa64_va_parameter_tbid(uint64_t tcr, ARMMMUIdx mmu_idx)
11141 if (regime_has_2_ranges(mmu_idx)) {
11142 return extract64(tcr, 51, 2);
11143 } else if (mmu_idx == ARMMMUIdx_Stage2 || mmu_idx == ARMMMUIdx_Stage2_S) {
11144 return 0; /* VTCR_EL2 */
11145 } else {
11146 /* Replicate the single TBID bit so we always have 2 bits. */
11147 return extract32(tcr, 29, 1) * 3;
11151 static int aa64_va_parameter_tcma(uint64_t tcr, ARMMMUIdx mmu_idx)
11153 if (regime_has_2_ranges(mmu_idx)) {
11154 return extract64(tcr, 57, 2);
11155 } else {
11156 /* Replicate the single TCMA bit so we always have 2 bits. */
11157 return extract32(tcr, 30, 1) * 3;
11161 ARMVAParameters aa64_va_parameters(CPUARMState *env, uint64_t va,
11162 ARMMMUIdx mmu_idx, bool data)
11164 uint64_t tcr = regime_tcr(env, mmu_idx)->raw_tcr;
11165 bool epd, hpd, using16k, using64k;
11166 int select, tsz, tbi, max_tsz;
11168 if (!regime_has_2_ranges(mmu_idx)) {
11169 select = 0;
11170 tsz = extract32(tcr, 0, 6);
11171 using64k = extract32(tcr, 14, 1);
11172 using16k = extract32(tcr, 15, 1);
11173 if (mmu_idx == ARMMMUIdx_Stage2 || mmu_idx == ARMMMUIdx_Stage2_S) {
11174 /* VTCR_EL2 */
11175 hpd = false;
11176 } else {
11177 hpd = extract32(tcr, 24, 1);
11179 epd = false;
11180 } else {
11182 * Bit 55 is always between the two regions, and is canonical for
11183 * determining if address tagging is enabled.
11185 select = extract64(va, 55, 1);
11186 if (!select) {
11187 tsz = extract32(tcr, 0, 6);
11188 epd = extract32(tcr, 7, 1);
11189 using64k = extract32(tcr, 14, 1);
11190 using16k = extract32(tcr, 15, 1);
11191 hpd = extract64(tcr, 41, 1);
11192 } else {
11193 int tg = extract32(tcr, 30, 2);
11194 using16k = tg == 1;
11195 using64k = tg == 3;
11196 tsz = extract32(tcr, 16, 6);
11197 epd = extract32(tcr, 23, 1);
11198 hpd = extract64(tcr, 42, 1);
11202 if (cpu_isar_feature(aa64_st, env_archcpu(env))) {
11203 max_tsz = 48 - using64k;
11204 } else {
11205 max_tsz = 39;
11208 tsz = MIN(tsz, max_tsz);
11209 tsz = MAX(tsz, 16); /* TODO: ARMv8.2-LVA */
11211 /* Present TBI as a composite with TBID. */
11212 tbi = aa64_va_parameter_tbi(tcr, mmu_idx);
11213 if (!data) {
11214 tbi &= ~aa64_va_parameter_tbid(tcr, mmu_idx);
11216 tbi = (tbi >> select) & 1;
11218 return (ARMVAParameters) {
11219 .tsz = tsz,
11220 .select = select,
11221 .tbi = tbi,
11222 .epd = epd,
11223 .hpd = hpd,
11224 .using16k = using16k,
11225 .using64k = using64k,
11229 #ifndef CONFIG_USER_ONLY
11230 static ARMVAParameters aa32_va_parameters(CPUARMState *env, uint32_t va,
11231 ARMMMUIdx mmu_idx)
11233 uint64_t tcr = regime_tcr(env, mmu_idx)->raw_tcr;
11234 uint32_t el = regime_el(env, mmu_idx);
11235 int select, tsz;
11236 bool epd, hpd;
11238 assert(mmu_idx != ARMMMUIdx_Stage2_S);
11240 if (mmu_idx == ARMMMUIdx_Stage2) {
11241 /* VTCR */
11242 bool sext = extract32(tcr, 4, 1);
11243 bool sign = extract32(tcr, 3, 1);
11246 * If the sign-extend bit is not the same as t0sz[3], the result
11247 * is unpredictable. Flag this as a guest error.
11249 if (sign != sext) {
11250 qemu_log_mask(LOG_GUEST_ERROR,
11251 "AArch32: VTCR.S / VTCR.T0SZ[3] mismatch\n");
11253 tsz = sextract32(tcr, 0, 4) + 8;
11254 select = 0;
11255 hpd = false;
11256 epd = false;
11257 } else if (el == 2) {
11258 /* HTCR */
11259 tsz = extract32(tcr, 0, 3);
11260 select = 0;
11261 hpd = extract64(tcr, 24, 1);
11262 epd = false;
11263 } else {
11264 int t0sz = extract32(tcr, 0, 3);
11265 int t1sz = extract32(tcr, 16, 3);
11267 if (t1sz == 0) {
11268 select = va > (0xffffffffu >> t0sz);
11269 } else {
11270 /* Note that we will detect errors later. */
11271 select = va >= ~(0xffffffffu >> t1sz);
11273 if (!select) {
11274 tsz = t0sz;
11275 epd = extract32(tcr, 7, 1);
11276 hpd = extract64(tcr, 41, 1);
11277 } else {
11278 tsz = t1sz;
11279 epd = extract32(tcr, 23, 1);
11280 hpd = extract64(tcr, 42, 1);
11282 /* For aarch32, hpd0 is not enabled without t2e as well. */
11283 hpd &= extract32(tcr, 6, 1);
11286 return (ARMVAParameters) {
11287 .tsz = tsz,
11288 .select = select,
11289 .epd = epd,
11290 .hpd = hpd,
11295 * get_phys_addr_lpae: perform one stage of page table walk, LPAE format
11297 * Returns false if the translation was successful. Otherwise, phys_ptr, attrs,
11298 * prot and page_size may not be filled in, and the populated fsr value provides
11299 * information on why the translation aborted, in the format of a long-format
11300 * DFSR/IFSR fault register, with the following caveats:
11301 * * the WnR bit is never set (the caller must do this).
11303 * @env: CPUARMState
11304 * @address: virtual address to get physical address for
11305 * @access_type: MMU_DATA_LOAD, MMU_DATA_STORE or MMU_INST_FETCH
11306 * @mmu_idx: MMU index indicating required translation regime
11307 * @s1_is_el0: if @mmu_idx is ARMMMUIdx_Stage2 (so this is a stage 2 page table
11308 * walk), must be true if this is stage 2 of a stage 1+2 walk for an
11309 * EL0 access). If @mmu_idx is anything else, @s1_is_el0 is ignored.
11310 * @phys_ptr: set to the physical address corresponding to the virtual address
11311 * @attrs: set to the memory transaction attributes to use
11312 * @prot: set to the permissions for the page containing phys_ptr
11313 * @page_size_ptr: set to the size of the page containing phys_ptr
11314 * @fi: set to fault info if the translation fails
11315 * @cacheattrs: (if non-NULL) set to the cacheability/shareability attributes
11317 static bool get_phys_addr_lpae(CPUARMState *env, uint64_t address,
11318 MMUAccessType access_type, ARMMMUIdx mmu_idx,
11319 bool s1_is_el0,
11320 hwaddr *phys_ptr, MemTxAttrs *txattrs, int *prot,
11321 target_ulong *page_size_ptr,
11322 ARMMMUFaultInfo *fi, ARMCacheAttrs *cacheattrs)
11324 ARMCPU *cpu = env_archcpu(env);
11325 CPUState *cs = CPU(cpu);
11326 /* Read an LPAE long-descriptor translation table. */
11327 ARMFaultType fault_type = ARMFault_Translation;
11328 uint32_t level;
11329 ARMVAParameters param;
11330 uint64_t ttbr;
11331 hwaddr descaddr, indexmask, indexmask_grainsize;
11332 uint32_t tableattrs;
11333 target_ulong page_size;
11334 uint32_t attrs;
11335 int32_t stride;
11336 int addrsize, inputsize;
11337 TCR *tcr = regime_tcr(env, mmu_idx);
11338 int ap, ns, xn, pxn;
11339 uint32_t el = regime_el(env, mmu_idx);
11340 uint64_t descaddrmask;
11341 bool aarch64 = arm_el_is_aa64(env, el);
11342 bool guarded = false;
11344 /* TODO: This code does not support shareability levels. */
11345 if (aarch64) {
11346 param = aa64_va_parameters(env, address, mmu_idx,
11347 access_type != MMU_INST_FETCH);
11348 level = 0;
11349 addrsize = 64 - 8 * param.tbi;
11350 inputsize = 64 - param.tsz;
11351 } else {
11352 param = aa32_va_parameters(env, address, mmu_idx);
11353 level = 1;
11354 addrsize = (mmu_idx == ARMMMUIdx_Stage2 ? 40 : 32);
11355 inputsize = addrsize - param.tsz;
11359 * We determined the region when collecting the parameters, but we
11360 * have not yet validated that the address is valid for the region.
11361 * Extract the top bits and verify that they all match select.
11363 * For aa32, if inputsize == addrsize, then we have selected the
11364 * region by exclusion in aa32_va_parameters and there is no more
11365 * validation to do here.
11367 if (inputsize < addrsize) {
11368 target_ulong top_bits = sextract64(address, inputsize,
11369 addrsize - inputsize);
11370 if (-top_bits != param.select) {
11371 /* The gap between the two regions is a Translation fault */
11372 fault_type = ARMFault_Translation;
11373 goto do_fault;
11377 if (param.using64k) {
11378 stride = 13;
11379 } else if (param.using16k) {
11380 stride = 11;
11381 } else {
11382 stride = 9;
11385 /* Note that QEMU ignores shareability and cacheability attributes,
11386 * so we don't need to do anything with the SH, ORGN, IRGN fields
11387 * in the TTBCR. Similarly, TTBCR:A1 selects whether we get the
11388 * ASID from TTBR0 or TTBR1, but QEMU's TLB doesn't currently
11389 * implement any ASID-like capability so we can ignore it (instead
11390 * we will always flush the TLB any time the ASID is changed).
11392 ttbr = regime_ttbr(env, mmu_idx, param.select);
11394 /* Here we should have set up all the parameters for the translation:
11395 * inputsize, ttbr, epd, stride, tbi
11398 if (param.epd) {
11399 /* Translation table walk disabled => Translation fault on TLB miss
11400 * Note: This is always 0 on 64-bit EL2 and EL3.
11402 goto do_fault;
11405 if (mmu_idx != ARMMMUIdx_Stage2 && mmu_idx != ARMMMUIdx_Stage2_S) {
11406 /* The starting level depends on the virtual address size (which can
11407 * be up to 48 bits) and the translation granule size. It indicates
11408 * the number of strides (stride bits at a time) needed to
11409 * consume the bits of the input address. In the pseudocode this is:
11410 * level = 4 - RoundUp((inputsize - grainsize) / stride)
11411 * where their 'inputsize' is our 'inputsize', 'grainsize' is
11412 * our 'stride + 3' and 'stride' is our 'stride'.
11413 * Applying the usual "rounded up m/n is (m+n-1)/n" and simplifying:
11414 * = 4 - (inputsize - stride - 3 + stride - 1) / stride
11415 * = 4 - (inputsize - 4) / stride;
11417 level = 4 - (inputsize - 4) / stride;
11418 } else {
11419 /* For stage 2 translations the starting level is specified by the
11420 * VTCR_EL2.SL0 field (whose interpretation depends on the page size)
11422 uint32_t sl0 = extract32(tcr->raw_tcr, 6, 2);
11423 uint32_t startlevel;
11424 bool ok;
11426 if (!aarch64 || stride == 9) {
11427 /* AArch32 or 4KB pages */
11428 startlevel = 2 - sl0;
11430 if (cpu_isar_feature(aa64_st, cpu)) {
11431 startlevel &= 3;
11433 } else {
11434 /* 16KB or 64KB pages */
11435 startlevel = 3 - sl0;
11438 /* Check that the starting level is valid. */
11439 ok = check_s2_mmu_setup(cpu, aarch64, startlevel,
11440 inputsize, stride);
11441 if (!ok) {
11442 fault_type = ARMFault_Translation;
11443 goto do_fault;
11445 level = startlevel;
11448 indexmask_grainsize = (1ULL << (stride + 3)) - 1;
11449 indexmask = (1ULL << (inputsize - (stride * (4 - level)))) - 1;
11451 /* Now we can extract the actual base address from the TTBR */
11452 descaddr = extract64(ttbr, 0, 48);
11454 * We rely on this masking to clear the RES0 bits at the bottom of the TTBR
11455 * and also to mask out CnP (bit 0) which could validly be non-zero.
11457 descaddr &= ~indexmask;
11459 /* The address field in the descriptor goes up to bit 39 for ARMv7
11460 * but up to bit 47 for ARMv8, but we use the descaddrmask
11461 * up to bit 39 for AArch32, because we don't need other bits in that case
11462 * to construct next descriptor address (anyway they should be all zeroes).
11464 descaddrmask = ((1ull << (aarch64 ? 48 : 40)) - 1) &
11465 ~indexmask_grainsize;
11467 /* Secure accesses start with the page table in secure memory and
11468 * can be downgraded to non-secure at any step. Non-secure accesses
11469 * remain non-secure. We implement this by just ORing in the NSTable/NS
11470 * bits at each step.
11472 tableattrs = regime_is_secure(env, mmu_idx) ? 0 : (1 << 4);
11473 for (;;) {
11474 uint64_t descriptor;
11475 bool nstable;
11477 descaddr |= (address >> (stride * (4 - level))) & indexmask;
11478 descaddr &= ~7ULL;
11479 nstable = extract32(tableattrs, 4, 1);
11480 descriptor = arm_ldq_ptw(cs, descaddr, !nstable, mmu_idx, fi);
11481 if (fi->type != ARMFault_None) {
11482 goto do_fault;
11485 if (!(descriptor & 1) ||
11486 (!(descriptor & 2) && (level == 3))) {
11487 /* Invalid, or the Reserved level 3 encoding */
11488 goto do_fault;
11490 descaddr = descriptor & descaddrmask;
11492 if ((descriptor & 2) && (level < 3)) {
11493 /* Table entry. The top five bits are attributes which may
11494 * propagate down through lower levels of the table (and
11495 * which are all arranged so that 0 means "no effect", so
11496 * we can gather them up by ORing in the bits at each level).
11498 tableattrs |= extract64(descriptor, 59, 5);
11499 level++;
11500 indexmask = indexmask_grainsize;
11501 continue;
11503 /* Block entry at level 1 or 2, or page entry at level 3.
11504 * These are basically the same thing, although the number
11505 * of bits we pull in from the vaddr varies.
11507 page_size = (1ULL << ((stride * (4 - level)) + 3));
11508 descaddr |= (address & (page_size - 1));
11509 /* Extract attributes from the descriptor */
11510 attrs = extract64(descriptor, 2, 10)
11511 | (extract64(descriptor, 52, 12) << 10);
11513 if (mmu_idx == ARMMMUIdx_Stage2 || mmu_idx == ARMMMUIdx_Stage2_S) {
11514 /* Stage 2 table descriptors do not include any attribute fields */
11515 break;
11517 /* Merge in attributes from table descriptors */
11518 attrs |= nstable << 3; /* NS */
11519 guarded = extract64(descriptor, 50, 1); /* GP */
11520 if (param.hpd) {
11521 /* HPD disables all the table attributes except NSTable. */
11522 break;
11524 attrs |= extract32(tableattrs, 0, 2) << 11; /* XN, PXN */
11525 /* The sense of AP[1] vs APTable[0] is reversed, as APTable[0] == 1
11526 * means "force PL1 access only", which means forcing AP[1] to 0.
11528 attrs &= ~(extract32(tableattrs, 2, 1) << 4); /* !APT[0] => AP[1] */
11529 attrs |= extract32(tableattrs, 3, 1) << 5; /* APT[1] => AP[2] */
11530 break;
11532 /* Here descaddr is the final physical address, and attributes
11533 * are all in attrs.
11535 fault_type = ARMFault_AccessFlag;
11536 if ((attrs & (1 << 8)) == 0) {
11537 /* Access flag */
11538 goto do_fault;
11541 ap = extract32(attrs, 4, 2);
11543 if (mmu_idx == ARMMMUIdx_Stage2 || mmu_idx == ARMMMUIdx_Stage2_S) {
11544 ns = mmu_idx == ARMMMUIdx_Stage2;
11545 xn = extract32(attrs, 11, 2);
11546 *prot = get_S2prot(env, ap, xn, s1_is_el0);
11547 } else {
11548 ns = extract32(attrs, 3, 1);
11549 xn = extract32(attrs, 12, 1);
11550 pxn = extract32(attrs, 11, 1);
11551 *prot = get_S1prot(env, mmu_idx, aarch64, ap, ns, xn, pxn);
11554 fault_type = ARMFault_Permission;
11555 if (!(*prot & (1 << access_type))) {
11556 goto do_fault;
11559 if (ns) {
11560 /* The NS bit will (as required by the architecture) have no effect if
11561 * the CPU doesn't support TZ or this is a non-secure translation
11562 * regime, because the attribute will already be non-secure.
11564 txattrs->secure = false;
11566 /* When in aarch64 mode, and BTI is enabled, remember GP in the IOTLB. */
11567 if (aarch64 && guarded && cpu_isar_feature(aa64_bti, cpu)) {
11568 arm_tlb_bti_gp(txattrs) = true;
11571 if (mmu_idx == ARMMMUIdx_Stage2 || mmu_idx == ARMMMUIdx_Stage2_S) {
11572 cacheattrs->attrs = convert_stage2_attrs(env, extract32(attrs, 0, 4));
11573 } else {
11574 /* Index into MAIR registers for cache attributes */
11575 uint8_t attrindx = extract32(attrs, 0, 3);
11576 uint64_t mair = env->cp15.mair_el[regime_el(env, mmu_idx)];
11577 assert(attrindx <= 7);
11578 cacheattrs->attrs = extract64(mair, attrindx * 8, 8);
11580 cacheattrs->shareability = extract32(attrs, 6, 2);
11582 *phys_ptr = descaddr;
11583 *page_size_ptr = page_size;
11584 return false;
11586 do_fault:
11587 fi->type = fault_type;
11588 fi->level = level;
11589 /* Tag the error as S2 for failed S1 PTW at S2 or ordinary S2. */
11590 fi->stage2 = fi->s1ptw || (mmu_idx == ARMMMUIdx_Stage2 ||
11591 mmu_idx == ARMMMUIdx_Stage2_S);
11592 fi->s1ns = mmu_idx == ARMMMUIdx_Stage2;
11593 return true;
11596 static inline void get_phys_addr_pmsav7_default(CPUARMState *env,
11597 ARMMMUIdx mmu_idx,
11598 int32_t address, int *prot)
11600 if (!arm_feature(env, ARM_FEATURE_M)) {
11601 *prot = PAGE_READ | PAGE_WRITE;
11602 switch (address) {
11603 case 0xF0000000 ... 0xFFFFFFFF:
11604 if (regime_sctlr(env, mmu_idx) & SCTLR_V) {
11605 /* hivecs execing is ok */
11606 *prot |= PAGE_EXEC;
11608 break;
11609 case 0x00000000 ... 0x7FFFFFFF:
11610 *prot |= PAGE_EXEC;
11611 break;
11613 } else {
11614 /* Default system address map for M profile cores.
11615 * The architecture specifies which regions are execute-never;
11616 * at the MPU level no other checks are defined.
11618 switch (address) {
11619 case 0x00000000 ... 0x1fffffff: /* ROM */
11620 case 0x20000000 ... 0x3fffffff: /* SRAM */
11621 case 0x60000000 ... 0x7fffffff: /* RAM */
11622 case 0x80000000 ... 0x9fffffff: /* RAM */
11623 *prot = PAGE_READ | PAGE_WRITE | PAGE_EXEC;
11624 break;
11625 case 0x40000000 ... 0x5fffffff: /* Peripheral */
11626 case 0xa0000000 ... 0xbfffffff: /* Device */
11627 case 0xc0000000 ... 0xdfffffff: /* Device */
11628 case 0xe0000000 ... 0xffffffff: /* System */
11629 *prot = PAGE_READ | PAGE_WRITE;
11630 break;
11631 default:
11632 g_assert_not_reached();
11637 static bool pmsav7_use_background_region(ARMCPU *cpu,
11638 ARMMMUIdx mmu_idx, bool is_user)
11640 /* Return true if we should use the default memory map as a
11641 * "background" region if there are no hits against any MPU regions.
11643 CPUARMState *env = &cpu->env;
11645 if (is_user) {
11646 return false;
11649 if (arm_feature(env, ARM_FEATURE_M)) {
11650 return env->v7m.mpu_ctrl[regime_is_secure(env, mmu_idx)]
11651 & R_V7M_MPU_CTRL_PRIVDEFENA_MASK;
11652 } else {
11653 return regime_sctlr(env, mmu_idx) & SCTLR_BR;
11657 static inline bool m_is_ppb_region(CPUARMState *env, uint32_t address)
11659 /* True if address is in the M profile PPB region 0xe0000000 - 0xe00fffff */
11660 return arm_feature(env, ARM_FEATURE_M) &&
11661 extract32(address, 20, 12) == 0xe00;
11664 static inline bool m_is_system_region(CPUARMState *env, uint32_t address)
11666 /* True if address is in the M profile system region
11667 * 0xe0000000 - 0xffffffff
11669 return arm_feature(env, ARM_FEATURE_M) && extract32(address, 29, 3) == 0x7;
11672 static bool get_phys_addr_pmsav7(CPUARMState *env, uint32_t address,
11673 MMUAccessType access_type, ARMMMUIdx mmu_idx,
11674 hwaddr *phys_ptr, int *prot,
11675 target_ulong *page_size,
11676 ARMMMUFaultInfo *fi)
11678 ARMCPU *cpu = env_archcpu(env);
11679 int n;
11680 bool is_user = regime_is_user(env, mmu_idx);
11682 *phys_ptr = address;
11683 *page_size = TARGET_PAGE_SIZE;
11684 *prot = 0;
11686 if (regime_translation_disabled(env, mmu_idx) ||
11687 m_is_ppb_region(env, address)) {
11688 /* MPU disabled or M profile PPB access: use default memory map.
11689 * The other case which uses the default memory map in the
11690 * v7M ARM ARM pseudocode is exception vector reads from the vector
11691 * table. In QEMU those accesses are done in arm_v7m_load_vector(),
11692 * which always does a direct read using address_space_ldl(), rather
11693 * than going via this function, so we don't need to check that here.
11695 get_phys_addr_pmsav7_default(env, mmu_idx, address, prot);
11696 } else { /* MPU enabled */
11697 for (n = (int)cpu->pmsav7_dregion - 1; n >= 0; n--) {
11698 /* region search */
11699 uint32_t base = env->pmsav7.drbar[n];
11700 uint32_t rsize = extract32(env->pmsav7.drsr[n], 1, 5);
11701 uint32_t rmask;
11702 bool srdis = false;
11704 if (!(env->pmsav7.drsr[n] & 0x1)) {
11705 continue;
11708 if (!rsize) {
11709 qemu_log_mask(LOG_GUEST_ERROR,
11710 "DRSR[%d]: Rsize field cannot be 0\n", n);
11711 continue;
11713 rsize++;
11714 rmask = (1ull << rsize) - 1;
11716 if (base & rmask) {
11717 qemu_log_mask(LOG_GUEST_ERROR,
11718 "DRBAR[%d]: 0x%" PRIx32 " misaligned "
11719 "to DRSR region size, mask = 0x%" PRIx32 "\n",
11720 n, base, rmask);
11721 continue;
11724 if (address < base || address > base + rmask) {
11726 * Address not in this region. We must check whether the
11727 * region covers addresses in the same page as our address.
11728 * In that case we must not report a size that covers the
11729 * whole page for a subsequent hit against a different MPU
11730 * region or the background region, because it would result in
11731 * incorrect TLB hits for subsequent accesses to addresses that
11732 * are in this MPU region.
11734 if (ranges_overlap(base, rmask,
11735 address & TARGET_PAGE_MASK,
11736 TARGET_PAGE_SIZE)) {
11737 *page_size = 1;
11739 continue;
11742 /* Region matched */
11744 if (rsize >= 8) { /* no subregions for regions < 256 bytes */
11745 int i, snd;
11746 uint32_t srdis_mask;
11748 rsize -= 3; /* sub region size (power of 2) */
11749 snd = ((address - base) >> rsize) & 0x7;
11750 srdis = extract32(env->pmsav7.drsr[n], snd + 8, 1);
11752 srdis_mask = srdis ? 0x3 : 0x0;
11753 for (i = 2; i <= 8 && rsize < TARGET_PAGE_BITS; i *= 2) {
11754 /* This will check in groups of 2, 4 and then 8, whether
11755 * the subregion bits are consistent. rsize is incremented
11756 * back up to give the region size, considering consistent
11757 * adjacent subregions as one region. Stop testing if rsize
11758 * is already big enough for an entire QEMU page.
11760 int snd_rounded = snd & ~(i - 1);
11761 uint32_t srdis_multi = extract32(env->pmsav7.drsr[n],
11762 snd_rounded + 8, i);
11763 if (srdis_mask ^ srdis_multi) {
11764 break;
11766 srdis_mask = (srdis_mask << i) | srdis_mask;
11767 rsize++;
11770 if (srdis) {
11771 continue;
11773 if (rsize < TARGET_PAGE_BITS) {
11774 *page_size = 1 << rsize;
11776 break;
11779 if (n == -1) { /* no hits */
11780 if (!pmsav7_use_background_region(cpu, mmu_idx, is_user)) {
11781 /* background fault */
11782 fi->type = ARMFault_Background;
11783 return true;
11785 get_phys_addr_pmsav7_default(env, mmu_idx, address, prot);
11786 } else { /* a MPU hit! */
11787 uint32_t ap = extract32(env->pmsav7.dracr[n], 8, 3);
11788 uint32_t xn = extract32(env->pmsav7.dracr[n], 12, 1);
11790 if (m_is_system_region(env, address)) {
11791 /* System space is always execute never */
11792 xn = 1;
11795 if (is_user) { /* User mode AP bit decoding */
11796 switch (ap) {
11797 case 0:
11798 case 1:
11799 case 5:
11800 break; /* no access */
11801 case 3:
11802 *prot |= PAGE_WRITE;
11803 /* fall through */
11804 case 2:
11805 case 6:
11806 *prot |= PAGE_READ | PAGE_EXEC;
11807 break;
11808 case 7:
11809 /* for v7M, same as 6; for R profile a reserved value */
11810 if (arm_feature(env, ARM_FEATURE_M)) {
11811 *prot |= PAGE_READ | PAGE_EXEC;
11812 break;
11814 /* fall through */
11815 default:
11816 qemu_log_mask(LOG_GUEST_ERROR,
11817 "DRACR[%d]: Bad value for AP bits: 0x%"
11818 PRIx32 "\n", n, ap);
11820 } else { /* Priv. mode AP bits decoding */
11821 switch (ap) {
11822 case 0:
11823 break; /* no access */
11824 case 1:
11825 case 2:
11826 case 3:
11827 *prot |= PAGE_WRITE;
11828 /* fall through */
11829 case 5:
11830 case 6:
11831 *prot |= PAGE_READ | PAGE_EXEC;
11832 break;
11833 case 7:
11834 /* for v7M, same as 6; for R profile a reserved value */
11835 if (arm_feature(env, ARM_FEATURE_M)) {
11836 *prot |= PAGE_READ | PAGE_EXEC;
11837 break;
11839 /* fall through */
11840 default:
11841 qemu_log_mask(LOG_GUEST_ERROR,
11842 "DRACR[%d]: Bad value for AP bits: 0x%"
11843 PRIx32 "\n", n, ap);
11847 /* execute never */
11848 if (xn) {
11849 *prot &= ~PAGE_EXEC;
11854 fi->type = ARMFault_Permission;
11855 fi->level = 1;
11856 return !(*prot & (1 << access_type));
11859 static bool v8m_is_sau_exempt(CPUARMState *env,
11860 uint32_t address, MMUAccessType access_type)
11862 /* The architecture specifies that certain address ranges are
11863 * exempt from v8M SAU/IDAU checks.
11865 return
11866 (access_type == MMU_INST_FETCH && m_is_system_region(env, address)) ||
11867 (address >= 0xe0000000 && address <= 0xe0002fff) ||
11868 (address >= 0xe000e000 && address <= 0xe000efff) ||
11869 (address >= 0xe002e000 && address <= 0xe002efff) ||
11870 (address >= 0xe0040000 && address <= 0xe0041fff) ||
11871 (address >= 0xe00ff000 && address <= 0xe00fffff);
11874 void v8m_security_lookup(CPUARMState *env, uint32_t address,
11875 MMUAccessType access_type, ARMMMUIdx mmu_idx,
11876 V8M_SAttributes *sattrs)
11878 /* Look up the security attributes for this address. Compare the
11879 * pseudocode SecurityCheck() function.
11880 * We assume the caller has zero-initialized *sattrs.
11882 ARMCPU *cpu = env_archcpu(env);
11883 int r;
11884 bool idau_exempt = false, idau_ns = true, idau_nsc = true;
11885 int idau_region = IREGION_NOTVALID;
11886 uint32_t addr_page_base = address & TARGET_PAGE_MASK;
11887 uint32_t addr_page_limit = addr_page_base + (TARGET_PAGE_SIZE - 1);
11889 if (cpu->idau) {
11890 IDAUInterfaceClass *iic = IDAU_INTERFACE_GET_CLASS(cpu->idau);
11891 IDAUInterface *ii = IDAU_INTERFACE(cpu->idau);
11893 iic->check(ii, address, &idau_region, &idau_exempt, &idau_ns,
11894 &idau_nsc);
11897 if (access_type == MMU_INST_FETCH && extract32(address, 28, 4) == 0xf) {
11898 /* 0xf0000000..0xffffffff is always S for insn fetches */
11899 return;
11902 if (idau_exempt || v8m_is_sau_exempt(env, address, access_type)) {
11903 sattrs->ns = !regime_is_secure(env, mmu_idx);
11904 return;
11907 if (idau_region != IREGION_NOTVALID) {
11908 sattrs->irvalid = true;
11909 sattrs->iregion = idau_region;
11912 switch (env->sau.ctrl & 3) {
11913 case 0: /* SAU.ENABLE == 0, SAU.ALLNS == 0 */
11914 break;
11915 case 2: /* SAU.ENABLE == 0, SAU.ALLNS == 1 */
11916 sattrs->ns = true;
11917 break;
11918 default: /* SAU.ENABLE == 1 */
11919 for (r = 0; r < cpu->sau_sregion; r++) {
11920 if (env->sau.rlar[r] & 1) {
11921 uint32_t base = env->sau.rbar[r] & ~0x1f;
11922 uint32_t limit = env->sau.rlar[r] | 0x1f;
11924 if (base <= address && limit >= address) {
11925 if (base > addr_page_base || limit < addr_page_limit) {
11926 sattrs->subpage = true;
11928 if (sattrs->srvalid) {
11929 /* If we hit in more than one region then we must report
11930 * as Secure, not NS-Callable, with no valid region
11931 * number info.
11933 sattrs->ns = false;
11934 sattrs->nsc = false;
11935 sattrs->sregion = 0;
11936 sattrs->srvalid = false;
11937 break;
11938 } else {
11939 if (env->sau.rlar[r] & 2) {
11940 sattrs->nsc = true;
11941 } else {
11942 sattrs->ns = true;
11944 sattrs->srvalid = true;
11945 sattrs->sregion = r;
11947 } else {
11949 * Address not in this region. We must check whether the
11950 * region covers addresses in the same page as our address.
11951 * In that case we must not report a size that covers the
11952 * whole page for a subsequent hit against a different MPU
11953 * region or the background region, because it would result
11954 * in incorrect TLB hits for subsequent accesses to
11955 * addresses that are in this MPU region.
11957 if (limit >= base &&
11958 ranges_overlap(base, limit - base + 1,
11959 addr_page_base,
11960 TARGET_PAGE_SIZE)) {
11961 sattrs->subpage = true;
11966 break;
11970 * The IDAU will override the SAU lookup results if it specifies
11971 * higher security than the SAU does.
11973 if (!idau_ns) {
11974 if (sattrs->ns || (!idau_nsc && sattrs->nsc)) {
11975 sattrs->ns = false;
11976 sattrs->nsc = idau_nsc;
11981 bool pmsav8_mpu_lookup(CPUARMState *env, uint32_t address,
11982 MMUAccessType access_type, ARMMMUIdx mmu_idx,
11983 hwaddr *phys_ptr, MemTxAttrs *txattrs,
11984 int *prot, bool *is_subpage,
11985 ARMMMUFaultInfo *fi, uint32_t *mregion)
11987 /* Perform a PMSAv8 MPU lookup (without also doing the SAU check
11988 * that a full phys-to-virt translation does).
11989 * mregion is (if not NULL) set to the region number which matched,
11990 * or -1 if no region number is returned (MPU off, address did not
11991 * hit a region, address hit in multiple regions).
11992 * We set is_subpage to true if the region hit doesn't cover the
11993 * entire TARGET_PAGE the address is within.
11995 ARMCPU *cpu = env_archcpu(env);
11996 bool is_user = regime_is_user(env, mmu_idx);
11997 uint32_t secure = regime_is_secure(env, mmu_idx);
11998 int n;
11999 int matchregion = -1;
12000 bool hit = false;
12001 uint32_t addr_page_base = address & TARGET_PAGE_MASK;
12002 uint32_t addr_page_limit = addr_page_base + (TARGET_PAGE_SIZE - 1);
12004 *is_subpage = false;
12005 *phys_ptr = address;
12006 *prot = 0;
12007 if (mregion) {
12008 *mregion = -1;
12011 /* Unlike the ARM ARM pseudocode, we don't need to check whether this
12012 * was an exception vector read from the vector table (which is always
12013 * done using the default system address map), because those accesses
12014 * are done in arm_v7m_load_vector(), which always does a direct
12015 * read using address_space_ldl(), rather than going via this function.
12017 if (regime_translation_disabled(env, mmu_idx)) { /* MPU disabled */
12018 hit = true;
12019 } else if (m_is_ppb_region(env, address)) {
12020 hit = true;
12021 } else {
12022 if (pmsav7_use_background_region(cpu, mmu_idx, is_user)) {
12023 hit = true;
12026 for (n = (int)cpu->pmsav7_dregion - 1; n >= 0; n--) {
12027 /* region search */
12028 /* Note that the base address is bits [31:5] from the register
12029 * with bits [4:0] all zeroes, but the limit address is bits
12030 * [31:5] from the register with bits [4:0] all ones.
12032 uint32_t base = env->pmsav8.rbar[secure][n] & ~0x1f;
12033 uint32_t limit = env->pmsav8.rlar[secure][n] | 0x1f;
12035 if (!(env->pmsav8.rlar[secure][n] & 0x1)) {
12036 /* Region disabled */
12037 continue;
12040 if (address < base || address > limit) {
12042 * Address not in this region. We must check whether the
12043 * region covers addresses in the same page as our address.
12044 * In that case we must not report a size that covers the
12045 * whole page for a subsequent hit against a different MPU
12046 * region or the background region, because it would result in
12047 * incorrect TLB hits for subsequent accesses to addresses that
12048 * are in this MPU region.
12050 if (limit >= base &&
12051 ranges_overlap(base, limit - base + 1,
12052 addr_page_base,
12053 TARGET_PAGE_SIZE)) {
12054 *is_subpage = true;
12056 continue;
12059 if (base > addr_page_base || limit < addr_page_limit) {
12060 *is_subpage = true;
12063 if (matchregion != -1) {
12064 /* Multiple regions match -- always a failure (unlike
12065 * PMSAv7 where highest-numbered-region wins)
12067 fi->type = ARMFault_Permission;
12068 fi->level = 1;
12069 return true;
12072 matchregion = n;
12073 hit = true;
12077 if (!hit) {
12078 /* background fault */
12079 fi->type = ARMFault_Background;
12080 return true;
12083 if (matchregion == -1) {
12084 /* hit using the background region */
12085 get_phys_addr_pmsav7_default(env, mmu_idx, address, prot);
12086 } else {
12087 uint32_t ap = extract32(env->pmsav8.rbar[secure][matchregion], 1, 2);
12088 uint32_t xn = extract32(env->pmsav8.rbar[secure][matchregion], 0, 1);
12089 bool pxn = false;
12091 if (arm_feature(env, ARM_FEATURE_V8_1M)) {
12092 pxn = extract32(env->pmsav8.rlar[secure][matchregion], 4, 1);
12095 if (m_is_system_region(env, address)) {
12096 /* System space is always execute never */
12097 xn = 1;
12100 *prot = simple_ap_to_rw_prot(env, mmu_idx, ap);
12101 if (*prot && !xn && !(pxn && !is_user)) {
12102 *prot |= PAGE_EXEC;
12104 /* We don't need to look the attribute up in the MAIR0/MAIR1
12105 * registers because that only tells us about cacheability.
12107 if (mregion) {
12108 *mregion = matchregion;
12112 fi->type = ARMFault_Permission;
12113 fi->level = 1;
12114 return !(*prot & (1 << access_type));
12118 static bool get_phys_addr_pmsav8(CPUARMState *env, uint32_t address,
12119 MMUAccessType access_type, ARMMMUIdx mmu_idx,
12120 hwaddr *phys_ptr, MemTxAttrs *txattrs,
12121 int *prot, target_ulong *page_size,
12122 ARMMMUFaultInfo *fi)
12124 uint32_t secure = regime_is_secure(env, mmu_idx);
12125 V8M_SAttributes sattrs = {};
12126 bool ret;
12127 bool mpu_is_subpage;
12129 if (arm_feature(env, ARM_FEATURE_M_SECURITY)) {
12130 v8m_security_lookup(env, address, access_type, mmu_idx, &sattrs);
12131 if (access_type == MMU_INST_FETCH) {
12132 /* Instruction fetches always use the MMU bank and the
12133 * transaction attribute determined by the fetch address,
12134 * regardless of CPU state. This is painful for QEMU
12135 * to handle, because it would mean we need to encode
12136 * into the mmu_idx not just the (user, negpri) information
12137 * for the current security state but also that for the
12138 * other security state, which would balloon the number
12139 * of mmu_idx values needed alarmingly.
12140 * Fortunately we can avoid this because it's not actually
12141 * possible to arbitrarily execute code from memory with
12142 * the wrong security attribute: it will always generate
12143 * an exception of some kind or another, apart from the
12144 * special case of an NS CPU executing an SG instruction
12145 * in S&NSC memory. So we always just fail the translation
12146 * here and sort things out in the exception handler
12147 * (including possibly emulating an SG instruction).
12149 if (sattrs.ns != !secure) {
12150 if (sattrs.nsc) {
12151 fi->type = ARMFault_QEMU_NSCExec;
12152 } else {
12153 fi->type = ARMFault_QEMU_SFault;
12155 *page_size = sattrs.subpage ? 1 : TARGET_PAGE_SIZE;
12156 *phys_ptr = address;
12157 *prot = 0;
12158 return true;
12160 } else {
12161 /* For data accesses we always use the MMU bank indicated
12162 * by the current CPU state, but the security attributes
12163 * might downgrade a secure access to nonsecure.
12165 if (sattrs.ns) {
12166 txattrs->secure = false;
12167 } else if (!secure) {
12168 /* NS access to S memory must fault.
12169 * Architecturally we should first check whether the
12170 * MPU information for this address indicates that we
12171 * are doing an unaligned access to Device memory, which
12172 * should generate a UsageFault instead. QEMU does not
12173 * currently check for that kind of unaligned access though.
12174 * If we added it we would need to do so as a special case
12175 * for M_FAKE_FSR_SFAULT in arm_v7m_cpu_do_interrupt().
12177 fi->type = ARMFault_QEMU_SFault;
12178 *page_size = sattrs.subpage ? 1 : TARGET_PAGE_SIZE;
12179 *phys_ptr = address;
12180 *prot = 0;
12181 return true;
12186 ret = pmsav8_mpu_lookup(env, address, access_type, mmu_idx, phys_ptr,
12187 txattrs, prot, &mpu_is_subpage, fi, NULL);
12188 *page_size = sattrs.subpage || mpu_is_subpage ? 1 : TARGET_PAGE_SIZE;
12189 return ret;
12192 static bool get_phys_addr_pmsav5(CPUARMState *env, uint32_t address,
12193 MMUAccessType access_type, ARMMMUIdx mmu_idx,
12194 hwaddr *phys_ptr, int *prot,
12195 ARMMMUFaultInfo *fi)
12197 int n;
12198 uint32_t mask;
12199 uint32_t base;
12200 bool is_user = regime_is_user(env, mmu_idx);
12202 if (regime_translation_disabled(env, mmu_idx)) {
12203 /* MPU disabled. */
12204 *phys_ptr = address;
12205 *prot = PAGE_READ | PAGE_WRITE | PAGE_EXEC;
12206 return false;
12209 *phys_ptr = address;
12210 for (n = 7; n >= 0; n--) {
12211 base = env->cp15.c6_region[n];
12212 if ((base & 1) == 0) {
12213 continue;
12215 mask = 1 << ((base >> 1) & 0x1f);
12216 /* Keep this shift separate from the above to avoid an
12217 (undefined) << 32. */
12218 mask = (mask << 1) - 1;
12219 if (((base ^ address) & ~mask) == 0) {
12220 break;
12223 if (n < 0) {
12224 fi->type = ARMFault_Background;
12225 return true;
12228 if (access_type == MMU_INST_FETCH) {
12229 mask = env->cp15.pmsav5_insn_ap;
12230 } else {
12231 mask = env->cp15.pmsav5_data_ap;
12233 mask = (mask >> (n * 4)) & 0xf;
12234 switch (mask) {
12235 case 0:
12236 fi->type = ARMFault_Permission;
12237 fi->level = 1;
12238 return true;
12239 case 1:
12240 if (is_user) {
12241 fi->type = ARMFault_Permission;
12242 fi->level = 1;
12243 return true;
12245 *prot = PAGE_READ | PAGE_WRITE;
12246 break;
12247 case 2:
12248 *prot = PAGE_READ;
12249 if (!is_user) {
12250 *prot |= PAGE_WRITE;
12252 break;
12253 case 3:
12254 *prot = PAGE_READ | PAGE_WRITE;
12255 break;
12256 case 5:
12257 if (is_user) {
12258 fi->type = ARMFault_Permission;
12259 fi->level = 1;
12260 return true;
12262 *prot = PAGE_READ;
12263 break;
12264 case 6:
12265 *prot = PAGE_READ;
12266 break;
12267 default:
12268 /* Bad permission. */
12269 fi->type = ARMFault_Permission;
12270 fi->level = 1;
12271 return true;
12273 *prot |= PAGE_EXEC;
12274 return false;
12277 /* Combine either inner or outer cacheability attributes for normal
12278 * memory, according to table D4-42 and pseudocode procedure
12279 * CombineS1S2AttrHints() of ARM DDI 0487B.b (the ARMv8 ARM).
12281 * NB: only stage 1 includes allocation hints (RW bits), leading to
12282 * some asymmetry.
12284 static uint8_t combine_cacheattr_nibble(uint8_t s1, uint8_t s2)
12286 if (s1 == 4 || s2 == 4) {
12287 /* non-cacheable has precedence */
12288 return 4;
12289 } else if (extract32(s1, 2, 2) == 0 || extract32(s1, 2, 2) == 2) {
12290 /* stage 1 write-through takes precedence */
12291 return s1;
12292 } else if (extract32(s2, 2, 2) == 2) {
12293 /* stage 2 write-through takes precedence, but the allocation hint
12294 * is still taken from stage 1
12296 return (2 << 2) | extract32(s1, 0, 2);
12297 } else { /* write-back */
12298 return s1;
12302 /* Combine S1 and S2 cacheability/shareability attributes, per D4.5.4
12303 * and CombineS1S2Desc()
12305 * @s1: Attributes from stage 1 walk
12306 * @s2: Attributes from stage 2 walk
12308 static ARMCacheAttrs combine_cacheattrs(ARMCacheAttrs s1, ARMCacheAttrs s2)
12310 uint8_t s1lo, s2lo, s1hi, s2hi;
12311 ARMCacheAttrs ret;
12312 bool tagged = false;
12314 if (s1.attrs == 0xf0) {
12315 tagged = true;
12316 s1.attrs = 0xff;
12319 s1lo = extract32(s1.attrs, 0, 4);
12320 s2lo = extract32(s2.attrs, 0, 4);
12321 s1hi = extract32(s1.attrs, 4, 4);
12322 s2hi = extract32(s2.attrs, 4, 4);
12324 /* Combine shareability attributes (table D4-43) */
12325 if (s1.shareability == 2 || s2.shareability == 2) {
12326 /* if either are outer-shareable, the result is outer-shareable */
12327 ret.shareability = 2;
12328 } else if (s1.shareability == 3 || s2.shareability == 3) {
12329 /* if either are inner-shareable, the result is inner-shareable */
12330 ret.shareability = 3;
12331 } else {
12332 /* both non-shareable */
12333 ret.shareability = 0;
12336 /* Combine memory type and cacheability attributes */
12337 if (s1hi == 0 || s2hi == 0) {
12338 /* Device has precedence over normal */
12339 if (s1lo == 0 || s2lo == 0) {
12340 /* nGnRnE has precedence over anything */
12341 ret.attrs = 0;
12342 } else if (s1lo == 4 || s2lo == 4) {
12343 /* non-Reordering has precedence over Reordering */
12344 ret.attrs = 4; /* nGnRE */
12345 } else if (s1lo == 8 || s2lo == 8) {
12346 /* non-Gathering has precedence over Gathering */
12347 ret.attrs = 8; /* nGRE */
12348 } else {
12349 ret.attrs = 0xc; /* GRE */
12352 /* Any location for which the resultant memory type is any
12353 * type of Device memory is always treated as Outer Shareable.
12355 ret.shareability = 2;
12356 } else { /* Normal memory */
12357 /* Outer/inner cacheability combine independently */
12358 ret.attrs = combine_cacheattr_nibble(s1hi, s2hi) << 4
12359 | combine_cacheattr_nibble(s1lo, s2lo);
12361 if (ret.attrs == 0x44) {
12362 /* Any location for which the resultant memory type is Normal
12363 * Inner Non-cacheable, Outer Non-cacheable is always treated
12364 * as Outer Shareable.
12366 ret.shareability = 2;
12370 /* TODO: CombineS1S2Desc does not consider transient, only WB, RWA. */
12371 if (tagged && ret.attrs == 0xff) {
12372 ret.attrs = 0xf0;
12375 return ret;
12379 /* get_phys_addr - get the physical address for this virtual address
12381 * Find the physical address corresponding to the given virtual address,
12382 * by doing a translation table walk on MMU based systems or using the
12383 * MPU state on MPU based systems.
12385 * Returns false if the translation was successful. Otherwise, phys_ptr, attrs,
12386 * prot and page_size may not be filled in, and the populated fsr value provides
12387 * information on why the translation aborted, in the format of a
12388 * DFSR/IFSR fault register, with the following caveats:
12389 * * we honour the short vs long DFSR format differences.
12390 * * the WnR bit is never set (the caller must do this).
12391 * * for PSMAv5 based systems we don't bother to return a full FSR format
12392 * value.
12394 * @env: CPUARMState
12395 * @address: virtual address to get physical address for
12396 * @access_type: 0 for read, 1 for write, 2 for execute
12397 * @mmu_idx: MMU index indicating required translation regime
12398 * @phys_ptr: set to the physical address corresponding to the virtual address
12399 * @attrs: set to the memory transaction attributes to use
12400 * @prot: set to the permissions for the page containing phys_ptr
12401 * @page_size: set to the size of the page containing phys_ptr
12402 * @fi: set to fault info if the translation fails
12403 * @cacheattrs: (if non-NULL) set to the cacheability/shareability attributes
12405 bool get_phys_addr(CPUARMState *env, target_ulong address,
12406 MMUAccessType access_type, ARMMMUIdx mmu_idx,
12407 hwaddr *phys_ptr, MemTxAttrs *attrs, int *prot,
12408 target_ulong *page_size,
12409 ARMMMUFaultInfo *fi, ARMCacheAttrs *cacheattrs)
12411 ARMMMUIdx s1_mmu_idx = stage_1_mmu_idx(mmu_idx);
12413 if (mmu_idx != s1_mmu_idx) {
12414 /* Call ourselves recursively to do the stage 1 and then stage 2
12415 * translations if mmu_idx is a two-stage regime.
12417 if (arm_feature(env, ARM_FEATURE_EL2)) {
12418 hwaddr ipa;
12419 int s2_prot;
12420 int ret;
12421 ARMCacheAttrs cacheattrs2 = {};
12422 ARMMMUIdx s2_mmu_idx;
12423 bool is_el0;
12425 ret = get_phys_addr(env, address, access_type, s1_mmu_idx, &ipa,
12426 attrs, prot, page_size, fi, cacheattrs);
12428 /* If S1 fails or S2 is disabled, return early. */
12429 if (ret || regime_translation_disabled(env, ARMMMUIdx_Stage2)) {
12430 *phys_ptr = ipa;
12431 return ret;
12434 s2_mmu_idx = attrs->secure ? ARMMMUIdx_Stage2_S : ARMMMUIdx_Stage2;
12435 is_el0 = mmu_idx == ARMMMUIdx_E10_0 || mmu_idx == ARMMMUIdx_SE10_0;
12437 /* S1 is done. Now do S2 translation. */
12438 ret = get_phys_addr_lpae(env, ipa, access_type, s2_mmu_idx, is_el0,
12439 phys_ptr, attrs, &s2_prot,
12440 page_size, fi, &cacheattrs2);
12441 fi->s2addr = ipa;
12442 /* Combine the S1 and S2 perms. */
12443 *prot &= s2_prot;
12445 /* If S2 fails, return early. */
12446 if (ret) {
12447 return ret;
12450 /* Combine the S1 and S2 cache attributes. */
12451 if (arm_hcr_el2_eff(env) & HCR_DC) {
12453 * HCR.DC forces the first stage attributes to
12454 * Normal Non-Shareable,
12455 * Inner Write-Back Read-Allocate Write-Allocate,
12456 * Outer Write-Back Read-Allocate Write-Allocate.
12457 * Do not overwrite Tagged within attrs.
12459 if (cacheattrs->attrs != 0xf0) {
12460 cacheattrs->attrs = 0xff;
12462 cacheattrs->shareability = 0;
12464 *cacheattrs = combine_cacheattrs(*cacheattrs, cacheattrs2);
12466 /* Check if IPA translates to secure or non-secure PA space. */
12467 if (arm_is_secure_below_el3(env)) {
12468 if (attrs->secure) {
12469 attrs->secure =
12470 !(env->cp15.vstcr_el2.raw_tcr & (VSTCR_SA | VSTCR_SW));
12471 } else {
12472 attrs->secure =
12473 !((env->cp15.vtcr_el2.raw_tcr & (VTCR_NSA | VTCR_NSW))
12474 || (env->cp15.vstcr_el2.raw_tcr & VSTCR_SA));
12477 return 0;
12478 } else {
12480 * For non-EL2 CPUs a stage1+stage2 translation is just stage 1.
12482 mmu_idx = stage_1_mmu_idx(mmu_idx);
12486 /* The page table entries may downgrade secure to non-secure, but
12487 * cannot upgrade an non-secure translation regime's attributes
12488 * to secure.
12490 attrs->secure = regime_is_secure(env, mmu_idx);
12491 attrs->user = regime_is_user(env, mmu_idx);
12493 /* Fast Context Switch Extension. This doesn't exist at all in v8.
12494 * In v7 and earlier it affects all stage 1 translations.
12496 if (address < 0x02000000 && mmu_idx != ARMMMUIdx_Stage2
12497 && !arm_feature(env, ARM_FEATURE_V8)) {
12498 if (regime_el(env, mmu_idx) == 3) {
12499 address += env->cp15.fcseidr_s;
12500 } else {
12501 address += env->cp15.fcseidr_ns;
12505 if (arm_feature(env, ARM_FEATURE_PMSA)) {
12506 bool ret;
12507 *page_size = TARGET_PAGE_SIZE;
12509 if (arm_feature(env, ARM_FEATURE_V8)) {
12510 /* PMSAv8 */
12511 ret = get_phys_addr_pmsav8(env, address, access_type, mmu_idx,
12512 phys_ptr, attrs, prot, page_size, fi);
12513 } else if (arm_feature(env, ARM_FEATURE_V7)) {
12514 /* PMSAv7 */
12515 ret = get_phys_addr_pmsav7(env, address, access_type, mmu_idx,
12516 phys_ptr, prot, page_size, fi);
12517 } else {
12518 /* Pre-v7 MPU */
12519 ret = get_phys_addr_pmsav5(env, address, access_type, mmu_idx,
12520 phys_ptr, prot, fi);
12522 qemu_log_mask(CPU_LOG_MMU, "PMSA MPU lookup for %s at 0x%08" PRIx32
12523 " mmu_idx %u -> %s (prot %c%c%c)\n",
12524 access_type == MMU_DATA_LOAD ? "reading" :
12525 (access_type == MMU_DATA_STORE ? "writing" : "execute"),
12526 (uint32_t)address, mmu_idx,
12527 ret ? "Miss" : "Hit",
12528 *prot & PAGE_READ ? 'r' : '-',
12529 *prot & PAGE_WRITE ? 'w' : '-',
12530 *prot & PAGE_EXEC ? 'x' : '-');
12532 return ret;
12535 /* Definitely a real MMU, not an MPU */
12537 if (regime_translation_disabled(env, mmu_idx)) {
12538 uint64_t hcr;
12539 uint8_t memattr;
12542 * MMU disabled. S1 addresses within aa64 translation regimes are
12543 * still checked for bounds -- see AArch64.TranslateAddressS1Off.
12545 if (mmu_idx != ARMMMUIdx_Stage2 && mmu_idx != ARMMMUIdx_Stage2_S) {
12546 int r_el = regime_el(env, mmu_idx);
12547 if (arm_el_is_aa64(env, r_el)) {
12548 int pamax = arm_pamax(env_archcpu(env));
12549 uint64_t tcr = env->cp15.tcr_el[r_el].raw_tcr;
12550 int addrtop, tbi;
12552 tbi = aa64_va_parameter_tbi(tcr, mmu_idx);
12553 if (access_type == MMU_INST_FETCH) {
12554 tbi &= ~aa64_va_parameter_tbid(tcr, mmu_idx);
12556 tbi = (tbi >> extract64(address, 55, 1)) & 1;
12557 addrtop = (tbi ? 55 : 63);
12559 if (extract64(address, pamax, addrtop - pamax + 1) != 0) {
12560 fi->type = ARMFault_AddressSize;
12561 fi->level = 0;
12562 fi->stage2 = false;
12563 return 1;
12567 * When TBI is disabled, we've just validated that all of the
12568 * bits above PAMax are zero, so logically we only need to
12569 * clear the top byte for TBI. But it's clearer to follow
12570 * the pseudocode set of addrdesc.paddress.
12572 address = extract64(address, 0, 52);
12575 *phys_ptr = address;
12576 *prot = PAGE_READ | PAGE_WRITE | PAGE_EXEC;
12577 *page_size = TARGET_PAGE_SIZE;
12579 /* Fill in cacheattr a-la AArch64.TranslateAddressS1Off. */
12580 hcr = arm_hcr_el2_eff(env);
12581 cacheattrs->shareability = 0;
12582 if (hcr & HCR_DC) {
12583 if (hcr & HCR_DCT) {
12584 memattr = 0xf0; /* Tagged, Normal, WB, RWA */
12585 } else {
12586 memattr = 0xff; /* Normal, WB, RWA */
12588 } else if (access_type == MMU_INST_FETCH) {
12589 if (regime_sctlr(env, mmu_idx) & SCTLR_I) {
12590 memattr = 0xee; /* Normal, WT, RA, NT */
12591 } else {
12592 memattr = 0x44; /* Normal, NC, No */
12594 cacheattrs->shareability = 2; /* outer sharable */
12595 } else {
12596 memattr = 0x00; /* Device, nGnRnE */
12598 cacheattrs->attrs = memattr;
12599 return 0;
12602 if (regime_using_lpae_format(env, mmu_idx)) {
12603 return get_phys_addr_lpae(env, address, access_type, mmu_idx, false,
12604 phys_ptr, attrs, prot, page_size,
12605 fi, cacheattrs);
12606 } else if (regime_sctlr(env, mmu_idx) & SCTLR_XP) {
12607 return get_phys_addr_v6(env, address, access_type, mmu_idx,
12608 phys_ptr, attrs, prot, page_size, fi);
12609 } else {
12610 return get_phys_addr_v5(env, address, access_type, mmu_idx,
12611 phys_ptr, prot, page_size, fi);
12615 hwaddr arm_cpu_get_phys_page_attrs_debug(CPUState *cs, vaddr addr,
12616 MemTxAttrs *attrs)
12618 ARMCPU *cpu = ARM_CPU(cs);
12619 CPUARMState *env = &cpu->env;
12620 hwaddr phys_addr;
12621 target_ulong page_size;
12622 int prot;
12623 bool ret;
12624 ARMMMUFaultInfo fi = {};
12625 ARMMMUIdx mmu_idx = arm_mmu_idx(env);
12626 ARMCacheAttrs cacheattrs = {};
12628 *attrs = (MemTxAttrs) {};
12630 ret = get_phys_addr(env, addr, MMU_DATA_LOAD, mmu_idx, &phys_addr,
12631 attrs, &prot, &page_size, &fi, &cacheattrs);
12633 if (ret) {
12634 return -1;
12636 return phys_addr;
12639 #endif
12641 /* Note that signed overflow is undefined in C. The following routines are
12642 careful to use unsigned types where modulo arithmetic is required.
12643 Failure to do so _will_ break on newer gcc. */
12645 /* Signed saturating arithmetic. */
12647 /* Perform 16-bit signed saturating addition. */
12648 static inline uint16_t add16_sat(uint16_t a, uint16_t b)
12650 uint16_t res;
12652 res = a + b;
12653 if (((res ^ a) & 0x8000) && !((a ^ b) & 0x8000)) {
12654 if (a & 0x8000)
12655 res = 0x8000;
12656 else
12657 res = 0x7fff;
12659 return res;
12662 /* Perform 8-bit signed saturating addition. */
12663 static inline uint8_t add8_sat(uint8_t a, uint8_t b)
12665 uint8_t res;
12667 res = a + b;
12668 if (((res ^ a) & 0x80) && !((a ^ b) & 0x80)) {
12669 if (a & 0x80)
12670 res = 0x80;
12671 else
12672 res = 0x7f;
12674 return res;
12677 /* Perform 16-bit signed saturating subtraction. */
12678 static inline uint16_t sub16_sat(uint16_t a, uint16_t b)
12680 uint16_t res;
12682 res = a - b;
12683 if (((res ^ a) & 0x8000) && ((a ^ b) & 0x8000)) {
12684 if (a & 0x8000)
12685 res = 0x8000;
12686 else
12687 res = 0x7fff;
12689 return res;
12692 /* Perform 8-bit signed saturating subtraction. */
12693 static inline uint8_t sub8_sat(uint8_t a, uint8_t b)
12695 uint8_t res;
12697 res = a - b;
12698 if (((res ^ a) & 0x80) && ((a ^ b) & 0x80)) {
12699 if (a & 0x80)
12700 res = 0x80;
12701 else
12702 res = 0x7f;
12704 return res;
12707 #define ADD16(a, b, n) RESULT(add16_sat(a, b), n, 16);
12708 #define SUB16(a, b, n) RESULT(sub16_sat(a, b), n, 16);
12709 #define ADD8(a, b, n) RESULT(add8_sat(a, b), n, 8);
12710 #define SUB8(a, b, n) RESULT(sub8_sat(a, b), n, 8);
12711 #define PFX q
12713 #include "op_addsub.h"
12715 /* Unsigned saturating arithmetic. */
12716 static inline uint16_t add16_usat(uint16_t a, uint16_t b)
12718 uint16_t res;
12719 res = a + b;
12720 if (res < a)
12721 res = 0xffff;
12722 return res;
12725 static inline uint16_t sub16_usat(uint16_t a, uint16_t b)
12727 if (a > b)
12728 return a - b;
12729 else
12730 return 0;
12733 static inline uint8_t add8_usat(uint8_t a, uint8_t b)
12735 uint8_t res;
12736 res = a + b;
12737 if (res < a)
12738 res = 0xff;
12739 return res;
12742 static inline uint8_t sub8_usat(uint8_t a, uint8_t b)
12744 if (a > b)
12745 return a - b;
12746 else
12747 return 0;
12750 #define ADD16(a, b, n) RESULT(add16_usat(a, b), n, 16);
12751 #define SUB16(a, b, n) RESULT(sub16_usat(a, b), n, 16);
12752 #define ADD8(a, b, n) RESULT(add8_usat(a, b), n, 8);
12753 #define SUB8(a, b, n) RESULT(sub8_usat(a, b), n, 8);
12754 #define PFX uq
12756 #include "op_addsub.h"
12758 /* Signed modulo arithmetic. */
12759 #define SARITH16(a, b, n, op) do { \
12760 int32_t sum; \
12761 sum = (int32_t)(int16_t)(a) op (int32_t)(int16_t)(b); \
12762 RESULT(sum, n, 16); \
12763 if (sum >= 0) \
12764 ge |= 3 << (n * 2); \
12765 } while(0)
12767 #define SARITH8(a, b, n, op) do { \
12768 int32_t sum; \
12769 sum = (int32_t)(int8_t)(a) op (int32_t)(int8_t)(b); \
12770 RESULT(sum, n, 8); \
12771 if (sum >= 0) \
12772 ge |= 1 << n; \
12773 } while(0)
12776 #define ADD16(a, b, n) SARITH16(a, b, n, +)
12777 #define SUB16(a, b, n) SARITH16(a, b, n, -)
12778 #define ADD8(a, b, n) SARITH8(a, b, n, +)
12779 #define SUB8(a, b, n) SARITH8(a, b, n, -)
12780 #define PFX s
12781 #define ARITH_GE
12783 #include "op_addsub.h"
12785 /* Unsigned modulo arithmetic. */
12786 #define ADD16(a, b, n) do { \
12787 uint32_t sum; \
12788 sum = (uint32_t)(uint16_t)(a) + (uint32_t)(uint16_t)(b); \
12789 RESULT(sum, n, 16); \
12790 if ((sum >> 16) == 1) \
12791 ge |= 3 << (n * 2); \
12792 } while(0)
12794 #define ADD8(a, b, n) do { \
12795 uint32_t sum; \
12796 sum = (uint32_t)(uint8_t)(a) + (uint32_t)(uint8_t)(b); \
12797 RESULT(sum, n, 8); \
12798 if ((sum >> 8) == 1) \
12799 ge |= 1 << n; \
12800 } while(0)
12802 #define SUB16(a, b, n) do { \
12803 uint32_t sum; \
12804 sum = (uint32_t)(uint16_t)(a) - (uint32_t)(uint16_t)(b); \
12805 RESULT(sum, n, 16); \
12806 if ((sum >> 16) == 0) \
12807 ge |= 3 << (n * 2); \
12808 } while(0)
12810 #define SUB8(a, b, n) do { \
12811 uint32_t sum; \
12812 sum = (uint32_t)(uint8_t)(a) - (uint32_t)(uint8_t)(b); \
12813 RESULT(sum, n, 8); \
12814 if ((sum >> 8) == 0) \
12815 ge |= 1 << n; \
12816 } while(0)
12818 #define PFX u
12819 #define ARITH_GE
12821 #include "op_addsub.h"
12823 /* Halved signed arithmetic. */
12824 #define ADD16(a, b, n) \
12825 RESULT(((int32_t)(int16_t)(a) + (int32_t)(int16_t)(b)) >> 1, n, 16)
12826 #define SUB16(a, b, n) \
12827 RESULT(((int32_t)(int16_t)(a) - (int32_t)(int16_t)(b)) >> 1, n, 16)
12828 #define ADD8(a, b, n) \
12829 RESULT(((int32_t)(int8_t)(a) + (int32_t)(int8_t)(b)) >> 1, n, 8)
12830 #define SUB8(a, b, n) \
12831 RESULT(((int32_t)(int8_t)(a) - (int32_t)(int8_t)(b)) >> 1, n, 8)
12832 #define PFX sh
12834 #include "op_addsub.h"
12836 /* Halved unsigned arithmetic. */
12837 #define ADD16(a, b, n) \
12838 RESULT(((uint32_t)(uint16_t)(a) + (uint32_t)(uint16_t)(b)) >> 1, n, 16)
12839 #define SUB16(a, b, n) \
12840 RESULT(((uint32_t)(uint16_t)(a) - (uint32_t)(uint16_t)(b)) >> 1, n, 16)
12841 #define ADD8(a, b, n) \
12842 RESULT(((uint32_t)(uint8_t)(a) + (uint32_t)(uint8_t)(b)) >> 1, n, 8)
12843 #define SUB8(a, b, n) \
12844 RESULT(((uint32_t)(uint8_t)(a) - (uint32_t)(uint8_t)(b)) >> 1, n, 8)
12845 #define PFX uh
12847 #include "op_addsub.h"
12849 static inline uint8_t do_usad(uint8_t a, uint8_t b)
12851 if (a > b)
12852 return a - b;
12853 else
12854 return b - a;
12857 /* Unsigned sum of absolute byte differences. */
12858 uint32_t HELPER(usad8)(uint32_t a, uint32_t b)
12860 uint32_t sum;
12861 sum = do_usad(a, b);
12862 sum += do_usad(a >> 8, b >> 8);
12863 sum += do_usad(a >> 16, b >> 16);
12864 sum += do_usad(a >> 24, b >> 24);
12865 return sum;
12868 /* For ARMv6 SEL instruction. */
12869 uint32_t HELPER(sel_flags)(uint32_t flags, uint32_t a, uint32_t b)
12871 uint32_t mask;
12873 mask = 0;
12874 if (flags & 1)
12875 mask |= 0xff;
12876 if (flags & 2)
12877 mask |= 0xff00;
12878 if (flags & 4)
12879 mask |= 0xff0000;
12880 if (flags & 8)
12881 mask |= 0xff000000;
12882 return (a & mask) | (b & ~mask);
12885 /* CRC helpers.
12886 * The upper bytes of val (above the number specified by 'bytes') must have
12887 * been zeroed out by the caller.
12889 uint32_t HELPER(crc32)(uint32_t acc, uint32_t val, uint32_t bytes)
12891 uint8_t buf[4];
12893 stl_le_p(buf, val);
12895 /* zlib crc32 converts the accumulator and output to one's complement. */
12896 return crc32(acc ^ 0xffffffff, buf, bytes) ^ 0xffffffff;
12899 uint32_t HELPER(crc32c)(uint32_t acc, uint32_t val, uint32_t bytes)
12901 uint8_t buf[4];
12903 stl_le_p(buf, val);
12905 /* Linux crc32c converts the output to one's complement. */
12906 return crc32c(acc, buf, bytes) ^ 0xffffffff;
12909 /* Return the exception level to which FP-disabled exceptions should
12910 * be taken, or 0 if FP is enabled.
12912 int fp_exception_el(CPUARMState *env, int cur_el)
12914 #ifndef CONFIG_USER_ONLY
12915 /* CPACR and the CPTR registers don't exist before v6, so FP is
12916 * always accessible
12918 if (!arm_feature(env, ARM_FEATURE_V6)) {
12919 return 0;
12922 if (arm_feature(env, ARM_FEATURE_M)) {
12923 /* CPACR can cause a NOCP UsageFault taken to current security state */
12924 if (!v7m_cpacr_pass(env, env->v7m.secure, cur_el != 0)) {
12925 return 1;
12928 if (arm_feature(env, ARM_FEATURE_M_SECURITY) && !env->v7m.secure) {
12929 if (!extract32(env->v7m.nsacr, 10, 1)) {
12930 /* FP insns cause a NOCP UsageFault taken to Secure */
12931 return 3;
12935 return 0;
12938 /* The CPACR controls traps to EL1, or PL1 if we're 32 bit:
12939 * 0, 2 : trap EL0 and EL1/PL1 accesses
12940 * 1 : trap only EL0 accesses
12941 * 3 : trap no accesses
12942 * This register is ignored if E2H+TGE are both set.
12944 if ((arm_hcr_el2_eff(env) & (HCR_E2H | HCR_TGE)) != (HCR_E2H | HCR_TGE)) {
12945 int fpen = extract32(env->cp15.cpacr_el1, 20, 2);
12947 switch (fpen) {
12948 case 0:
12949 case 2:
12950 if (cur_el == 0 || cur_el == 1) {
12951 /* Trap to PL1, which might be EL1 or EL3 */
12952 if (arm_is_secure(env) && !arm_el_is_aa64(env, 3)) {
12953 return 3;
12955 return 1;
12957 if (cur_el == 3 && !is_a64(env)) {
12958 /* Secure PL1 running at EL3 */
12959 return 3;
12961 break;
12962 case 1:
12963 if (cur_el == 0) {
12964 return 1;
12966 break;
12967 case 3:
12968 break;
12973 * The NSACR allows A-profile AArch32 EL3 and M-profile secure mode
12974 * to control non-secure access to the FPU. It doesn't have any
12975 * effect if EL3 is AArch64 or if EL3 doesn't exist at all.
12977 if ((arm_feature(env, ARM_FEATURE_EL3) && !arm_el_is_aa64(env, 3) &&
12978 cur_el <= 2 && !arm_is_secure_below_el3(env))) {
12979 if (!extract32(env->cp15.nsacr, 10, 1)) {
12980 /* FP insns act as UNDEF */
12981 return cur_el == 2 ? 2 : 1;
12985 /* For the CPTR registers we don't need to guard with an ARM_FEATURE
12986 * check because zero bits in the registers mean "don't trap".
12989 /* CPTR_EL2 : present in v7VE or v8 */
12990 if (cur_el <= 2 && extract32(env->cp15.cptr_el[2], 10, 1)
12991 && arm_is_el2_enabled(env)) {
12992 /* Trap FP ops at EL2, NS-EL1 or NS-EL0 to EL2 */
12993 return 2;
12996 /* CPTR_EL3 : present in v8 */
12997 if (extract32(env->cp15.cptr_el[3], 10, 1)) {
12998 /* Trap all FP ops to EL3 */
12999 return 3;
13001 #endif
13002 return 0;
13005 /* Return the exception level we're running at if this is our mmu_idx */
13006 int arm_mmu_idx_to_el(ARMMMUIdx mmu_idx)
13008 if (mmu_idx & ARM_MMU_IDX_M) {
13009 return mmu_idx & ARM_MMU_IDX_M_PRIV;
13012 switch (mmu_idx) {
13013 case ARMMMUIdx_E10_0:
13014 case ARMMMUIdx_E20_0:
13015 case ARMMMUIdx_SE10_0:
13016 case ARMMMUIdx_SE20_0:
13017 return 0;
13018 case ARMMMUIdx_E10_1:
13019 case ARMMMUIdx_E10_1_PAN:
13020 case ARMMMUIdx_SE10_1:
13021 case ARMMMUIdx_SE10_1_PAN:
13022 return 1;
13023 case ARMMMUIdx_E2:
13024 case ARMMMUIdx_E20_2:
13025 case ARMMMUIdx_E20_2_PAN:
13026 case ARMMMUIdx_SE2:
13027 case ARMMMUIdx_SE20_2:
13028 case ARMMMUIdx_SE20_2_PAN:
13029 return 2;
13030 case ARMMMUIdx_SE3:
13031 return 3;
13032 default:
13033 g_assert_not_reached();
13037 #ifndef CONFIG_TCG
13038 ARMMMUIdx arm_v7m_mmu_idx_for_secstate(CPUARMState *env, bool secstate)
13040 g_assert_not_reached();
13042 #endif
13044 ARMMMUIdx arm_mmu_idx_el(CPUARMState *env, int el)
13046 ARMMMUIdx idx;
13047 uint64_t hcr;
13049 if (arm_feature(env, ARM_FEATURE_M)) {
13050 return arm_v7m_mmu_idx_for_secstate(env, env->v7m.secure);
13053 /* See ARM pseudo-function ELIsInHost. */
13054 switch (el) {
13055 case 0:
13056 hcr = arm_hcr_el2_eff(env);
13057 if ((hcr & (HCR_E2H | HCR_TGE)) == (HCR_E2H | HCR_TGE)) {
13058 idx = ARMMMUIdx_E20_0;
13059 } else {
13060 idx = ARMMMUIdx_E10_0;
13062 break;
13063 case 1:
13064 if (env->pstate & PSTATE_PAN) {
13065 idx = ARMMMUIdx_E10_1_PAN;
13066 } else {
13067 idx = ARMMMUIdx_E10_1;
13069 break;
13070 case 2:
13071 /* Note that TGE does not apply at EL2. */
13072 if (arm_hcr_el2_eff(env) & HCR_E2H) {
13073 if (env->pstate & PSTATE_PAN) {
13074 idx = ARMMMUIdx_E20_2_PAN;
13075 } else {
13076 idx = ARMMMUIdx_E20_2;
13078 } else {
13079 idx = ARMMMUIdx_E2;
13081 break;
13082 case 3:
13083 return ARMMMUIdx_SE3;
13084 default:
13085 g_assert_not_reached();
13088 if (arm_is_secure_below_el3(env)) {
13089 idx &= ~ARM_MMU_IDX_A_NS;
13092 return idx;
13095 ARMMMUIdx arm_mmu_idx(CPUARMState *env)
13097 return arm_mmu_idx_el(env, arm_current_el(env));
13100 #ifndef CONFIG_USER_ONLY
13101 ARMMMUIdx arm_stage1_mmu_idx(CPUARMState *env)
13103 return stage_1_mmu_idx(arm_mmu_idx(env));
13105 #endif
13107 static CPUARMTBFlags rebuild_hflags_common(CPUARMState *env, int fp_el,
13108 ARMMMUIdx mmu_idx,
13109 CPUARMTBFlags flags)
13111 DP_TBFLAG_ANY(flags, FPEXC_EL, fp_el);
13112 DP_TBFLAG_ANY(flags, MMUIDX, arm_to_core_mmu_idx(mmu_idx));
13114 if (arm_singlestep_active(env)) {
13115 DP_TBFLAG_ANY(flags, SS_ACTIVE, 1);
13117 return flags;
13120 static CPUARMTBFlags rebuild_hflags_common_32(CPUARMState *env, int fp_el,
13121 ARMMMUIdx mmu_idx,
13122 CPUARMTBFlags flags)
13124 bool sctlr_b = arm_sctlr_b(env);
13126 if (sctlr_b) {
13127 DP_TBFLAG_A32(flags, SCTLR__B, 1);
13129 if (arm_cpu_data_is_big_endian_a32(env, sctlr_b)) {
13130 DP_TBFLAG_ANY(flags, BE_DATA, 1);
13132 DP_TBFLAG_A32(flags, NS, !access_secure_reg(env));
13134 return rebuild_hflags_common(env, fp_el, mmu_idx, flags);
13137 static CPUARMTBFlags rebuild_hflags_m32(CPUARMState *env, int fp_el,
13138 ARMMMUIdx mmu_idx)
13140 CPUARMTBFlags flags = {};
13141 uint32_t ccr = env->v7m.ccr[env->v7m.secure];
13143 /* Without HaveMainExt, CCR.UNALIGN_TRP is RES1. */
13144 if (ccr & R_V7M_CCR_UNALIGN_TRP_MASK) {
13145 DP_TBFLAG_ANY(flags, ALIGN_MEM, 1);
13148 if (arm_v7m_is_handler_mode(env)) {
13149 DP_TBFLAG_M32(flags, HANDLER, 1);
13153 * v8M always applies stack limit checks unless CCR.STKOFHFNMIGN
13154 * is suppressing them because the requested execution priority
13155 * is less than 0.
13157 if (arm_feature(env, ARM_FEATURE_V8) &&
13158 !((mmu_idx & ARM_MMU_IDX_M_NEGPRI) &&
13159 (ccr & R_V7M_CCR_STKOFHFNMIGN_MASK))) {
13160 DP_TBFLAG_M32(flags, STACKCHECK, 1);
13163 return rebuild_hflags_common_32(env, fp_el, mmu_idx, flags);
13166 static CPUARMTBFlags rebuild_hflags_aprofile(CPUARMState *env)
13168 CPUARMTBFlags flags = {};
13170 DP_TBFLAG_ANY(flags, DEBUG_TARGET_EL, arm_debug_target_el(env));
13171 return flags;
13174 static CPUARMTBFlags rebuild_hflags_a32(CPUARMState *env, int fp_el,
13175 ARMMMUIdx mmu_idx)
13177 CPUARMTBFlags flags = rebuild_hflags_aprofile(env);
13178 int el = arm_current_el(env);
13180 if (arm_sctlr(env, el) & SCTLR_A) {
13181 DP_TBFLAG_ANY(flags, ALIGN_MEM, 1);
13184 if (arm_el_is_aa64(env, 1)) {
13185 DP_TBFLAG_A32(flags, VFPEN, 1);
13188 if (el < 2 && env->cp15.hstr_el2 &&
13189 (arm_hcr_el2_eff(env) & (HCR_E2H | HCR_TGE)) != (HCR_E2H | HCR_TGE)) {
13190 DP_TBFLAG_A32(flags, HSTR_ACTIVE, 1);
13193 if (env->uncached_cpsr & CPSR_IL) {
13194 DP_TBFLAG_ANY(flags, PSTATE__IL, 1);
13197 return rebuild_hflags_common_32(env, fp_el, mmu_idx, flags);
13200 static CPUARMTBFlags rebuild_hflags_a64(CPUARMState *env, int el, int fp_el,
13201 ARMMMUIdx mmu_idx)
13203 CPUARMTBFlags flags = rebuild_hflags_aprofile(env);
13204 ARMMMUIdx stage1 = stage_1_mmu_idx(mmu_idx);
13205 uint64_t tcr = regime_tcr(env, mmu_idx)->raw_tcr;
13206 uint64_t sctlr;
13207 int tbii, tbid;
13209 DP_TBFLAG_ANY(flags, AARCH64_STATE, 1);
13211 /* Get control bits for tagged addresses. */
13212 tbid = aa64_va_parameter_tbi(tcr, mmu_idx);
13213 tbii = tbid & ~aa64_va_parameter_tbid(tcr, mmu_idx);
13215 DP_TBFLAG_A64(flags, TBII, tbii);
13216 DP_TBFLAG_A64(flags, TBID, tbid);
13218 if (cpu_isar_feature(aa64_sve, env_archcpu(env))) {
13219 int sve_el = sve_exception_el(env, el);
13220 uint32_t zcr_len;
13223 * If SVE is disabled, but FP is enabled,
13224 * then the effective len is 0.
13226 if (sve_el != 0 && fp_el == 0) {
13227 zcr_len = 0;
13228 } else {
13229 zcr_len = sve_zcr_len_for_el(env, el);
13231 DP_TBFLAG_A64(flags, SVEEXC_EL, sve_el);
13232 DP_TBFLAG_A64(flags, ZCR_LEN, zcr_len);
13235 sctlr = regime_sctlr(env, stage1);
13237 if (sctlr & SCTLR_A) {
13238 DP_TBFLAG_ANY(flags, ALIGN_MEM, 1);
13241 if (arm_cpu_data_is_big_endian_a64(el, sctlr)) {
13242 DP_TBFLAG_ANY(flags, BE_DATA, 1);
13245 if (cpu_isar_feature(aa64_pauth, env_archcpu(env))) {
13247 * In order to save space in flags, we record only whether
13248 * pauth is "inactive", meaning all insns are implemented as
13249 * a nop, or "active" when some action must be performed.
13250 * The decision of which action to take is left to a helper.
13252 if (sctlr & (SCTLR_EnIA | SCTLR_EnIB | SCTLR_EnDA | SCTLR_EnDB)) {
13253 DP_TBFLAG_A64(flags, PAUTH_ACTIVE, 1);
13257 if (cpu_isar_feature(aa64_bti, env_archcpu(env))) {
13258 /* Note that SCTLR_EL[23].BT == SCTLR_BT1. */
13259 if (sctlr & (el == 0 ? SCTLR_BT0 : SCTLR_BT1)) {
13260 DP_TBFLAG_A64(flags, BT, 1);
13264 /* Compute the condition for using AccType_UNPRIV for LDTR et al. */
13265 if (!(env->pstate & PSTATE_UAO)) {
13266 switch (mmu_idx) {
13267 case ARMMMUIdx_E10_1:
13268 case ARMMMUIdx_E10_1_PAN:
13269 case ARMMMUIdx_SE10_1:
13270 case ARMMMUIdx_SE10_1_PAN:
13271 /* TODO: ARMv8.3-NV */
13272 DP_TBFLAG_A64(flags, UNPRIV, 1);
13273 break;
13274 case ARMMMUIdx_E20_2:
13275 case ARMMMUIdx_E20_2_PAN:
13276 case ARMMMUIdx_SE20_2:
13277 case ARMMMUIdx_SE20_2_PAN:
13279 * Note that EL20_2 is gated by HCR_EL2.E2H == 1, but EL20_0 is
13280 * gated by HCR_EL2.<E2H,TGE> == '11', and so is LDTR.
13282 if (env->cp15.hcr_el2 & HCR_TGE) {
13283 DP_TBFLAG_A64(flags, UNPRIV, 1);
13285 break;
13286 default:
13287 break;
13291 if (env->pstate & PSTATE_IL) {
13292 DP_TBFLAG_ANY(flags, PSTATE__IL, 1);
13295 if (cpu_isar_feature(aa64_mte, env_archcpu(env))) {
13297 * Set MTE_ACTIVE if any access may be Checked, and leave clear
13298 * if all accesses must be Unchecked:
13299 * 1) If no TBI, then there are no tags in the address to check,
13300 * 2) If Tag Check Override, then all accesses are Unchecked,
13301 * 3) If Tag Check Fail == 0, then Checked access have no effect,
13302 * 4) If no Allocation Tag Access, then all accesses are Unchecked.
13304 if (allocation_tag_access_enabled(env, el, sctlr)) {
13305 DP_TBFLAG_A64(flags, ATA, 1);
13306 if (tbid
13307 && !(env->pstate & PSTATE_TCO)
13308 && (sctlr & (el == 0 ? SCTLR_TCF0 : SCTLR_TCF))) {
13309 DP_TBFLAG_A64(flags, MTE_ACTIVE, 1);
13312 /* And again for unprivileged accesses, if required. */
13313 if (EX_TBFLAG_A64(flags, UNPRIV)
13314 && tbid
13315 && !(env->pstate & PSTATE_TCO)
13316 && (sctlr & SCTLR_TCF0)
13317 && allocation_tag_access_enabled(env, 0, sctlr)) {
13318 DP_TBFLAG_A64(flags, MTE0_ACTIVE, 1);
13320 /* Cache TCMA as well as TBI. */
13321 DP_TBFLAG_A64(flags, TCMA, aa64_va_parameter_tcma(tcr, mmu_idx));
13324 return rebuild_hflags_common(env, fp_el, mmu_idx, flags);
13327 static CPUARMTBFlags rebuild_hflags_internal(CPUARMState *env)
13329 int el = arm_current_el(env);
13330 int fp_el = fp_exception_el(env, el);
13331 ARMMMUIdx mmu_idx = arm_mmu_idx_el(env, el);
13333 if (is_a64(env)) {
13334 return rebuild_hflags_a64(env, el, fp_el, mmu_idx);
13335 } else if (arm_feature(env, ARM_FEATURE_M)) {
13336 return rebuild_hflags_m32(env, fp_el, mmu_idx);
13337 } else {
13338 return rebuild_hflags_a32(env, fp_el, mmu_idx);
13342 void arm_rebuild_hflags(CPUARMState *env)
13344 env->hflags = rebuild_hflags_internal(env);
13348 * If we have triggered a EL state change we can't rely on the
13349 * translator having passed it to us, we need to recompute.
13351 void HELPER(rebuild_hflags_m32_newel)(CPUARMState *env)
13353 int el = arm_current_el(env);
13354 int fp_el = fp_exception_el(env, el);
13355 ARMMMUIdx mmu_idx = arm_mmu_idx_el(env, el);
13357 env->hflags = rebuild_hflags_m32(env, fp_el, mmu_idx);
13360 void HELPER(rebuild_hflags_m32)(CPUARMState *env, int el)
13362 int fp_el = fp_exception_el(env, el);
13363 ARMMMUIdx mmu_idx = arm_mmu_idx_el(env, el);
13365 env->hflags = rebuild_hflags_m32(env, fp_el, mmu_idx);
13369 * If we have triggered a EL state change we can't rely on the
13370 * translator having passed it to us, we need to recompute.
13372 void HELPER(rebuild_hflags_a32_newel)(CPUARMState *env)
13374 int el = arm_current_el(env);
13375 int fp_el = fp_exception_el(env, el);
13376 ARMMMUIdx mmu_idx = arm_mmu_idx_el(env, el);
13377 env->hflags = rebuild_hflags_a32(env, fp_el, mmu_idx);
13380 void HELPER(rebuild_hflags_a32)(CPUARMState *env, int el)
13382 int fp_el = fp_exception_el(env, el);
13383 ARMMMUIdx mmu_idx = arm_mmu_idx_el(env, el);
13385 env->hflags = rebuild_hflags_a32(env, fp_el, mmu_idx);
13388 void HELPER(rebuild_hflags_a64)(CPUARMState *env, int el)
13390 int fp_el = fp_exception_el(env, el);
13391 ARMMMUIdx mmu_idx = arm_mmu_idx_el(env, el);
13393 env->hflags = rebuild_hflags_a64(env, el, fp_el, mmu_idx);
13396 static inline void assert_hflags_rebuild_correctly(CPUARMState *env)
13398 #ifdef CONFIG_DEBUG_TCG
13399 CPUARMTBFlags c = env->hflags;
13400 CPUARMTBFlags r = rebuild_hflags_internal(env);
13402 if (unlikely(c.flags != r.flags || c.flags2 != r.flags2)) {
13403 fprintf(stderr, "TCG hflags mismatch "
13404 "(current:(0x%08x,0x" TARGET_FMT_lx ")"
13405 " rebuilt:(0x%08x,0x" TARGET_FMT_lx ")\n",
13406 c.flags, c.flags2, r.flags, r.flags2);
13407 abort();
13409 #endif
13412 static bool mve_no_pred(CPUARMState *env)
13415 * Return true if there is definitely no predication of MVE
13416 * instructions by VPR or LTPSIZE. (Returning false even if there
13417 * isn't any predication is OK; generated code will just be
13418 * a little worse.)
13419 * If the CPU does not implement MVE then this TB flag is always 0.
13421 * NOTE: if you change this logic, the "recalculate s->mve_no_pred"
13422 * logic in gen_update_fp_context() needs to be updated to match.
13424 * We do not include the effect of the ECI bits here -- they are
13425 * tracked in other TB flags. This simplifies the logic for
13426 * "when did we emit code that changes the MVE_NO_PRED TB flag
13427 * and thus need to end the TB?".
13429 if (cpu_isar_feature(aa32_mve, env_archcpu(env))) {
13430 return false;
13432 if (env->v7m.vpr) {
13433 return false;
13435 if (env->v7m.ltpsize < 4) {
13436 return false;
13438 return true;
13441 void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc,
13442 target_ulong *cs_base, uint32_t *pflags)
13444 CPUARMTBFlags flags;
13446 assert_hflags_rebuild_correctly(env);
13447 flags = env->hflags;
13449 if (EX_TBFLAG_ANY(flags, AARCH64_STATE)) {
13450 *pc = env->pc;
13451 if (cpu_isar_feature(aa64_bti, env_archcpu(env))) {
13452 DP_TBFLAG_A64(flags, BTYPE, env->btype);
13454 } else {
13455 *pc = env->regs[15];
13457 if (arm_feature(env, ARM_FEATURE_M)) {
13458 if (arm_feature(env, ARM_FEATURE_M_SECURITY) &&
13459 FIELD_EX32(env->v7m.fpccr[M_REG_S], V7M_FPCCR, S)
13460 != env->v7m.secure) {
13461 DP_TBFLAG_M32(flags, FPCCR_S_WRONG, 1);
13464 if ((env->v7m.fpccr[env->v7m.secure] & R_V7M_FPCCR_ASPEN_MASK) &&
13465 (!(env->v7m.control[M_REG_S] & R_V7M_CONTROL_FPCA_MASK) ||
13466 (env->v7m.secure &&
13467 !(env->v7m.control[M_REG_S] & R_V7M_CONTROL_SFPA_MASK)))) {
13469 * ASPEN is set, but FPCA/SFPA indicate that there is no
13470 * active FP context; we must create a new FP context before
13471 * executing any FP insn.
13473 DP_TBFLAG_M32(flags, NEW_FP_CTXT_NEEDED, 1);
13476 bool is_secure = env->v7m.fpccr[M_REG_S] & R_V7M_FPCCR_S_MASK;
13477 if (env->v7m.fpccr[is_secure] & R_V7M_FPCCR_LSPACT_MASK) {
13478 DP_TBFLAG_M32(flags, LSPACT, 1);
13481 if (mve_no_pred(env)) {
13482 DP_TBFLAG_M32(flags, MVE_NO_PRED, 1);
13484 } else {
13486 * Note that XSCALE_CPAR shares bits with VECSTRIDE.
13487 * Note that VECLEN+VECSTRIDE are RES0 for M-profile.
13489 if (arm_feature(env, ARM_FEATURE_XSCALE)) {
13490 DP_TBFLAG_A32(flags, XSCALE_CPAR, env->cp15.c15_cpar);
13491 } else {
13492 DP_TBFLAG_A32(flags, VECLEN, env->vfp.vec_len);
13493 DP_TBFLAG_A32(flags, VECSTRIDE, env->vfp.vec_stride);
13495 if (env->vfp.xregs[ARM_VFP_FPEXC] & (1 << 30)) {
13496 DP_TBFLAG_A32(flags, VFPEN, 1);
13500 DP_TBFLAG_AM32(flags, THUMB, env->thumb);
13501 DP_TBFLAG_AM32(flags, CONDEXEC, env->condexec_bits);
13505 * The SS_ACTIVE and PSTATE_SS bits correspond to the state machine
13506 * states defined in the ARM ARM for software singlestep:
13507 * SS_ACTIVE PSTATE.SS State
13508 * 0 x Inactive (the TB flag for SS is always 0)
13509 * 1 0 Active-pending
13510 * 1 1 Active-not-pending
13511 * SS_ACTIVE is set in hflags; PSTATE__SS is computed every TB.
13513 if (EX_TBFLAG_ANY(flags, SS_ACTIVE) && (env->pstate & PSTATE_SS)) {
13514 DP_TBFLAG_ANY(flags, PSTATE__SS, 1);
13517 *pflags = flags.flags;
13518 *cs_base = flags.flags2;
13521 #ifdef TARGET_AARCH64
13523 * The manual says that when SVE is enabled and VQ is widened the
13524 * implementation is allowed to zero the previously inaccessible
13525 * portion of the registers. The corollary to that is that when
13526 * SVE is enabled and VQ is narrowed we are also allowed to zero
13527 * the now inaccessible portion of the registers.
13529 * The intent of this is that no predicate bit beyond VQ is ever set.
13530 * Which means that some operations on predicate registers themselves
13531 * may operate on full uint64_t or even unrolled across the maximum
13532 * uint64_t[4]. Performing 4 bits of host arithmetic unconditionally
13533 * may well be cheaper than conditionals to restrict the operation
13534 * to the relevant portion of a uint16_t[16].
13536 void aarch64_sve_narrow_vq(CPUARMState *env, unsigned vq)
13538 int i, j;
13539 uint64_t pmask;
13541 assert(vq >= 1 && vq <= ARM_MAX_VQ);
13542 assert(vq <= env_archcpu(env)->sve_max_vq);
13544 /* Zap the high bits of the zregs. */
13545 for (i = 0; i < 32; i++) {
13546 memset(&env->vfp.zregs[i].d[2 * vq], 0, 16 * (ARM_MAX_VQ - vq));
13549 /* Zap the high bits of the pregs and ffr. */
13550 pmask = 0;
13551 if (vq & 3) {
13552 pmask = ~(-1ULL << (16 * (vq & 3)));
13554 for (j = vq / 4; j < ARM_MAX_VQ / 4; j++) {
13555 for (i = 0; i < 17; ++i) {
13556 env->vfp.pregs[i].p[j] &= pmask;
13558 pmask = 0;
13563 * Notice a change in SVE vector size when changing EL.
13565 void aarch64_sve_change_el(CPUARMState *env, int old_el,
13566 int new_el, bool el0_a64)
13568 ARMCPU *cpu = env_archcpu(env);
13569 int old_len, new_len;
13570 bool old_a64, new_a64;
13572 /* Nothing to do if no SVE. */
13573 if (!cpu_isar_feature(aa64_sve, cpu)) {
13574 return;
13577 /* Nothing to do if FP is disabled in either EL. */
13578 if (fp_exception_el(env, old_el) || fp_exception_el(env, new_el)) {
13579 return;
13583 * DDI0584A.d sec 3.2: "If SVE instructions are disabled or trapped
13584 * at ELx, or not available because the EL is in AArch32 state, then
13585 * for all purposes other than a direct read, the ZCR_ELx.LEN field
13586 * has an effective value of 0".
13588 * Consider EL2 (aa64, vq=4) -> EL0 (aa32) -> EL1 (aa64, vq=0).
13589 * If we ignore aa32 state, we would fail to see the vq4->vq0 transition
13590 * from EL2->EL1. Thus we go ahead and narrow when entering aa32 so that
13591 * we already have the correct register contents when encountering the
13592 * vq0->vq0 transition between EL0->EL1.
13594 old_a64 = old_el ? arm_el_is_aa64(env, old_el) : el0_a64;
13595 old_len = (old_a64 && !sve_exception_el(env, old_el)
13596 ? sve_zcr_len_for_el(env, old_el) : 0);
13597 new_a64 = new_el ? arm_el_is_aa64(env, new_el) : el0_a64;
13598 new_len = (new_a64 && !sve_exception_el(env, new_el)
13599 ? sve_zcr_len_for_el(env, new_el) : 0);
13601 /* When changing vector length, clear inaccessible state. */
13602 if (new_len < old_len) {
13603 aarch64_sve_narrow_vq(env, new_len + 1);
13606 #endif