Update OpenBIOS images for Sparc32 and Sparc64
[qemu.git] / target-i386 / exec.h
blobdd9bce4eedd79dd05e1aaaa1b78b9c1c8a958cc5
1 /*
2 * i386 execution defines
4 * Copyright (c) 2003 Fabrice Bellard
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
16 * You should have received a copy of the GNU Lesser General Public
17 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
19 #include "config.h"
20 #include "dyngen-exec.h"
22 /* XXX: factorize this mess */
23 #ifdef TARGET_X86_64
24 #define TARGET_LONG_BITS 64
25 #else
26 #define TARGET_LONG_BITS 32
27 #endif
29 #include "cpu-defs.h"
31 register struct CPUX86State *env asm(AREG0);
33 #include "qemu-common.h"
34 #include "qemu-log.h"
36 #include "cpu.h"
38 /* op_helper.c */
39 void QEMU_NORETURN raise_exception_err(int exception_index, int error_code);
40 void QEMU_NORETURN raise_exception(int exception_index);
41 void QEMU_NORETURN raise_exception_env(int exception_index, CPUState *nenv);
43 /* n must be a constant to be efficient */
44 static inline target_long lshift(target_long x, int n)
46 if (n >= 0)
47 return x << n;
48 else
49 return x >> (-n);
52 #include "helper.h"
54 #if !defined(CONFIG_USER_ONLY)
56 #include "softmmu_exec.h"
58 #endif /* !defined(CONFIG_USER_ONLY) */
60 #define RC_MASK 0xc00
61 #define RC_NEAR 0x000
62 #define RC_DOWN 0x400
63 #define RC_UP 0x800
64 #define RC_CHOP 0xc00
66 #define MAXTAN 9223372036854775808.0
68 /* the following deal with x86 long double-precision numbers */
69 #define MAXEXPD 0x7fff
70 #define EXPBIAS 16383
71 #define EXPD(fp) (fp.l.upper & 0x7fff)
72 #define SIGND(fp) ((fp.l.upper) & 0x8000)
73 #define MANTD(fp) (fp.l.lower)
74 #define BIASEXPONENT(fp) fp.l.upper = (fp.l.upper & ~(0x7fff)) | EXPBIAS
76 static inline void fpush(void)
78 env->fpstt = (env->fpstt - 1) & 7;
79 env->fptags[env->fpstt] = 0; /* validate stack entry */
82 static inline void fpop(void)
84 env->fptags[env->fpstt] = 1; /* invvalidate stack entry */
85 env->fpstt = (env->fpstt + 1) & 7;
88 static inline floatx80 helper_fldt(target_ulong ptr)
90 CPU_LDoubleU temp;
92 temp.l.lower = ldq(ptr);
93 temp.l.upper = lduw(ptr + 8);
94 return temp.d;
97 static inline void helper_fstt(floatx80 f, target_ulong ptr)
99 CPU_LDoubleU temp;
101 temp.d = f;
102 stq(ptr, temp.l.lower);
103 stw(ptr + 8, temp.l.upper);
106 #define FPUS_IE (1 << 0)
107 #define FPUS_DE (1 << 1)
108 #define FPUS_ZE (1 << 2)
109 #define FPUS_OE (1 << 3)
110 #define FPUS_UE (1 << 4)
111 #define FPUS_PE (1 << 5)
112 #define FPUS_SF (1 << 6)
113 #define FPUS_SE (1 << 7)
114 #define FPUS_B (1 << 15)
116 #define FPUC_EM 0x3f
118 static inline uint32_t compute_eflags(void)
120 return env->eflags | helper_cc_compute_all(CC_OP) | (DF & DF_MASK);
123 /* NOTE: CC_OP must be modified manually to CC_OP_EFLAGS */
124 static inline void load_eflags(int eflags, int update_mask)
126 CC_SRC = eflags & (CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
127 DF = 1 - (2 * ((eflags >> 10) & 1));
128 env->eflags = (env->eflags & ~update_mask) |
129 (eflags & update_mask) | 0x2;
132 /* load efer and update the corresponding hflags. XXX: do consistency
133 checks with cpuid bits ? */
134 static inline void cpu_load_efer(CPUState *env, uint64_t val)
136 env->efer = val;
137 env->hflags &= ~(HF_LMA_MASK | HF_SVME_MASK);
138 if (env->efer & MSR_EFER_LMA)
139 env->hflags |= HF_LMA_MASK;
140 if (env->efer & MSR_EFER_SVME)
141 env->hflags |= HF_SVME_MASK;