configure: disable Archipelago by default and warn about libxseg GPLv3 license
[qemu.git] / target-i386 / cpu.h
blob4ee12ca2e92d1d66e8df7d869a2b197742ba7b78
1 /*
2 * i386 virtual CPU header
4 * Copyright (c) 2003 Fabrice Bellard
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
16 * You should have received a copy of the GNU Lesser General Public
17 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
19 #ifndef CPU_I386_H
20 #define CPU_I386_H
22 #include "config.h"
23 #include "qemu-common.h"
25 #ifdef TARGET_X86_64
26 #define TARGET_LONG_BITS 64
27 #else
28 #define TARGET_LONG_BITS 32
29 #endif
31 /* Maximum instruction code size */
32 #define TARGET_MAX_INSN_SIZE 16
34 /* support for self modifying code even if the modified instruction is
35 close to the modifying instruction */
36 #define TARGET_HAS_PRECISE_SMC
38 #ifdef TARGET_X86_64
39 #define ELF_MACHINE EM_X86_64
40 #define ELF_MACHINE_UNAME "x86_64"
41 #else
42 #define ELF_MACHINE EM_386
43 #define ELF_MACHINE_UNAME "i686"
44 #endif
46 #define CPUArchState struct CPUX86State
48 #include "exec/cpu-defs.h"
50 #include "fpu/softfloat.h"
52 #define R_EAX 0
53 #define R_ECX 1
54 #define R_EDX 2
55 #define R_EBX 3
56 #define R_ESP 4
57 #define R_EBP 5
58 #define R_ESI 6
59 #define R_EDI 7
61 #define R_AL 0
62 #define R_CL 1
63 #define R_DL 2
64 #define R_BL 3
65 #define R_AH 4
66 #define R_CH 5
67 #define R_DH 6
68 #define R_BH 7
70 #define R_ES 0
71 #define R_CS 1
72 #define R_SS 2
73 #define R_DS 3
74 #define R_FS 4
75 #define R_GS 5
77 /* segment descriptor fields */
78 #define DESC_G_MASK (1 << 23)
79 #define DESC_B_SHIFT 22
80 #define DESC_B_MASK (1 << DESC_B_SHIFT)
81 #define DESC_L_SHIFT 21 /* x86_64 only : 64 bit code segment */
82 #define DESC_L_MASK (1 << DESC_L_SHIFT)
83 #define DESC_AVL_MASK (1 << 20)
84 #define DESC_P_MASK (1 << 15)
85 #define DESC_DPL_SHIFT 13
86 #define DESC_DPL_MASK (3 << DESC_DPL_SHIFT)
87 #define DESC_S_MASK (1 << 12)
88 #define DESC_TYPE_SHIFT 8
89 #define DESC_TYPE_MASK (15 << DESC_TYPE_SHIFT)
90 #define DESC_A_MASK (1 << 8)
92 #define DESC_CS_MASK (1 << 11) /* 1=code segment 0=data segment */
93 #define DESC_C_MASK (1 << 10) /* code: conforming */
94 #define DESC_R_MASK (1 << 9) /* code: readable */
96 #define DESC_E_MASK (1 << 10) /* data: expansion direction */
97 #define DESC_W_MASK (1 << 9) /* data: writable */
99 #define DESC_TSS_BUSY_MASK (1 << 9)
101 /* eflags masks */
102 #define CC_C 0x0001
103 #define CC_P 0x0004
104 #define CC_A 0x0010
105 #define CC_Z 0x0040
106 #define CC_S 0x0080
107 #define CC_O 0x0800
109 #define TF_SHIFT 8
110 #define IOPL_SHIFT 12
111 #define VM_SHIFT 17
113 #define TF_MASK 0x00000100
114 #define IF_MASK 0x00000200
115 #define DF_MASK 0x00000400
116 #define IOPL_MASK 0x00003000
117 #define NT_MASK 0x00004000
118 #define RF_MASK 0x00010000
119 #define VM_MASK 0x00020000
120 #define AC_MASK 0x00040000
121 #define VIF_MASK 0x00080000
122 #define VIP_MASK 0x00100000
123 #define ID_MASK 0x00200000
125 /* hidden flags - used internally by qemu to represent additional cpu
126 states. Only the INHIBIT_IRQ, SMM and SVMI are not redundant. We
127 avoid using the IOPL_MASK, TF_MASK, VM_MASK and AC_MASK bit
128 positions to ease oring with eflags. */
129 /* current cpl */
130 #define HF_CPL_SHIFT 0
131 /* true if soft mmu is being used */
132 #define HF_SOFTMMU_SHIFT 2
133 /* true if hardware interrupts must be disabled for next instruction */
134 #define HF_INHIBIT_IRQ_SHIFT 3
135 /* 16 or 32 segments */
136 #define HF_CS32_SHIFT 4
137 #define HF_SS32_SHIFT 5
138 /* zero base for DS, ES and SS : can be '0' only in 32 bit CS segment */
139 #define HF_ADDSEG_SHIFT 6
140 /* copy of CR0.PE (protected mode) */
141 #define HF_PE_SHIFT 7
142 #define HF_TF_SHIFT 8 /* must be same as eflags */
143 #define HF_MP_SHIFT 9 /* the order must be MP, EM, TS */
144 #define HF_EM_SHIFT 10
145 #define HF_TS_SHIFT 11
146 #define HF_IOPL_SHIFT 12 /* must be same as eflags */
147 #define HF_LMA_SHIFT 14 /* only used on x86_64: long mode active */
148 #define HF_CS64_SHIFT 15 /* only used on x86_64: 64 bit code segment */
149 #define HF_RF_SHIFT 16 /* must be same as eflags */
150 #define HF_VM_SHIFT 17 /* must be same as eflags */
151 #define HF_AC_SHIFT 18 /* must be same as eflags */
152 #define HF_SMM_SHIFT 19 /* CPU in SMM mode */
153 #define HF_SVME_SHIFT 20 /* SVME enabled (copy of EFER.SVME) */
154 #define HF_SVMI_SHIFT 21 /* SVM intercepts are active */
155 #define HF_OSFXSR_SHIFT 22 /* CR4.OSFXSR */
156 #define HF_SMAP_SHIFT 23 /* CR4.SMAP */
158 #define HF_CPL_MASK (3 << HF_CPL_SHIFT)
159 #define HF_SOFTMMU_MASK (1 << HF_SOFTMMU_SHIFT)
160 #define HF_INHIBIT_IRQ_MASK (1 << HF_INHIBIT_IRQ_SHIFT)
161 #define HF_CS32_MASK (1 << HF_CS32_SHIFT)
162 #define HF_SS32_MASK (1 << HF_SS32_SHIFT)
163 #define HF_ADDSEG_MASK (1 << HF_ADDSEG_SHIFT)
164 #define HF_PE_MASK (1 << HF_PE_SHIFT)
165 #define HF_TF_MASK (1 << HF_TF_SHIFT)
166 #define HF_MP_MASK (1 << HF_MP_SHIFT)
167 #define HF_EM_MASK (1 << HF_EM_SHIFT)
168 #define HF_TS_MASK (1 << HF_TS_SHIFT)
169 #define HF_IOPL_MASK (3 << HF_IOPL_SHIFT)
170 #define HF_LMA_MASK (1 << HF_LMA_SHIFT)
171 #define HF_CS64_MASK (1 << HF_CS64_SHIFT)
172 #define HF_RF_MASK (1 << HF_RF_SHIFT)
173 #define HF_VM_MASK (1 << HF_VM_SHIFT)
174 #define HF_AC_MASK (1 << HF_AC_SHIFT)
175 #define HF_SMM_MASK (1 << HF_SMM_SHIFT)
176 #define HF_SVME_MASK (1 << HF_SVME_SHIFT)
177 #define HF_SVMI_MASK (1 << HF_SVMI_SHIFT)
178 #define HF_OSFXSR_MASK (1 << HF_OSFXSR_SHIFT)
179 #define HF_SMAP_MASK (1 << HF_SMAP_SHIFT)
181 /* hflags2 */
183 #define HF2_GIF_SHIFT 0 /* if set CPU takes interrupts */
184 #define HF2_HIF_SHIFT 1 /* value of IF_MASK when entering SVM */
185 #define HF2_NMI_SHIFT 2 /* CPU serving NMI */
186 #define HF2_VINTR_SHIFT 3 /* value of V_INTR_MASKING bit */
188 #define HF2_GIF_MASK (1 << HF2_GIF_SHIFT)
189 #define HF2_HIF_MASK (1 << HF2_HIF_SHIFT)
190 #define HF2_NMI_MASK (1 << HF2_NMI_SHIFT)
191 #define HF2_VINTR_MASK (1 << HF2_VINTR_SHIFT)
193 #define CR0_PE_SHIFT 0
194 #define CR0_MP_SHIFT 1
196 #define CR0_PE_MASK (1U << 0)
197 #define CR0_MP_MASK (1U << 1)
198 #define CR0_EM_MASK (1U << 2)
199 #define CR0_TS_MASK (1U << 3)
200 #define CR0_ET_MASK (1U << 4)
201 #define CR0_NE_MASK (1U << 5)
202 #define CR0_WP_MASK (1U << 16)
203 #define CR0_AM_MASK (1U << 18)
204 #define CR0_PG_MASK (1U << 31)
206 #define CR4_VME_MASK (1U << 0)
207 #define CR4_PVI_MASK (1U << 1)
208 #define CR4_TSD_MASK (1U << 2)
209 #define CR4_DE_MASK (1U << 3)
210 #define CR4_PSE_MASK (1U << 4)
211 #define CR4_PAE_MASK (1U << 5)
212 #define CR4_MCE_MASK (1U << 6)
213 #define CR4_PGE_MASK (1U << 7)
214 #define CR4_PCE_MASK (1U << 8)
215 #define CR4_OSFXSR_SHIFT 9
216 #define CR4_OSFXSR_MASK (1U << CR4_OSFXSR_SHIFT)
217 #define CR4_OSXMMEXCPT_MASK (1U << 10)
218 #define CR4_VMXE_MASK (1U << 13)
219 #define CR4_SMXE_MASK (1U << 14)
220 #define CR4_FSGSBASE_MASK (1U << 16)
221 #define CR4_PCIDE_MASK (1U << 17)
222 #define CR4_OSXSAVE_MASK (1U << 18)
223 #define CR4_SMEP_MASK (1U << 20)
224 #define CR4_SMAP_MASK (1U << 21)
226 #define DR6_BD (1 << 13)
227 #define DR6_BS (1 << 14)
228 #define DR6_BT (1 << 15)
229 #define DR6_FIXED_1 0xffff0ff0
231 #define DR7_GD (1 << 13)
232 #define DR7_TYPE_SHIFT 16
233 #define DR7_LEN_SHIFT 18
234 #define DR7_FIXED_1 0x00000400
235 #define DR7_LOCAL_BP_MASK 0x55
236 #define DR7_MAX_BP 4
237 #define DR7_TYPE_BP_INST 0x0
238 #define DR7_TYPE_DATA_WR 0x1
239 #define DR7_TYPE_IO_RW 0x2
240 #define DR7_TYPE_DATA_RW 0x3
242 #define PG_PRESENT_BIT 0
243 #define PG_RW_BIT 1
244 #define PG_USER_BIT 2
245 #define PG_PWT_BIT 3
246 #define PG_PCD_BIT 4
247 #define PG_ACCESSED_BIT 5
248 #define PG_DIRTY_BIT 6
249 #define PG_PSE_BIT 7
250 #define PG_GLOBAL_BIT 8
251 #define PG_PSE_PAT_BIT 12
252 #define PG_NX_BIT 63
254 #define PG_PRESENT_MASK (1 << PG_PRESENT_BIT)
255 #define PG_RW_MASK (1 << PG_RW_BIT)
256 #define PG_USER_MASK (1 << PG_USER_BIT)
257 #define PG_PWT_MASK (1 << PG_PWT_BIT)
258 #define PG_PCD_MASK (1 << PG_PCD_BIT)
259 #define PG_ACCESSED_MASK (1 << PG_ACCESSED_BIT)
260 #define PG_DIRTY_MASK (1 << PG_DIRTY_BIT)
261 #define PG_PSE_MASK (1 << PG_PSE_BIT)
262 #define PG_GLOBAL_MASK (1 << PG_GLOBAL_BIT)
263 #define PG_PSE_PAT_MASK (1 << PG_PSE_PAT_BIT)
264 #define PG_ADDRESS_MASK 0x000ffffffffff000LL
265 #define PG_HI_RSVD_MASK (PG_ADDRESS_MASK & ~PHYS_ADDR_MASK)
266 #define PG_HI_USER_MASK 0x7ff0000000000000LL
267 #define PG_NX_MASK (1LL << PG_NX_BIT)
269 #define PG_ERROR_W_BIT 1
271 #define PG_ERROR_P_MASK 0x01
272 #define PG_ERROR_W_MASK (1 << PG_ERROR_W_BIT)
273 #define PG_ERROR_U_MASK 0x04
274 #define PG_ERROR_RSVD_MASK 0x08
275 #define PG_ERROR_I_D_MASK 0x10
277 #define MCG_CTL_P (1ULL<<8) /* MCG_CAP register available */
278 #define MCG_SER_P (1ULL<<24) /* MCA recovery/new status bits */
280 #define MCE_CAP_DEF (MCG_CTL_P|MCG_SER_P)
281 #define MCE_BANKS_DEF 10
283 #define MCG_STATUS_RIPV (1ULL<<0) /* restart ip valid */
284 #define MCG_STATUS_EIPV (1ULL<<1) /* ip points to correct instruction */
285 #define MCG_STATUS_MCIP (1ULL<<2) /* machine check in progress */
287 #define MCI_STATUS_VAL (1ULL<<63) /* valid error */
288 #define MCI_STATUS_OVER (1ULL<<62) /* previous errors lost */
289 #define MCI_STATUS_UC (1ULL<<61) /* uncorrected error */
290 #define MCI_STATUS_EN (1ULL<<60) /* error enabled */
291 #define MCI_STATUS_MISCV (1ULL<<59) /* misc error reg. valid */
292 #define MCI_STATUS_ADDRV (1ULL<<58) /* addr reg. valid */
293 #define MCI_STATUS_PCC (1ULL<<57) /* processor context corrupt */
294 #define MCI_STATUS_S (1ULL<<56) /* Signaled machine check */
295 #define MCI_STATUS_AR (1ULL<<55) /* Action required */
297 /* MISC register defines */
298 #define MCM_ADDR_SEGOFF 0 /* segment offset */
299 #define MCM_ADDR_LINEAR 1 /* linear address */
300 #define MCM_ADDR_PHYS 2 /* physical address */
301 #define MCM_ADDR_MEM 3 /* memory address */
302 #define MCM_ADDR_GENERIC 7 /* generic */
304 #define MSR_IA32_TSC 0x10
305 #define MSR_IA32_APICBASE 0x1b
306 #define MSR_IA32_APICBASE_BSP (1<<8)
307 #define MSR_IA32_APICBASE_ENABLE (1<<11)
308 #define MSR_IA32_APICBASE_BASE (0xfffff<<12)
309 #define MSR_IA32_FEATURE_CONTROL 0x0000003a
310 #define MSR_TSC_ADJUST 0x0000003b
311 #define MSR_IA32_TSCDEADLINE 0x6e0
313 #define MSR_P6_PERFCTR0 0xc1
315 #define MSR_MTRRcap 0xfe
316 #define MSR_MTRRcap_VCNT 8
317 #define MSR_MTRRcap_FIXRANGE_SUPPORT (1 << 8)
318 #define MSR_MTRRcap_WC_SUPPORTED (1 << 10)
320 #define MSR_IA32_SYSENTER_CS 0x174
321 #define MSR_IA32_SYSENTER_ESP 0x175
322 #define MSR_IA32_SYSENTER_EIP 0x176
324 #define MSR_MCG_CAP 0x179
325 #define MSR_MCG_STATUS 0x17a
326 #define MSR_MCG_CTL 0x17b
328 #define MSR_P6_EVNTSEL0 0x186
330 #define MSR_IA32_PERF_STATUS 0x198
332 #define MSR_IA32_MISC_ENABLE 0x1a0
333 /* Indicates good rep/movs microcode on some processors: */
334 #define MSR_IA32_MISC_ENABLE_DEFAULT 1
336 #define MSR_MTRRphysBase(reg) (0x200 + 2 * (reg))
337 #define MSR_MTRRphysMask(reg) (0x200 + 2 * (reg) + 1)
339 #define MSR_MTRRphysIndex(addr) ((((addr) & ~1u) - 0x200) / 2)
341 #define MSR_MTRRfix64K_00000 0x250
342 #define MSR_MTRRfix16K_80000 0x258
343 #define MSR_MTRRfix16K_A0000 0x259
344 #define MSR_MTRRfix4K_C0000 0x268
345 #define MSR_MTRRfix4K_C8000 0x269
346 #define MSR_MTRRfix4K_D0000 0x26a
347 #define MSR_MTRRfix4K_D8000 0x26b
348 #define MSR_MTRRfix4K_E0000 0x26c
349 #define MSR_MTRRfix4K_E8000 0x26d
350 #define MSR_MTRRfix4K_F0000 0x26e
351 #define MSR_MTRRfix4K_F8000 0x26f
353 #define MSR_PAT 0x277
355 #define MSR_MTRRdefType 0x2ff
357 #define MSR_CORE_PERF_FIXED_CTR0 0x309
358 #define MSR_CORE_PERF_FIXED_CTR1 0x30a
359 #define MSR_CORE_PERF_FIXED_CTR2 0x30b
360 #define MSR_CORE_PERF_FIXED_CTR_CTRL 0x38d
361 #define MSR_CORE_PERF_GLOBAL_STATUS 0x38e
362 #define MSR_CORE_PERF_GLOBAL_CTRL 0x38f
363 #define MSR_CORE_PERF_GLOBAL_OVF_CTRL 0x390
365 #define MSR_MC0_CTL 0x400
366 #define MSR_MC0_STATUS 0x401
367 #define MSR_MC0_ADDR 0x402
368 #define MSR_MC0_MISC 0x403
370 #define MSR_EFER 0xc0000080
372 #define MSR_EFER_SCE (1 << 0)
373 #define MSR_EFER_LME (1 << 8)
374 #define MSR_EFER_LMA (1 << 10)
375 #define MSR_EFER_NXE (1 << 11)
376 #define MSR_EFER_SVME (1 << 12)
377 #define MSR_EFER_FFXSR (1 << 14)
379 #define MSR_STAR 0xc0000081
380 #define MSR_LSTAR 0xc0000082
381 #define MSR_CSTAR 0xc0000083
382 #define MSR_FMASK 0xc0000084
383 #define MSR_FSBASE 0xc0000100
384 #define MSR_GSBASE 0xc0000101
385 #define MSR_KERNELGSBASE 0xc0000102
386 #define MSR_TSC_AUX 0xc0000103
388 #define MSR_VM_HSAVE_PA 0xc0010117
390 #define MSR_IA32_BNDCFGS 0x00000d90
391 #define MSR_IA32_XSS 0x00000da0
393 #define XSTATE_FP (1ULL << 0)
394 #define XSTATE_SSE (1ULL << 1)
395 #define XSTATE_YMM (1ULL << 2)
396 #define XSTATE_BNDREGS (1ULL << 3)
397 #define XSTATE_BNDCSR (1ULL << 4)
398 #define XSTATE_OPMASK (1ULL << 5)
399 #define XSTATE_ZMM_Hi256 (1ULL << 6)
400 #define XSTATE_Hi16_ZMM (1ULL << 7)
403 /* CPUID feature words */
404 typedef enum FeatureWord {
405 FEAT_1_EDX, /* CPUID[1].EDX */
406 FEAT_1_ECX, /* CPUID[1].ECX */
407 FEAT_7_0_EBX, /* CPUID[EAX=7,ECX=0].EBX */
408 FEAT_8000_0001_EDX, /* CPUID[8000_0001].EDX */
409 FEAT_8000_0001_ECX, /* CPUID[8000_0001].ECX */
410 FEAT_8000_0007_EDX, /* CPUID[8000_0007].EDX */
411 FEAT_C000_0001_EDX, /* CPUID[C000_0001].EDX */
412 FEAT_KVM, /* CPUID[4000_0001].EAX (KVM_CPUID_FEATURES) */
413 FEAT_SVM, /* CPUID[8000_000A].EDX */
414 FEAT_XSAVE, /* CPUID[EAX=0xd,ECX=1].EAX */
415 FEATURE_WORDS,
416 } FeatureWord;
418 typedef uint32_t FeatureWordArray[FEATURE_WORDS];
420 /* cpuid_features bits */
421 #define CPUID_FP87 (1U << 0)
422 #define CPUID_VME (1U << 1)
423 #define CPUID_DE (1U << 2)
424 #define CPUID_PSE (1U << 3)
425 #define CPUID_TSC (1U << 4)
426 #define CPUID_MSR (1U << 5)
427 #define CPUID_PAE (1U << 6)
428 #define CPUID_MCE (1U << 7)
429 #define CPUID_CX8 (1U << 8)
430 #define CPUID_APIC (1U << 9)
431 #define CPUID_SEP (1U << 11) /* sysenter/sysexit */
432 #define CPUID_MTRR (1U << 12)
433 #define CPUID_PGE (1U << 13)
434 #define CPUID_MCA (1U << 14)
435 #define CPUID_CMOV (1U << 15)
436 #define CPUID_PAT (1U << 16)
437 #define CPUID_PSE36 (1U << 17)
438 #define CPUID_PN (1U << 18)
439 #define CPUID_CLFLUSH (1U << 19)
440 #define CPUID_DTS (1U << 21)
441 #define CPUID_ACPI (1U << 22)
442 #define CPUID_MMX (1U << 23)
443 #define CPUID_FXSR (1U << 24)
444 #define CPUID_SSE (1U << 25)
445 #define CPUID_SSE2 (1U << 26)
446 #define CPUID_SS (1U << 27)
447 #define CPUID_HT (1U << 28)
448 #define CPUID_TM (1U << 29)
449 #define CPUID_IA64 (1U << 30)
450 #define CPUID_PBE (1U << 31)
452 #define CPUID_EXT_SSE3 (1U << 0)
453 #define CPUID_EXT_PCLMULQDQ (1U << 1)
454 #define CPUID_EXT_DTES64 (1U << 2)
455 #define CPUID_EXT_MONITOR (1U << 3)
456 #define CPUID_EXT_DSCPL (1U << 4)
457 #define CPUID_EXT_VMX (1U << 5)
458 #define CPUID_EXT_SMX (1U << 6)
459 #define CPUID_EXT_EST (1U << 7)
460 #define CPUID_EXT_TM2 (1U << 8)
461 #define CPUID_EXT_SSSE3 (1U << 9)
462 #define CPUID_EXT_CID (1U << 10)
463 #define CPUID_EXT_FMA (1U << 12)
464 #define CPUID_EXT_CX16 (1U << 13)
465 #define CPUID_EXT_XTPR (1U << 14)
466 #define CPUID_EXT_PDCM (1U << 15)
467 #define CPUID_EXT_PCID (1U << 17)
468 #define CPUID_EXT_DCA (1U << 18)
469 #define CPUID_EXT_SSE41 (1U << 19)
470 #define CPUID_EXT_SSE42 (1U << 20)
471 #define CPUID_EXT_X2APIC (1U << 21)
472 #define CPUID_EXT_MOVBE (1U << 22)
473 #define CPUID_EXT_POPCNT (1U << 23)
474 #define CPUID_EXT_TSC_DEADLINE_TIMER (1U << 24)
475 #define CPUID_EXT_AES (1U << 25)
476 #define CPUID_EXT_XSAVE (1U << 26)
477 #define CPUID_EXT_OSXSAVE (1U << 27)
478 #define CPUID_EXT_AVX (1U << 28)
479 #define CPUID_EXT_F16C (1U << 29)
480 #define CPUID_EXT_RDRAND (1U << 30)
481 #define CPUID_EXT_HYPERVISOR (1U << 31)
483 #define CPUID_EXT2_FPU (1U << 0)
484 #define CPUID_EXT2_VME (1U << 1)
485 #define CPUID_EXT2_DE (1U << 2)
486 #define CPUID_EXT2_PSE (1U << 3)
487 #define CPUID_EXT2_TSC (1U << 4)
488 #define CPUID_EXT2_MSR (1U << 5)
489 #define CPUID_EXT2_PAE (1U << 6)
490 #define CPUID_EXT2_MCE (1U << 7)
491 #define CPUID_EXT2_CX8 (1U << 8)
492 #define CPUID_EXT2_APIC (1U << 9)
493 #define CPUID_EXT2_SYSCALL (1U << 11)
494 #define CPUID_EXT2_MTRR (1U << 12)
495 #define CPUID_EXT2_PGE (1U << 13)
496 #define CPUID_EXT2_MCA (1U << 14)
497 #define CPUID_EXT2_CMOV (1U << 15)
498 #define CPUID_EXT2_PAT (1U << 16)
499 #define CPUID_EXT2_PSE36 (1U << 17)
500 #define CPUID_EXT2_MP (1U << 19)
501 #define CPUID_EXT2_NX (1U << 20)
502 #define CPUID_EXT2_MMXEXT (1U << 22)
503 #define CPUID_EXT2_MMX (1U << 23)
504 #define CPUID_EXT2_FXSR (1U << 24)
505 #define CPUID_EXT2_FFXSR (1U << 25)
506 #define CPUID_EXT2_PDPE1GB (1U << 26)
507 #define CPUID_EXT2_RDTSCP (1U << 27)
508 #define CPUID_EXT2_LM (1U << 29)
509 #define CPUID_EXT2_3DNOWEXT (1U << 30)
510 #define CPUID_EXT2_3DNOW (1U << 31)
512 /* CPUID[8000_0001].EDX bits that are aliase of CPUID[1].EDX bits on AMD CPUs */
513 #define CPUID_EXT2_AMD_ALIASES (CPUID_EXT2_FPU | CPUID_EXT2_VME | \
514 CPUID_EXT2_DE | CPUID_EXT2_PSE | \
515 CPUID_EXT2_TSC | CPUID_EXT2_MSR | \
516 CPUID_EXT2_PAE | CPUID_EXT2_MCE | \
517 CPUID_EXT2_CX8 | CPUID_EXT2_APIC | \
518 CPUID_EXT2_MTRR | CPUID_EXT2_PGE | \
519 CPUID_EXT2_MCA | CPUID_EXT2_CMOV | \
520 CPUID_EXT2_PAT | CPUID_EXT2_PSE36 | \
521 CPUID_EXT2_MMX | CPUID_EXT2_FXSR)
523 #define CPUID_EXT3_LAHF_LM (1U << 0)
524 #define CPUID_EXT3_CMP_LEG (1U << 1)
525 #define CPUID_EXT3_SVM (1U << 2)
526 #define CPUID_EXT3_EXTAPIC (1U << 3)
527 #define CPUID_EXT3_CR8LEG (1U << 4)
528 #define CPUID_EXT3_ABM (1U << 5)
529 #define CPUID_EXT3_SSE4A (1U << 6)
530 #define CPUID_EXT3_MISALIGNSSE (1U << 7)
531 #define CPUID_EXT3_3DNOWPREFETCH (1U << 8)
532 #define CPUID_EXT3_OSVW (1U << 9)
533 #define CPUID_EXT3_IBS (1U << 10)
534 #define CPUID_EXT3_XOP (1U << 11)
535 #define CPUID_EXT3_SKINIT (1U << 12)
536 #define CPUID_EXT3_WDT (1U << 13)
537 #define CPUID_EXT3_LWP (1U << 15)
538 #define CPUID_EXT3_FMA4 (1U << 16)
539 #define CPUID_EXT3_TCE (1U << 17)
540 #define CPUID_EXT3_NODEID (1U << 19)
541 #define CPUID_EXT3_TBM (1U << 21)
542 #define CPUID_EXT3_TOPOEXT (1U << 22)
543 #define CPUID_EXT3_PERFCORE (1U << 23)
544 #define CPUID_EXT3_PERFNB (1U << 24)
546 #define CPUID_SVM_NPT (1U << 0)
547 #define CPUID_SVM_LBRV (1U << 1)
548 #define CPUID_SVM_SVMLOCK (1U << 2)
549 #define CPUID_SVM_NRIPSAVE (1U << 3)
550 #define CPUID_SVM_TSCSCALE (1U << 4)
551 #define CPUID_SVM_VMCBCLEAN (1U << 5)
552 #define CPUID_SVM_FLUSHASID (1U << 6)
553 #define CPUID_SVM_DECODEASSIST (1U << 7)
554 #define CPUID_SVM_PAUSEFILTER (1U << 10)
555 #define CPUID_SVM_PFTHRESHOLD (1U << 12)
557 #define CPUID_7_0_EBX_FSGSBASE (1U << 0)
558 #define CPUID_7_0_EBX_BMI1 (1U << 3)
559 #define CPUID_7_0_EBX_HLE (1U << 4)
560 #define CPUID_7_0_EBX_AVX2 (1U << 5)
561 #define CPUID_7_0_EBX_SMEP (1U << 7)
562 #define CPUID_7_0_EBX_BMI2 (1U << 8)
563 #define CPUID_7_0_EBX_ERMS (1U << 9)
564 #define CPUID_7_0_EBX_INVPCID (1U << 10)
565 #define CPUID_7_0_EBX_RTM (1U << 11)
566 #define CPUID_7_0_EBX_MPX (1U << 14)
567 #define CPUID_7_0_EBX_AVX512F (1U << 16) /* AVX-512 Foundation */
568 #define CPUID_7_0_EBX_RDSEED (1U << 18)
569 #define CPUID_7_0_EBX_ADX (1U << 19)
570 #define CPUID_7_0_EBX_SMAP (1U << 20)
571 #define CPUID_7_0_EBX_AVX512PF (1U << 26) /* AVX-512 Prefetch */
572 #define CPUID_7_0_EBX_AVX512ER (1U << 27) /* AVX-512 Exponential and Reciprocal */
573 #define CPUID_7_0_EBX_AVX512CD (1U << 28) /* AVX-512 Conflict Detection */
575 #define CPUID_XSAVE_XSAVEOPT (1U << 0)
576 #define CPUID_XSAVE_XSAVEC (1U << 1)
577 #define CPUID_XSAVE_XGETBV1 (1U << 2)
578 #define CPUID_XSAVE_XSAVES (1U << 3)
580 /* CPUID[0x80000007].EDX flags: */
581 #define CPUID_APM_INVTSC (1U << 8)
583 #define CPUID_VENDOR_SZ 12
585 #define CPUID_VENDOR_INTEL_1 0x756e6547 /* "Genu" */
586 #define CPUID_VENDOR_INTEL_2 0x49656e69 /* "ineI" */
587 #define CPUID_VENDOR_INTEL_3 0x6c65746e /* "ntel" */
588 #define CPUID_VENDOR_INTEL "GenuineIntel"
590 #define CPUID_VENDOR_AMD_1 0x68747541 /* "Auth" */
591 #define CPUID_VENDOR_AMD_2 0x69746e65 /* "enti" */
592 #define CPUID_VENDOR_AMD_3 0x444d4163 /* "cAMD" */
593 #define CPUID_VENDOR_AMD "AuthenticAMD"
595 #define CPUID_VENDOR_VIA "CentaurHauls"
597 #define CPUID_MWAIT_IBE (1U << 1) /* Interrupts can exit capability */
598 #define CPUID_MWAIT_EMX (1U << 0) /* enumeration supported */
600 #ifndef HYPERV_SPINLOCK_NEVER_RETRY
601 #define HYPERV_SPINLOCK_NEVER_RETRY 0xFFFFFFFF
602 #endif
604 #define EXCP00_DIVZ 0
605 #define EXCP01_DB 1
606 #define EXCP02_NMI 2
607 #define EXCP03_INT3 3
608 #define EXCP04_INTO 4
609 #define EXCP05_BOUND 5
610 #define EXCP06_ILLOP 6
611 #define EXCP07_PREX 7
612 #define EXCP08_DBLE 8
613 #define EXCP09_XERR 9
614 #define EXCP0A_TSS 10
615 #define EXCP0B_NOSEG 11
616 #define EXCP0C_STACK 12
617 #define EXCP0D_GPF 13
618 #define EXCP0E_PAGE 14
619 #define EXCP10_COPR 16
620 #define EXCP11_ALGN 17
621 #define EXCP12_MCHK 18
623 #define EXCP_SYSCALL 0x100 /* only happens in user only emulation
624 for syscall instruction */
626 /* i386-specific interrupt pending bits. */
627 #define CPU_INTERRUPT_POLL CPU_INTERRUPT_TGT_EXT_1
628 #define CPU_INTERRUPT_SMI CPU_INTERRUPT_TGT_EXT_2
629 #define CPU_INTERRUPT_NMI CPU_INTERRUPT_TGT_EXT_3
630 #define CPU_INTERRUPT_MCE CPU_INTERRUPT_TGT_EXT_4
631 #define CPU_INTERRUPT_VIRQ CPU_INTERRUPT_TGT_INT_0
632 #define CPU_INTERRUPT_SIPI CPU_INTERRUPT_TGT_INT_1
633 #define CPU_INTERRUPT_TPR CPU_INTERRUPT_TGT_INT_2
635 /* Use a clearer name for this. */
636 #define CPU_INTERRUPT_INIT CPU_INTERRUPT_RESET
638 typedef enum {
639 CC_OP_DYNAMIC, /* must use dynamic code to get cc_op */
640 CC_OP_EFLAGS, /* all cc are explicitly computed, CC_SRC = flags */
642 CC_OP_MULB, /* modify all flags, C, O = (CC_SRC != 0) */
643 CC_OP_MULW,
644 CC_OP_MULL,
645 CC_OP_MULQ,
647 CC_OP_ADDB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
648 CC_OP_ADDW,
649 CC_OP_ADDL,
650 CC_OP_ADDQ,
652 CC_OP_ADCB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
653 CC_OP_ADCW,
654 CC_OP_ADCL,
655 CC_OP_ADCQ,
657 CC_OP_SUBB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
658 CC_OP_SUBW,
659 CC_OP_SUBL,
660 CC_OP_SUBQ,
662 CC_OP_SBBB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
663 CC_OP_SBBW,
664 CC_OP_SBBL,
665 CC_OP_SBBQ,
667 CC_OP_LOGICB, /* modify all flags, CC_DST = res */
668 CC_OP_LOGICW,
669 CC_OP_LOGICL,
670 CC_OP_LOGICQ,
672 CC_OP_INCB, /* modify all flags except, CC_DST = res, CC_SRC = C */
673 CC_OP_INCW,
674 CC_OP_INCL,
675 CC_OP_INCQ,
677 CC_OP_DECB, /* modify all flags except, CC_DST = res, CC_SRC = C */
678 CC_OP_DECW,
679 CC_OP_DECL,
680 CC_OP_DECQ,
682 CC_OP_SHLB, /* modify all flags, CC_DST = res, CC_SRC.msb = C */
683 CC_OP_SHLW,
684 CC_OP_SHLL,
685 CC_OP_SHLQ,
687 CC_OP_SARB, /* modify all flags, CC_DST = res, CC_SRC.lsb = C */
688 CC_OP_SARW,
689 CC_OP_SARL,
690 CC_OP_SARQ,
692 CC_OP_BMILGB, /* Z,S via CC_DST, C = SRC==0; O=0; P,A undefined */
693 CC_OP_BMILGW,
694 CC_OP_BMILGL,
695 CC_OP_BMILGQ,
697 CC_OP_ADCX, /* CC_DST = C, CC_SRC = rest. */
698 CC_OP_ADOX, /* CC_DST = O, CC_SRC = rest. */
699 CC_OP_ADCOX, /* CC_DST = C, CC_SRC2 = O, CC_SRC = rest. */
701 CC_OP_CLR, /* Z set, all other flags clear. */
703 CC_OP_NB,
704 } CCOp;
706 typedef struct SegmentCache {
707 uint32_t selector;
708 target_ulong base;
709 uint32_t limit;
710 uint32_t flags;
711 } SegmentCache;
713 typedef union {
714 uint8_t _b[64];
715 uint16_t _w[32];
716 uint32_t _l[16];
717 uint64_t _q[8];
718 float32 _s[16];
719 float64 _d[8];
720 } XMMReg; /* really zmm */
722 typedef union {
723 uint8_t _b[8];
724 uint16_t _w[4];
725 uint32_t _l[2];
726 float32 _s[2];
727 uint64_t q;
728 } MMXReg;
730 typedef struct BNDReg {
731 uint64_t lb;
732 uint64_t ub;
733 } BNDReg;
735 typedef struct BNDCSReg {
736 uint64_t cfgu;
737 uint64_t sts;
738 } BNDCSReg;
740 #ifdef HOST_WORDS_BIGENDIAN
741 #define XMM_B(n) _b[63 - (n)]
742 #define XMM_W(n) _w[31 - (n)]
743 #define XMM_L(n) _l[15 - (n)]
744 #define XMM_S(n) _s[15 - (n)]
745 #define XMM_Q(n) _q[7 - (n)]
746 #define XMM_D(n) _d[7 - (n)]
748 #define MMX_B(n) _b[7 - (n)]
749 #define MMX_W(n) _w[3 - (n)]
750 #define MMX_L(n) _l[1 - (n)]
751 #define MMX_S(n) _s[1 - (n)]
752 #else
753 #define XMM_B(n) _b[n]
754 #define XMM_W(n) _w[n]
755 #define XMM_L(n) _l[n]
756 #define XMM_S(n) _s[n]
757 #define XMM_Q(n) _q[n]
758 #define XMM_D(n) _d[n]
760 #define MMX_B(n) _b[n]
761 #define MMX_W(n) _w[n]
762 #define MMX_L(n) _l[n]
763 #define MMX_S(n) _s[n]
764 #endif
765 #define MMX_Q(n) q
767 typedef union {
768 floatx80 d __attribute__((aligned(16)));
769 MMXReg mmx;
770 } FPReg;
772 typedef struct {
773 uint64_t base;
774 uint64_t mask;
775 } MTRRVar;
777 #define CPU_NB_REGS64 16
778 #define CPU_NB_REGS32 8
780 #ifdef TARGET_X86_64
781 #define CPU_NB_REGS CPU_NB_REGS64
782 #else
783 #define CPU_NB_REGS CPU_NB_REGS32
784 #endif
786 #define MAX_FIXED_COUNTERS 3
787 #define MAX_GP_COUNTERS (MSR_IA32_PERF_STATUS - MSR_P6_EVNTSEL0)
789 #define NB_MMU_MODES 3
791 #define NB_OPMASK_REGS 8
793 typedef enum TPRAccess {
794 TPR_ACCESS_READ,
795 TPR_ACCESS_WRITE,
796 } TPRAccess;
798 typedef struct CPUX86State {
799 /* standard registers */
800 target_ulong regs[CPU_NB_REGS];
801 target_ulong eip;
802 target_ulong eflags; /* eflags register. During CPU emulation, CC
803 flags and DF are set to zero because they are
804 stored elsewhere */
806 /* emulator internal eflags handling */
807 target_ulong cc_dst;
808 target_ulong cc_src;
809 target_ulong cc_src2;
810 uint32_t cc_op;
811 int32_t df; /* D flag : 1 if D = 0, -1 if D = 1 */
812 uint32_t hflags; /* TB flags, see HF_xxx constants. These flags
813 are known at translation time. */
814 uint32_t hflags2; /* various other flags, see HF2_xxx constants. */
816 /* segments */
817 SegmentCache segs[6]; /* selector values */
818 SegmentCache ldt;
819 SegmentCache tr;
820 SegmentCache gdt; /* only base and limit are used */
821 SegmentCache idt; /* only base and limit are used */
823 target_ulong cr[5]; /* NOTE: cr1 is unused */
824 int32_t a20_mask;
826 BNDReg bnd_regs[4];
827 BNDCSReg bndcs_regs;
828 uint64_t msr_bndcfgs;
830 /* Beginning of state preserved by INIT (dummy marker). */
831 struct {} start_init_save;
833 /* FPU state */
834 unsigned int fpstt; /* top of stack index */
835 uint16_t fpus;
836 uint16_t fpuc;
837 uint8_t fptags[8]; /* 0 = valid, 1 = empty */
838 FPReg fpregs[8];
839 /* KVM-only so far */
840 uint16_t fpop;
841 uint64_t fpip;
842 uint64_t fpdp;
844 /* emulator internal variables */
845 float_status fp_status;
846 floatx80 ft0;
848 float_status mmx_status; /* for 3DNow! float ops */
849 float_status sse_status;
850 uint32_t mxcsr;
851 XMMReg xmm_regs[CPU_NB_REGS == 8 ? 8 : 32];
852 XMMReg xmm_t0;
853 MMXReg mmx_t0;
855 uint64_t opmask_regs[NB_OPMASK_REGS];
857 /* sysenter registers */
858 uint32_t sysenter_cs;
859 target_ulong sysenter_esp;
860 target_ulong sysenter_eip;
861 uint64_t efer;
862 uint64_t star;
864 uint64_t vm_hsave;
866 #ifdef TARGET_X86_64
867 target_ulong lstar;
868 target_ulong cstar;
869 target_ulong fmask;
870 target_ulong kernelgsbase;
871 #endif
873 uint64_t tsc;
874 uint64_t tsc_adjust;
875 uint64_t tsc_deadline;
877 uint64_t mcg_status;
878 uint64_t msr_ia32_misc_enable;
879 uint64_t msr_ia32_feature_control;
881 uint64_t msr_fixed_ctr_ctrl;
882 uint64_t msr_global_ctrl;
883 uint64_t msr_global_status;
884 uint64_t msr_global_ovf_ctrl;
885 uint64_t msr_fixed_counters[MAX_FIXED_COUNTERS];
886 uint64_t msr_gp_counters[MAX_GP_COUNTERS];
887 uint64_t msr_gp_evtsel[MAX_GP_COUNTERS];
889 uint64_t pat;
890 uint32_t smbase;
892 /* End of state preserved by INIT (dummy marker). */
893 struct {} end_init_save;
895 uint64_t system_time_msr;
896 uint64_t wall_clock_msr;
897 uint64_t steal_time_msr;
898 uint64_t async_pf_en_msr;
899 uint64_t pv_eoi_en_msr;
901 uint64_t msr_hv_hypercall;
902 uint64_t msr_hv_guest_os_id;
903 uint64_t msr_hv_vapic;
904 uint64_t msr_hv_tsc;
906 /* exception/interrupt handling */
907 int error_code;
908 int exception_is_int;
909 target_ulong exception_next_eip;
910 target_ulong dr[8]; /* debug registers */
911 union {
912 struct CPUBreakpoint *cpu_breakpoint[4];
913 struct CPUWatchpoint *cpu_watchpoint[4];
914 }; /* break/watchpoints for dr[0..3] */
915 int old_exception; /* exception in flight */
917 uint64_t vm_vmcb;
918 uint64_t tsc_offset;
919 uint64_t intercept;
920 uint16_t intercept_cr_read;
921 uint16_t intercept_cr_write;
922 uint16_t intercept_dr_read;
923 uint16_t intercept_dr_write;
924 uint32_t intercept_exceptions;
925 uint8_t v_tpr;
927 /* KVM states, automatically cleared on reset */
928 uint8_t nmi_injected;
929 uint8_t nmi_pending;
931 CPU_COMMON
933 /* Fields from here on are preserved across CPU reset. */
935 /* processor features (e.g. for CPUID insn) */
936 uint32_t cpuid_level;
937 uint32_t cpuid_xlevel;
938 uint32_t cpuid_xlevel2;
939 uint32_t cpuid_vendor1;
940 uint32_t cpuid_vendor2;
941 uint32_t cpuid_vendor3;
942 uint32_t cpuid_version;
943 FeatureWordArray features;
944 uint32_t cpuid_model[12];
946 /* MTRRs */
947 uint64_t mtrr_fixed[11];
948 uint64_t mtrr_deftype;
949 MTRRVar mtrr_var[MSR_MTRRcap_VCNT];
951 /* For KVM */
952 uint32_t mp_state;
953 int32_t exception_injected;
954 int32_t interrupt_injected;
955 uint8_t soft_interrupt;
956 uint8_t has_error_code;
957 uint32_t sipi_vector;
958 bool tsc_valid;
959 int tsc_khz;
960 void *kvm_xsave_buf;
962 uint64_t mcg_cap;
963 uint64_t mcg_ctl;
964 uint64_t mce_banks[MCE_BANKS_DEF*4];
966 uint64_t tsc_aux;
968 /* vmstate */
969 uint16_t fpus_vmstate;
970 uint16_t fptag_vmstate;
971 uint16_t fpregs_format_vmstate;
972 uint64_t xstate_bv;
974 uint64_t xcr0;
975 uint64_t xss;
977 TPRAccess tpr_access_type;
978 } CPUX86State;
980 #include "cpu-qom.h"
982 X86CPU *cpu_x86_init(const char *cpu_model);
983 X86CPU *cpu_x86_create(const char *cpu_model, Error **errp);
984 int cpu_x86_exec(CPUX86State *s);
985 void x86_cpu_list(FILE *f, fprintf_function cpu_fprintf);
986 void x86_cpudef_setup(void);
987 int cpu_x86_support_mca_broadcast(CPUX86State *env);
989 int cpu_get_pic_interrupt(CPUX86State *s);
990 /* MSDOS compatibility mode FPU exception support */
991 void cpu_set_ferr(CPUX86State *s);
993 /* this function must always be used to load data in the segment
994 cache: it synchronizes the hflags with the segment cache values */
995 static inline void cpu_x86_load_seg_cache(CPUX86State *env,
996 int seg_reg, unsigned int selector,
997 target_ulong base,
998 unsigned int limit,
999 unsigned int flags)
1001 SegmentCache *sc;
1002 unsigned int new_hflags;
1004 sc = &env->segs[seg_reg];
1005 sc->selector = selector;
1006 sc->base = base;
1007 sc->limit = limit;
1008 sc->flags = flags;
1010 /* update the hidden flags */
1012 if (seg_reg == R_CS) {
1013 #ifdef TARGET_X86_64
1014 if ((env->hflags & HF_LMA_MASK) && (flags & DESC_L_MASK)) {
1015 /* long mode */
1016 env->hflags |= HF_CS32_MASK | HF_SS32_MASK | HF_CS64_MASK;
1017 env->hflags &= ~(HF_ADDSEG_MASK);
1018 } else
1019 #endif
1021 /* legacy / compatibility case */
1022 new_hflags = (env->segs[R_CS].flags & DESC_B_MASK)
1023 >> (DESC_B_SHIFT - HF_CS32_SHIFT);
1024 env->hflags = (env->hflags & ~(HF_CS32_MASK | HF_CS64_MASK)) |
1025 new_hflags;
1028 if (seg_reg == R_SS) {
1029 int cpl = (flags >> DESC_DPL_SHIFT) & 3;
1030 #if HF_CPL_MASK != 3
1031 #error HF_CPL_MASK is hardcoded
1032 #endif
1033 env->hflags = (env->hflags & ~HF_CPL_MASK) | cpl;
1035 new_hflags = (env->segs[R_SS].flags & DESC_B_MASK)
1036 >> (DESC_B_SHIFT - HF_SS32_SHIFT);
1037 if (env->hflags & HF_CS64_MASK) {
1038 /* zero base assumed for DS, ES and SS in long mode */
1039 } else if (!(env->cr[0] & CR0_PE_MASK) ||
1040 (env->eflags & VM_MASK) ||
1041 !(env->hflags & HF_CS32_MASK)) {
1042 /* XXX: try to avoid this test. The problem comes from the
1043 fact that is real mode or vm86 mode we only modify the
1044 'base' and 'selector' fields of the segment cache to go
1045 faster. A solution may be to force addseg to one in
1046 translate-i386.c. */
1047 new_hflags |= HF_ADDSEG_MASK;
1048 } else {
1049 new_hflags |= ((env->segs[R_DS].base |
1050 env->segs[R_ES].base |
1051 env->segs[R_SS].base) != 0) <<
1052 HF_ADDSEG_SHIFT;
1054 env->hflags = (env->hflags &
1055 ~(HF_SS32_MASK | HF_ADDSEG_MASK)) | new_hflags;
1059 static inline void cpu_x86_load_seg_cache_sipi(X86CPU *cpu,
1060 uint8_t sipi_vector)
1062 CPUState *cs = CPU(cpu);
1063 CPUX86State *env = &cpu->env;
1065 env->eip = 0;
1066 cpu_x86_load_seg_cache(env, R_CS, sipi_vector << 8,
1067 sipi_vector << 12,
1068 env->segs[R_CS].limit,
1069 env->segs[R_CS].flags);
1070 cs->halted = 0;
1073 int cpu_x86_get_descr_debug(CPUX86State *env, unsigned int selector,
1074 target_ulong *base, unsigned int *limit,
1075 unsigned int *flags);
1077 /* op_helper.c */
1078 /* used for debug or cpu save/restore */
1079 void cpu_get_fp80(uint64_t *pmant, uint16_t *pexp, floatx80 f);
1080 floatx80 cpu_set_fp80(uint64_t mant, uint16_t upper);
1082 /* cpu-exec.c */
1083 /* the following helpers are only usable in user mode simulation as
1084 they can trigger unexpected exceptions */
1085 void cpu_x86_load_seg(CPUX86State *s, int seg_reg, int selector);
1086 void cpu_x86_fsave(CPUX86State *s, target_ulong ptr, int data32);
1087 void cpu_x86_frstor(CPUX86State *s, target_ulong ptr, int data32);
1089 /* you can call this signal handler from your SIGBUS and SIGSEGV
1090 signal handlers to inform the virtual CPU of exceptions. non zero
1091 is returned if the signal was handled by the virtual CPU. */
1092 int cpu_x86_signal_handler(int host_signum, void *pinfo,
1093 void *puc);
1095 /* cpuid.c */
1096 void cpu_x86_cpuid(CPUX86State *env, uint32_t index, uint32_t count,
1097 uint32_t *eax, uint32_t *ebx,
1098 uint32_t *ecx, uint32_t *edx);
1099 void cpu_clear_apic_feature(CPUX86State *env);
1100 void host_cpuid(uint32_t function, uint32_t count,
1101 uint32_t *eax, uint32_t *ebx, uint32_t *ecx, uint32_t *edx);
1103 /* helper.c */
1104 int x86_cpu_handle_mmu_fault(CPUState *cpu, vaddr addr,
1105 int is_write, int mmu_idx);
1106 void x86_cpu_set_a20(X86CPU *cpu, int a20_state);
1108 static inline bool hw_local_breakpoint_enabled(unsigned long dr7, int index)
1110 return (dr7 >> (index * 2)) & 1;
1113 static inline bool hw_global_breakpoint_enabled(unsigned long dr7, int index)
1115 return (dr7 >> (index * 2)) & 2;
1118 static inline bool hw_breakpoint_enabled(unsigned long dr7, int index)
1120 return hw_global_breakpoint_enabled(dr7, index) ||
1121 hw_local_breakpoint_enabled(dr7, index);
1124 static inline int hw_breakpoint_type(unsigned long dr7, int index)
1126 return (dr7 >> (DR7_TYPE_SHIFT + (index * 4))) & 3;
1129 static inline int hw_breakpoint_len(unsigned long dr7, int index)
1131 int len = ((dr7 >> (DR7_LEN_SHIFT + (index * 4))) & 3);
1132 return (len == 2) ? 8 : len + 1;
1135 void hw_breakpoint_insert(CPUX86State *env, int index);
1136 void hw_breakpoint_remove(CPUX86State *env, int index);
1137 bool check_hw_breakpoints(CPUX86State *env, bool force_dr6_update);
1138 void breakpoint_handler(CPUState *cs);
1140 /* will be suppressed */
1141 void cpu_x86_update_cr0(CPUX86State *env, uint32_t new_cr0);
1142 void cpu_x86_update_cr3(CPUX86State *env, target_ulong new_cr3);
1143 void cpu_x86_update_cr4(CPUX86State *env, uint32_t new_cr4);
1145 /* hw/pc.c */
1146 void cpu_smm_update(CPUX86State *env);
1147 uint64_t cpu_get_tsc(CPUX86State *env);
1149 #define TARGET_PAGE_BITS 12
1151 #ifdef TARGET_X86_64
1152 #define TARGET_PHYS_ADDR_SPACE_BITS 52
1153 /* ??? This is really 48 bits, sign-extended, but the only thing
1154 accessible to userland with bit 48 set is the VSYSCALL, and that
1155 is handled via other mechanisms. */
1156 #define TARGET_VIRT_ADDR_SPACE_BITS 47
1157 #else
1158 #define TARGET_PHYS_ADDR_SPACE_BITS 36
1159 #define TARGET_VIRT_ADDR_SPACE_BITS 32
1160 #endif
1162 /* XXX: This value should match the one returned by CPUID
1163 * and in exec.c */
1164 # if defined(TARGET_X86_64)
1165 # define PHYS_ADDR_MASK 0xffffffffffLL
1166 # else
1167 # define PHYS_ADDR_MASK 0xfffffffffLL
1168 # endif
1170 #define cpu_init(cpu_model) CPU(cpu_x86_init(cpu_model))
1172 #define cpu_exec cpu_x86_exec
1173 #define cpu_gen_code cpu_x86_gen_code
1174 #define cpu_signal_handler cpu_x86_signal_handler
1175 #define cpu_list x86_cpu_list
1176 #define cpudef_setup x86_cpudef_setup
1178 /* MMU modes definitions */
1179 #define MMU_MODE0_SUFFIX _ksmap
1180 #define MMU_MODE1_SUFFIX _user
1181 #define MMU_MODE2_SUFFIX _knosmap /* SMAP disabled or CPL<3 && AC=1 */
1182 #define MMU_KSMAP_IDX 0
1183 #define MMU_USER_IDX 1
1184 #define MMU_KNOSMAP_IDX 2
1185 static inline int cpu_mmu_index(CPUX86State *env)
1187 return (env->hflags & HF_CPL_MASK) == 3 ? MMU_USER_IDX :
1188 (!(env->hflags & HF_SMAP_MASK) || (env->eflags & AC_MASK))
1189 ? MMU_KNOSMAP_IDX : MMU_KSMAP_IDX;
1192 static inline int cpu_mmu_index_kernel(CPUX86State *env)
1194 return !(env->hflags & HF_SMAP_MASK) ? MMU_KNOSMAP_IDX :
1195 ((env->hflags & HF_CPL_MASK) < 3 && (env->eflags & AC_MASK))
1196 ? MMU_KNOSMAP_IDX : MMU_KSMAP_IDX;
1199 #define CC_DST (env->cc_dst)
1200 #define CC_SRC (env->cc_src)
1201 #define CC_SRC2 (env->cc_src2)
1202 #define CC_OP (env->cc_op)
1204 /* n must be a constant to be efficient */
1205 static inline target_long lshift(target_long x, int n)
1207 if (n >= 0) {
1208 return x << n;
1209 } else {
1210 return x >> (-n);
1214 /* float macros */
1215 #define FT0 (env->ft0)
1216 #define ST0 (env->fpregs[env->fpstt].d)
1217 #define ST(n) (env->fpregs[(env->fpstt + (n)) & 7].d)
1218 #define ST1 ST(1)
1220 /* translate.c */
1221 void optimize_flags_init(void);
1223 #include "exec/cpu-all.h"
1224 #include "svm.h"
1226 #if !defined(CONFIG_USER_ONLY)
1227 #include "hw/i386/apic.h"
1228 #endif
1230 #include "exec/exec-all.h"
1232 static inline void cpu_get_tb_cpu_state(CPUX86State *env, target_ulong *pc,
1233 target_ulong *cs_base, int *flags)
1235 *cs_base = env->segs[R_CS].base;
1236 *pc = *cs_base + env->eip;
1237 *flags = env->hflags |
1238 (env->eflags & (IOPL_MASK | TF_MASK | RF_MASK | VM_MASK | AC_MASK));
1241 void do_cpu_init(X86CPU *cpu);
1242 void do_cpu_sipi(X86CPU *cpu);
1244 #define MCE_INJECT_BROADCAST 1
1245 #define MCE_INJECT_UNCOND_AO 2
1247 void cpu_x86_inject_mce(Monitor *mon, X86CPU *cpu, int bank,
1248 uint64_t status, uint64_t mcg_status, uint64_t addr,
1249 uint64_t misc, int flags);
1251 /* excp_helper.c */
1252 void QEMU_NORETURN raise_exception(CPUX86State *env, int exception_index);
1253 void QEMU_NORETURN raise_exception_err(CPUX86State *env, int exception_index,
1254 int error_code);
1255 void QEMU_NORETURN raise_interrupt(CPUX86State *nenv, int intno, int is_int,
1256 int error_code, int next_eip_addend);
1258 /* cc_helper.c */
1259 extern const uint8_t parity_table[256];
1260 uint32_t cpu_cc_compute_all(CPUX86State *env1, int op);
1261 void update_fp_status(CPUX86State *env);
1263 static inline uint32_t cpu_compute_eflags(CPUX86State *env)
1265 return env->eflags | cpu_cc_compute_all(env, CC_OP) | (env->df & DF_MASK);
1268 /* NOTE: the translator must set DisasContext.cc_op to CC_OP_EFLAGS
1269 * after generating a call to a helper that uses this.
1271 static inline void cpu_load_eflags(CPUX86State *env, int eflags,
1272 int update_mask)
1274 CC_SRC = eflags & (CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
1275 CC_OP = CC_OP_EFLAGS;
1276 env->df = 1 - (2 * ((eflags >> 10) & 1));
1277 env->eflags = (env->eflags & ~update_mask) |
1278 (eflags & update_mask) | 0x2;
1281 /* load efer and update the corresponding hflags. XXX: do consistency
1282 checks with cpuid bits? */
1283 static inline void cpu_load_efer(CPUX86State *env, uint64_t val)
1285 env->efer = val;
1286 env->hflags &= ~(HF_LMA_MASK | HF_SVME_MASK);
1287 if (env->efer & MSR_EFER_LMA) {
1288 env->hflags |= HF_LMA_MASK;
1290 if (env->efer & MSR_EFER_SVME) {
1291 env->hflags |= HF_SVME_MASK;
1295 /* fpu_helper.c */
1296 void cpu_set_mxcsr(CPUX86State *env, uint32_t val);
1297 void cpu_set_fpuc(CPUX86State *env, uint16_t val);
1299 /* svm_helper.c */
1300 void cpu_svm_check_intercept_param(CPUX86State *env1, uint32_t type,
1301 uint64_t param);
1302 void cpu_vmexit(CPUX86State *nenv, uint32_t exit_code, uint64_t exit_info_1);
1304 /* seg_helper.c */
1305 void do_interrupt_x86_hardirq(CPUX86State *env, int intno, int is_hw);
1307 void do_smm_enter(X86CPU *cpu);
1309 void cpu_report_tpr_access(CPUX86State *env, TPRAccess access);
1311 void x86_cpu_compat_set_features(const char *cpu_model, FeatureWord w,
1312 uint32_t feat_add, uint32_t feat_remove);
1314 void x86_cpu_compat_kvm_no_autoenable(FeatureWord w, uint32_t features);
1315 void x86_cpu_compat_kvm_no_autodisable(FeatureWord w, uint32_t features);
1318 /* Return name of 32-bit register, from a R_* constant */
1319 const char *get_register_name_32(unsigned int reg);
1321 void enable_compat_apic_id_mode(void);
1323 #define APIC_DEFAULT_ADDRESS 0xfee00000
1324 #define APIC_SPACE_SIZE 0x100000
1326 #endif /* CPU_I386_H */