hw/9pfs: Endian fixes for virtfs
[qemu.git] / hw / exynos4210.h
blobe7522f851afafe372fdf32ff1cdce730b7710cd3
1 /*
2 * Samsung exynos4210 SoC emulation
4 * Copyright (c) 2011 Samsung Electronics Co., Ltd. All rights reserved.
5 * Maksim Kozlov <m.kozlov@samsung.com>
6 * Evgeny Voevodin <e.voevodin@samsung.com>
7 * Igor Mitsyanko <i.mitsyanko@samsung.com>
10 * This program is free software; you can redistribute it and/or modify it
11 * under the terms of the GNU General Public License as published by the
12 * Free Software Foundation; either version 2 of the License, or
13 * (at your option) any later version.
15 * This program is distributed in the hope that it will be useful, but WITHOUT
16 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
17 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
18 * for more details.
20 * You should have received a copy of the GNU General Public License along
21 * with this program; if not, see <http://www.gnu.org/licenses/>.
26 #ifndef EXYNOS4210_H_
27 #define EXYNOS4210_H_
29 #include "qemu-common.h"
30 #include "memory.h"
32 #define EXYNOS4210_NCPUS 2
34 #define EXYNOS4210_DRAM0_BASE_ADDR 0x40000000
35 #define EXYNOS4210_DRAM1_BASE_ADDR 0xa0000000
36 #define EXYNOS4210_DRAM_MAX_SIZE 0x60000000 /* 1.5 GB */
38 #define EXYNOS4210_IROM_BASE_ADDR 0x00000000
39 #define EXYNOS4210_IROM_SIZE 0x00010000 /* 64 KB */
40 #define EXYNOS4210_IROM_MIRROR_BASE_ADDR 0x02000000
41 #define EXYNOS4210_IROM_MIRROR_SIZE 0x00010000 /* 64 KB */
43 #define EXYNOS4210_IRAM_BASE_ADDR 0x02020000
44 #define EXYNOS4210_IRAM_SIZE 0x00020000 /* 128 KB */
46 /* Secondary CPU startup code is in IROM memory */
47 #define EXYNOS4210_SMP_BOOT_ADDR EXYNOS4210_IROM_BASE_ADDR
48 #define EXYNOS4210_SMP_BOOT_SIZE 0x1000
49 #define EXYNOS4210_BASE_BOOT_ADDR EXYNOS4210_DRAM0_BASE_ADDR
50 /* Secondary CPU polling address to get loader start from */
51 #define EXYNOS4210_SECOND_CPU_BOOTREG 0x10020814
53 #define EXYNOS4210_SMP_PRIVATE_BASE_ADDR 0x10500000
54 #define EXYNOS4210_L2X0_BASE_ADDR 0x10502000
57 * exynos4210 IRQ subsystem stub definitions.
59 #define EXYNOS4210_IRQ_GATE_NINPUTS 8
61 #define EXYNOS4210_MAX_INT_COMBINER_OUT_IRQ 64
62 #define EXYNOS4210_MAX_EXT_COMBINER_OUT_IRQ 16
63 #define EXYNOS4210_MAX_INT_COMBINER_IN_IRQ \
64 (EXYNOS4210_MAX_INT_COMBINER_OUT_IRQ * 8)
65 #define EXYNOS4210_MAX_EXT_COMBINER_IN_IRQ \
66 (EXYNOS4210_MAX_EXT_COMBINER_OUT_IRQ * 8)
68 #define EXYNOS4210_COMBINER_GET_IRQ_NUM(grp, bit) ((grp)*8 + (bit))
69 #define EXYNOS4210_COMBINER_GET_GRP_NUM(irq) ((irq) / 8)
70 #define EXYNOS4210_COMBINER_GET_BIT_NUM(irq) \
71 ((irq) - 8 * EXYNOS4210_COMBINER_GET_GRP_NUM(irq))
73 /* IRQs number for external and internal GIC */
74 #define EXYNOS4210_EXT_GIC_NIRQ (160-32)
75 #define EXYNOS4210_INT_GIC_NIRQ 64
77 typedef struct Exynos4210Irq {
78 qemu_irq int_combiner_irq[EXYNOS4210_MAX_INT_COMBINER_IN_IRQ];
79 qemu_irq ext_combiner_irq[EXYNOS4210_MAX_EXT_COMBINER_IN_IRQ];
80 qemu_irq int_gic_irq[EXYNOS4210_INT_GIC_NIRQ];
81 qemu_irq ext_gic_irq[EXYNOS4210_EXT_GIC_NIRQ];
82 qemu_irq board_irqs[EXYNOS4210_MAX_INT_COMBINER_IN_IRQ];
83 } Exynos4210Irq;
85 typedef struct Exynos4210State {
86 CPUState * env[EXYNOS4210_NCPUS];
87 Exynos4210Irq irqs;
88 qemu_irq *irq_table;
90 MemoryRegion chipid_mem;
91 MemoryRegion iram_mem;
92 MemoryRegion irom_mem;
93 MemoryRegion irom_alias_mem;
94 MemoryRegion dram0_mem;
95 MemoryRegion dram1_mem;
96 MemoryRegion boot_secondary;
97 MemoryRegion bootreg_mem;
98 } Exynos4210State;
100 Exynos4210State *exynos4210_init(MemoryRegion *system_mem,
101 unsigned long ram_size);
103 /* Initialize exynos4210 IRQ subsystem stub */
104 qemu_irq *exynos4210_init_irq(Exynos4210Irq *env);
106 /* Initialize board IRQs.
107 * These IRQs contain splitted Int/External Combiner and External Gic IRQs */
108 void exynos4210_init_board_irqs(Exynos4210Irq *s);
110 /* Get IRQ number from exynos4210 IRQ subsystem stub.
111 * To identify IRQ source use internal combiner group and bit number
112 * grp - group number
113 * bit - bit number inside group */
114 uint32_t exynos4210_get_irq(uint32_t grp, uint32_t bit);
117 * Get Combiner input GPIO into irqs structure
119 void exynos4210_combiner_get_gpioin(Exynos4210Irq *irqs, DeviceState *dev,
120 int ext);
123 * exynos4210 UART
125 DeviceState *exynos4210_uart_create(target_phys_addr_t addr,
126 int fifo_size,
127 int channel,
128 CharDriverState *chr,
129 qemu_irq irq);
131 #endif /* EXYNOS4210_H_ */