2 * QEMU Sparc SBI interrupt controller emulation
4 * Based on slavio_intctl, copyright (c) 2003-2005 Fabrice Bellard
6 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 * of this software and associated documentation files (the "Software"), to deal
8 * in the Software without restriction, including without limitation the rights
9 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 * copies of the Software, and to permit persons to whom the Software is
11 * furnished to do so, subject to the following conditions:
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
30 #define DPRINTF(fmt, ...) \
31 do { printf("IRQ: " fmt , ## __VA_ARGS__); } while (0)
33 #define DPRINTF(fmt, ...)
40 typedef struct SBIState
{
42 uint32_t regs
[SBI_NREGS
];
43 uint32_t intreg_pending
[MAX_CPUS
];
44 qemu_irq cpu_irqs
[MAX_CPUS
];
45 uint32_t pil_out
[MAX_CPUS
];
48 #define SBI_SIZE (SBI_NREGS * 4)
50 static void sbi_set_irq(void *opaque
, int irq
, int level
)
54 static uint32_t sbi_mem_readl(void *opaque
, target_phys_addr_t addr
)
65 DPRINTF("read system reg 0x" TARGET_FMT_plx
" = %x\n", addr
, ret
);
70 static void sbi_mem_writel(void *opaque
, target_phys_addr_t addr
, uint32_t val
)
76 DPRINTF("write system reg 0x" TARGET_FMT_plx
" = %x\n", addr
, val
);
84 static CPUReadMemoryFunc
* const sbi_mem_read
[3] = {
90 static CPUWriteMemoryFunc
* const sbi_mem_write
[3] = {
96 static const VMStateDescription vmstate_sbi
= {
99 .minimum_version_id
= 1,
100 .minimum_version_id_old
= 1,
101 .fields
= (VMStateField
[]) {
102 VMSTATE_UINT32_ARRAY(intreg_pending
, SBIState
, MAX_CPUS
),
103 VMSTATE_END_OF_LIST()
107 static void sbi_reset(DeviceState
*d
)
109 SBIState
*s
= container_of(d
, SBIState
, busdev
.qdev
);
112 for (i
= 0; i
< MAX_CPUS
; i
++) {
113 s
->intreg_pending
[i
] = 0;
117 static int sbi_init1(SysBusDevice
*dev
)
119 SBIState
*s
= FROM_SYSBUS(SBIState
, dev
);
123 qdev_init_gpio_in(&dev
->qdev
, sbi_set_irq
, 32 + MAX_CPUS
);
124 for (i
= 0; i
< MAX_CPUS
; i
++) {
125 sysbus_init_irq(dev
, &s
->cpu_irqs
[i
]);
128 sbi_io_memory
= cpu_register_io_memory(sbi_mem_read
, sbi_mem_write
, s
,
129 DEVICE_NATIVE_ENDIAN
);
130 sysbus_init_mmio(dev
, SBI_SIZE
, sbi_io_memory
);
135 static SysBusDeviceInfo sbi_info
= {
138 .qdev
.size
= sizeof(SBIState
),
139 .qdev
.vmsd
= &vmstate_sbi
,
140 .qdev
.reset
= sbi_reset
,
143 static void sbi_register_devices(void)
145 sysbus_register_withprop(&sbi_info
);
148 device_init(sbi_register_devices
)