1 #include "qemu/osdep.h"
2 #include "hw/pci/pci.h"
3 #include "hw/qdev-properties.h"
4 #include "hw/virtio/virtio-gpu.h"
5 #include "qapi/error.h"
6 #include "qemu/module.h"
7 #include "virtio-vga.h"
8 #include "qom/object.h"
10 static void virtio_vga_base_invalidate_display(void *opaque
)
12 VirtIOVGABase
*vvga
= opaque
;
13 VirtIOGPUBase
*g
= vvga
->vgpu
;
16 g
->hw_ops
->invalidate(g
);
18 vvga
->vga
.hw_ops
->invalidate(&vvga
->vga
);
22 static void virtio_vga_base_update_display(void *opaque
)
24 VirtIOVGABase
*vvga
= opaque
;
25 VirtIOGPUBase
*g
= vvga
->vgpu
;
28 g
->hw_ops
->gfx_update(g
);
30 vvga
->vga
.hw_ops
->gfx_update(&vvga
->vga
);
34 static void virtio_vga_base_text_update(void *opaque
, console_ch_t
*chardata
)
36 VirtIOVGABase
*vvga
= opaque
;
37 VirtIOGPUBase
*g
= vvga
->vgpu
;
40 if (g
->hw_ops
->text_update
) {
41 g
->hw_ops
->text_update(g
, chardata
);
44 if (vvga
->vga
.hw_ops
->text_update
) {
45 vvga
->vga
.hw_ops
->text_update(&vvga
->vga
, chardata
);
50 static void virtio_vga_base_ui_info(void *opaque
, uint32_t idx
, QemuUIInfo
*info
)
52 VirtIOVGABase
*vvga
= opaque
;
53 VirtIOGPUBase
*g
= vvga
->vgpu
;
55 if (g
->hw_ops
->ui_info
) {
56 g
->hw_ops
->ui_info(g
, idx
, info
);
60 static void virtio_vga_base_gl_block(void *opaque
, bool block
)
62 VirtIOVGABase
*vvga
= opaque
;
63 VirtIOGPUBase
*g
= vvga
->vgpu
;
65 if (g
->hw_ops
->gl_block
) {
66 g
->hw_ops
->gl_block(g
, block
);
70 static int virtio_vga_base_get_flags(void *opaque
)
72 VirtIOVGABase
*vvga
= opaque
;
73 VirtIOGPUBase
*g
= vvga
->vgpu
;
75 return g
->hw_ops
->get_flags(g
);
78 static const GraphicHwOps virtio_vga_base_ops
= {
79 .get_flags
= virtio_vga_base_get_flags
,
80 .invalidate
= virtio_vga_base_invalidate_display
,
81 .gfx_update
= virtio_vga_base_update_display
,
82 .text_update
= virtio_vga_base_text_update
,
83 .ui_info
= virtio_vga_base_ui_info
,
84 .gl_block
= virtio_vga_base_gl_block
,
87 static const VMStateDescription vmstate_virtio_vga_base
= {
90 .minimum_version_id
= 2,
91 .fields
= (VMStateField
[]) {
92 /* no pci stuff here, saving the virtio device will handle that */
93 VMSTATE_STRUCT(vga
, VirtIOVGABase
, 0,
94 vmstate_vga_common
, VGACommonState
),
99 /* VGA device wrapper around PCI device around virtio GPU */
100 static void virtio_vga_base_realize(VirtIOPCIProxy
*vpci_dev
, Error
**errp
)
102 VirtIOVGABase
*vvga
= VIRTIO_VGA_BASE(vpci_dev
);
103 VirtIOGPUBase
*g
= vvga
->vgpu
;
104 VGACommonState
*vga
= &vvga
->vga
;
108 /* init vga compat bits */
109 vga
->vram_size_mb
= 8;
110 if (!vga_common_init(vga
, OBJECT(vpci_dev
), errp
)) {
113 vga_init(vga
, OBJECT(vpci_dev
), pci_address_space(&vpci_dev
->pci_dev
),
114 pci_address_space_io(&vpci_dev
->pci_dev
), true);
115 pci_register_bar(&vpci_dev
->pci_dev
, 0,
116 PCI_BASE_ADDRESS_MEM_PREFETCH
, &vga
->vram
);
119 * Configure virtio bar and regions
121 * We use bar #2 for the mmio regions, to be compatible with stdvga.
122 * virtio regions are moved to the end of bar #2, to make room for
123 * the stdvga mmio registers at the start of bar #2.
125 vpci_dev
->modern_mem_bar_idx
= 2;
126 vpci_dev
->msix_bar_idx
= 4;
127 vpci_dev
->modern_io_bar_idx
= 5;
129 if (!(vpci_dev
->flags
& VIRTIO_PCI_FLAG_PAGE_PER_VQ
)) {
131 * with page-per-vq=off there is no padding space we can use
132 * for the stdvga registers. Make the common and isr regions
135 vpci_dev
->common
.size
/= 2;
136 vpci_dev
->isr
.size
/= 2;
139 offset
= memory_region_size(&vpci_dev
->modern_bar
);
140 offset
-= vpci_dev
->notify
.size
;
141 vpci_dev
->notify
.offset
= offset
;
142 offset
-= vpci_dev
->device
.size
;
143 vpci_dev
->device
.offset
= offset
;
144 offset
-= vpci_dev
->isr
.size
;
145 vpci_dev
->isr
.offset
= offset
;
146 offset
-= vpci_dev
->common
.size
;
147 vpci_dev
->common
.offset
= offset
;
149 /* init virtio bits */
150 virtio_pci_force_virtio_1(vpci_dev
);
151 if (!qdev_realize(DEVICE(g
), BUS(&vpci_dev
->bus
), errp
)) {
155 /* add stdvga mmio regions */
156 pci_std_vga_mmio_region_init(vga
, OBJECT(vvga
), &vpci_dev
->modern_bar
,
157 vvga
->vga_mrs
, true, false);
159 vga
->con
= g
->scanout
[0].con
;
160 graphic_console_set_hwops(vga
->con
, &virtio_vga_base_ops
, vvga
);
162 for (i
= 0; i
< g
->conf
.max_outputs
; i
++) {
163 object_property_set_link(OBJECT(g
->scanout
[i
].con
), "device",
164 OBJECT(vpci_dev
), &error_abort
);
168 static void virtio_vga_base_reset_hold(Object
*obj
)
170 VirtIOVGABaseClass
*klass
= VIRTIO_VGA_BASE_GET_CLASS(obj
);
171 VirtIOVGABase
*vvga
= VIRTIO_VGA_BASE(obj
);
173 /* reset virtio-gpu */
174 if (klass
->parent_phases
.hold
) {
175 klass
->parent_phases
.hold(obj
);
179 vga_common_reset(&vvga
->vga
);
180 vga_dirty_log_start(&vvga
->vga
);
183 static bool virtio_vga_get_big_endian_fb(Object
*obj
, Error
**errp
)
185 VirtIOVGABase
*d
= VIRTIO_VGA_BASE(obj
);
187 return d
->vga
.big_endian_fb
;
190 static void virtio_vga_set_big_endian_fb(Object
*obj
, bool value
, Error
**errp
)
192 VirtIOVGABase
*d
= VIRTIO_VGA_BASE(obj
);
194 d
->vga
.big_endian_fb
= value
;
197 static Property virtio_vga_base_properties
[] = {
198 DEFINE_VIRTIO_GPU_PCI_PROPERTIES(VirtIOPCIProxy
),
199 DEFINE_PROP_END_OF_LIST(),
202 static void virtio_vga_base_class_init(ObjectClass
*klass
, void *data
)
204 DeviceClass
*dc
= DEVICE_CLASS(klass
);
205 VirtioPCIClass
*k
= VIRTIO_PCI_CLASS(klass
);
206 VirtIOVGABaseClass
*v
= VIRTIO_VGA_BASE_CLASS(klass
);
207 PCIDeviceClass
*pcidev_k
= PCI_DEVICE_CLASS(klass
);
208 ResettableClass
*rc
= RESETTABLE_CLASS(klass
);
210 set_bit(DEVICE_CATEGORY_DISPLAY
, dc
->categories
);
211 device_class_set_props(dc
, virtio_vga_base_properties
);
212 dc
->vmsd
= &vmstate_virtio_vga_base
;
213 dc
->hotpluggable
= false;
214 resettable_class_set_parent_phases(rc
, NULL
, virtio_vga_base_reset_hold
,
215 NULL
, &v
->parent_phases
);
217 k
->realize
= virtio_vga_base_realize
;
218 pcidev_k
->romfile
= "vgabios-virtio.bin";
219 pcidev_k
->class_id
= PCI_CLASS_DISPLAY_VGA
;
221 /* Expose framebuffer byteorder via QOM */
222 object_class_property_add_bool(klass
, "big-endian-framebuffer",
223 virtio_vga_get_big_endian_fb
,
224 virtio_vga_set_big_endian_fb
);
227 static const TypeInfo virtio_vga_base_info
= {
228 .name
= TYPE_VIRTIO_VGA_BASE
,
229 .parent
= TYPE_VIRTIO_PCI
,
230 .instance_size
= sizeof(VirtIOVGABase
),
231 .class_size
= sizeof(VirtIOVGABaseClass
),
232 .class_init
= virtio_vga_base_class_init
,
235 module_obj(TYPE_VIRTIO_VGA_BASE
);
236 module_kconfig(VIRTIO_VGA
);
238 #define TYPE_VIRTIO_VGA "virtio-vga"
240 typedef struct VirtIOVGA VirtIOVGA
;
241 DECLARE_INSTANCE_CHECKER(VirtIOVGA
, VIRTIO_VGA
,
245 VirtIOVGABase parent_obj
;
250 static void virtio_vga_inst_initfn(Object
*obj
)
252 VirtIOVGA
*dev
= VIRTIO_VGA(obj
);
254 virtio_instance_init_common(obj
, &dev
->vdev
, sizeof(dev
->vdev
),
256 VIRTIO_VGA_BASE(dev
)->vgpu
= VIRTIO_GPU_BASE(&dev
->vdev
);
260 static VirtioPCIDeviceTypeInfo virtio_vga_info
= {
261 .generic_name
= TYPE_VIRTIO_VGA
,
262 .parent
= TYPE_VIRTIO_VGA_BASE
,
263 .instance_size
= sizeof(VirtIOVGA
),
264 .instance_init
= virtio_vga_inst_initfn
,
266 module_obj(TYPE_VIRTIO_VGA
);
268 static void virtio_vga_register_types(void)
270 type_register_static(&virtio_vga_base_info
);
271 virtio_pci_types_register(&virtio_vga_info
);
274 type_init(virtio_vga_register_types
)