2 * Target-specific parts of the CPU object
4 * Copyright (c) 2003 Fabrice Bellard
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
16 * You should have received a copy of the GNU Lesser General Public
17 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
20 #include "qemu/osdep.h"
21 #include "qemu-common.h"
22 #include "qapi/error.h"
24 #include "exec/target_page.h"
25 #include "hw/qdev-core.h"
26 #include "hw/qdev-properties.h"
27 #include "qemu/error-report.h"
28 #include "migration/vmstate.h"
29 #ifdef CONFIG_USER_ONLY
32 #include "hw/core/sysemu-cpu-ops.h"
33 #include "exec/address-spaces.h"
35 #include "sysemu/tcg.h"
36 #include "sysemu/kvm.h"
37 #include "sysemu/replay.h"
38 #include "exec/translate-all.h"
40 #include "hw/core/accel-cpu.h"
41 #include "trace/trace-root.h"
43 uintptr_t qemu_host_page_size
;
44 intptr_t qemu_host_page_mask
;
46 #ifndef CONFIG_USER_ONLY
47 static int cpu_common_post_load(void *opaque
, int version_id
)
49 CPUState
*cpu
= opaque
;
51 /* 0x01 was CPU_INTERRUPT_EXIT. This line can be removed when the
52 version_id is increased. */
53 cpu
->interrupt_request
&= ~0x01;
56 /* loadvm has just updated the content of RAM, bypassing the
57 * usual mechanisms that ensure we flush TBs for writes to
58 * memory we've translated code from. So we must flush all TBs,
59 * which will now be stale.
66 static int cpu_common_pre_load(void *opaque
)
68 CPUState
*cpu
= opaque
;
70 cpu
->exception_index
= -1;
75 static bool cpu_common_exception_index_needed(void *opaque
)
77 CPUState
*cpu
= opaque
;
79 return tcg_enabled() && cpu
->exception_index
!= -1;
82 static const VMStateDescription vmstate_cpu_common_exception_index
= {
83 .name
= "cpu_common/exception_index",
85 .minimum_version_id
= 1,
86 .needed
= cpu_common_exception_index_needed
,
87 .fields
= (VMStateField
[]) {
88 VMSTATE_INT32(exception_index
, CPUState
),
93 static bool cpu_common_crash_occurred_needed(void *opaque
)
95 CPUState
*cpu
= opaque
;
97 return cpu
->crash_occurred
;
100 static const VMStateDescription vmstate_cpu_common_crash_occurred
= {
101 .name
= "cpu_common/crash_occurred",
103 .minimum_version_id
= 1,
104 .needed
= cpu_common_crash_occurred_needed
,
105 .fields
= (VMStateField
[]) {
106 VMSTATE_BOOL(crash_occurred
, CPUState
),
107 VMSTATE_END_OF_LIST()
111 const VMStateDescription vmstate_cpu_common
= {
112 .name
= "cpu_common",
114 .minimum_version_id
= 1,
115 .pre_load
= cpu_common_pre_load
,
116 .post_load
= cpu_common_post_load
,
117 .fields
= (VMStateField
[]) {
118 VMSTATE_UINT32(halted
, CPUState
),
119 VMSTATE_UINT32(interrupt_request
, CPUState
),
120 VMSTATE_END_OF_LIST()
122 .subsections
= (const VMStateDescription
*[]) {
123 &vmstate_cpu_common_exception_index
,
124 &vmstate_cpu_common_crash_occurred
,
130 void cpu_exec_realizefn(CPUState
*cpu
, Error
**errp
)
132 #ifndef CONFIG_USER_ONLY
133 CPUClass
*cc
= CPU_GET_CLASS(cpu
);
137 if (!accel_cpu_realizefn(cpu
, errp
)) {
140 /* NB: errp parameter is unused currently */
142 tcg_exec_realizefn(cpu
, errp
);
145 #ifdef CONFIG_USER_ONLY
146 assert(qdev_get_vmsd(DEVICE(cpu
)) == NULL
||
147 qdev_get_vmsd(DEVICE(cpu
))->unmigratable
);
149 if (qdev_get_vmsd(DEVICE(cpu
)) == NULL
) {
150 vmstate_register(NULL
, cpu
->cpu_index
, &vmstate_cpu_common
, cpu
);
152 if (cc
->sysemu_ops
->legacy_vmsd
!= NULL
) {
153 vmstate_register(NULL
, cpu
->cpu_index
, cc
->sysemu_ops
->legacy_vmsd
, cpu
);
155 #endif /* CONFIG_USER_ONLY */
158 void cpu_exec_unrealizefn(CPUState
*cpu
)
160 #ifndef CONFIG_USER_ONLY
161 CPUClass
*cc
= CPU_GET_CLASS(cpu
);
163 if (cc
->sysemu_ops
->legacy_vmsd
!= NULL
) {
164 vmstate_unregister(NULL
, cc
->sysemu_ops
->legacy_vmsd
, cpu
);
166 if (qdev_get_vmsd(DEVICE(cpu
)) == NULL
) {
167 vmstate_unregister(NULL
, &vmstate_cpu_common
, cpu
);
171 tcg_exec_unrealizefn(cpu
);
174 cpu_list_remove(cpu
);
178 * This can't go in hw/core/cpu.c because that file is compiled only
179 * once for both user-mode and system builds.
181 static Property cpu_common_props
[] = {
182 #ifdef CONFIG_USER_ONLY
184 * Create a property for the user-only object, so users can
185 * adjust prctl(PR_SET_UNALIGN) from the command-line.
186 * Has no effect if the target does not support the feature.
188 DEFINE_PROP_BOOL("prctl-unalign-sigbus", CPUState
,
189 prctl_unalign_sigbus
, false),
192 * Create a memory property for softmmu CPU object, so users can
193 * wire up its memory. The default if no link is set up is to use
194 * the system address space.
196 DEFINE_PROP_LINK("memory", CPUState
, memory
, TYPE_MEMORY_REGION
,
199 DEFINE_PROP_BOOL("start-powered-off", CPUState
, start_powered_off
, false),
200 DEFINE_PROP_END_OF_LIST(),
203 void cpu_class_init_props(DeviceClass
*dc
)
205 device_class_set_props(dc
, cpu_common_props
);
208 void cpu_exec_initfn(CPUState
*cpu
)
213 #ifndef CONFIG_USER_ONLY
214 cpu
->thread_id
= qemu_get_thread_id();
215 cpu
->memory
= get_system_memory();
216 object_ref(OBJECT(cpu
->memory
));
220 const char *parse_cpu_option(const char *cpu_option
)
224 gchar
**model_pieces
;
225 const char *cpu_type
;
227 model_pieces
= g_strsplit(cpu_option
, ",", 2);
228 if (!model_pieces
[0]) {
229 error_report("-cpu option cannot be empty");
233 oc
= cpu_class_by_name(CPU_RESOLVING_TYPE
, model_pieces
[0]);
235 error_report("unable to find CPU model '%s'", model_pieces
[0]);
236 g_strfreev(model_pieces
);
240 cpu_type
= object_class_get_name(oc
);
242 cc
->parse_features(cpu_type
, model_pieces
[1], &error_fatal
);
243 g_strfreev(model_pieces
);
247 #if defined(CONFIG_USER_ONLY)
248 void tb_invalidate_phys_addr(target_ulong addr
)
251 tb_invalidate_phys_page_range(addr
, addr
+ 1);
255 void tb_invalidate_phys_addr(AddressSpace
*as
, hwaddr addr
, MemTxAttrs attrs
)
261 if (!tcg_enabled()) {
265 RCU_READ_LOCK_GUARD();
266 mr
= address_space_translate(as
, addr
, &addr
, &l
, false, attrs
);
267 if (!(memory_region_is_ram(mr
)
268 || memory_region_is_romd(mr
))) {
271 ram_addr
= memory_region_get_ram_addr(mr
) + addr
;
272 tb_invalidate_phys_page_range(ram_addr
, ram_addr
+ 1);
276 /* Add a breakpoint. */
277 int cpu_breakpoint_insert(CPUState
*cpu
, vaddr pc
, int flags
,
278 CPUBreakpoint
**breakpoint
)
280 CPUClass
*cc
= CPU_GET_CLASS(cpu
);
283 if (cc
->gdb_adjust_breakpoint
) {
284 pc
= cc
->gdb_adjust_breakpoint(cpu
, pc
);
287 bp
= g_malloc(sizeof(*bp
));
292 /* keep all GDB-injected breakpoints in front */
293 if (flags
& BP_GDB
) {
294 QTAILQ_INSERT_HEAD(&cpu
->breakpoints
, bp
, entry
);
296 QTAILQ_INSERT_TAIL(&cpu
->breakpoints
, bp
, entry
);
303 trace_breakpoint_insert(cpu
->cpu_index
, pc
, flags
);
307 /* Remove a specific breakpoint. */
308 int cpu_breakpoint_remove(CPUState
*cpu
, vaddr pc
, int flags
)
310 CPUClass
*cc
= CPU_GET_CLASS(cpu
);
313 if (cc
->gdb_adjust_breakpoint
) {
314 pc
= cc
->gdb_adjust_breakpoint(cpu
, pc
);
317 QTAILQ_FOREACH(bp
, &cpu
->breakpoints
, entry
) {
318 if (bp
->pc
== pc
&& bp
->flags
== flags
) {
319 cpu_breakpoint_remove_by_ref(cpu
, bp
);
326 /* Remove a specific breakpoint by reference. */
327 void cpu_breakpoint_remove_by_ref(CPUState
*cpu
, CPUBreakpoint
*bp
)
329 QTAILQ_REMOVE(&cpu
->breakpoints
, bp
, entry
);
331 trace_breakpoint_remove(cpu
->cpu_index
, bp
->pc
, bp
->flags
);
335 /* Remove all matching breakpoints. */
336 void cpu_breakpoint_remove_all(CPUState
*cpu
, int mask
)
338 CPUBreakpoint
*bp
, *next
;
340 QTAILQ_FOREACH_SAFE(bp
, &cpu
->breakpoints
, entry
, next
) {
341 if (bp
->flags
& mask
) {
342 cpu_breakpoint_remove_by_ref(cpu
, bp
);
347 /* enable or disable single step mode. EXCP_DEBUG is returned by the
348 CPU loop after each instruction */
349 void cpu_single_step(CPUState
*cpu
, int enabled
)
351 if (cpu
->singlestep_enabled
!= enabled
) {
352 cpu
->singlestep_enabled
= enabled
;
354 kvm_update_guest_debug(cpu
, 0);
356 trace_breakpoint_singlestep(cpu
->cpu_index
, enabled
);
360 void cpu_abort(CPUState
*cpu
, const char *fmt
, ...)
367 fprintf(stderr
, "qemu: fatal: ");
368 vfprintf(stderr
, fmt
, ap
);
369 fprintf(stderr
, "\n");
370 cpu_dump_state(cpu
, stderr
, CPU_DUMP_FPU
| CPU_DUMP_CCOP
);
371 if (qemu_log_separate()) {
372 FILE *logfile
= qemu_log_lock();
373 qemu_log("qemu: fatal: ");
374 qemu_log_vprintf(fmt
, ap2
);
376 log_cpu_state(cpu
, CPU_DUMP_FPU
| CPU_DUMP_CCOP
);
378 qemu_log_unlock(logfile
);
384 #if defined(CONFIG_USER_ONLY)
386 struct sigaction act
;
387 sigfillset(&act
.sa_mask
);
388 act
.sa_handler
= SIG_DFL
;
390 sigaction(SIGABRT
, &act
, NULL
);
396 /* physical memory access (slow version, mainly for debug) */
397 #if defined(CONFIG_USER_ONLY)
398 int cpu_memory_rw_debug(CPUState
*cpu
, target_ulong addr
,
399 void *ptr
, target_ulong len
, bool is_write
)
402 target_ulong l
, page
;
407 page
= addr
& TARGET_PAGE_MASK
;
408 l
= (page
+ TARGET_PAGE_SIZE
) - addr
;
411 flags
= page_get_flags(page
);
412 if (!(flags
& PAGE_VALID
))
415 if (!(flags
& PAGE_WRITE
))
417 /* XXX: this code should not depend on lock_user */
418 if (!(p
= lock_user(VERIFY_WRITE
, addr
, l
, 0)))
421 unlock_user(p
, addr
, l
);
423 if (!(flags
& PAGE_READ
))
425 /* XXX: this code should not depend on lock_user */
426 if (!(p
= lock_user(VERIFY_READ
, addr
, l
, 1)))
429 unlock_user(p
, addr
, 0);
439 bool target_words_bigendian(void)
441 #if defined(TARGET_WORDS_BIGENDIAN)
448 void page_size_init(void)
450 /* NOTE: we can always suppose that qemu_host_page_size >=
452 if (qemu_host_page_size
== 0) {
453 qemu_host_page_size
= qemu_real_host_page_size
;
455 if (qemu_host_page_size
< TARGET_PAGE_SIZE
) {
456 qemu_host_page_size
= TARGET_PAGE_SIZE
;
458 qemu_host_page_mask
= -(intptr_t)qemu_host_page_size
;