Merge remote-tracking branch 'remotes/mjt/tags/pull-trivial-patches-2015-04-04' into...
[qemu.git] / hw / s390x / css.c
blob9a13b006dda019a9bda804a0735efc304b401301
1 /*
2 * Channel subsystem base support.
4 * Copyright 2012 IBM Corp.
5 * Author(s): Cornelia Huck <cornelia.huck@de.ibm.com>
7 * This work is licensed under the terms of the GNU GPL, version 2 or (at
8 * your option) any later version. See the COPYING file in the top-level
9 * directory.
12 #include <hw/qdev.h>
13 #include "qemu/bitops.h"
14 #include "exec/address-spaces.h"
15 #include "cpu.h"
16 #include "ioinst.h"
17 #include "css.h"
18 #include "trace.h"
19 #include "hw/s390x/s390_flic.h"
21 typedef struct CrwContainer {
22 CRW crw;
23 QTAILQ_ENTRY(CrwContainer) sibling;
24 } CrwContainer;
26 typedef struct ChpInfo {
27 uint8_t in_use;
28 uint8_t type;
29 uint8_t is_virtual;
30 } ChpInfo;
32 typedef struct SubchSet {
33 SubchDev *sch[MAX_SCHID + 1];
34 unsigned long schids_used[BITS_TO_LONGS(MAX_SCHID + 1)];
35 unsigned long devnos_used[BITS_TO_LONGS(MAX_SCHID + 1)];
36 } SubchSet;
38 typedef struct CssImage {
39 SubchSet *sch_set[MAX_SSID + 1];
40 ChpInfo chpids[MAX_CHPID + 1];
41 } CssImage;
43 typedef struct IoAdapter {
44 uint32_t id;
45 uint8_t type;
46 uint8_t isc;
47 QTAILQ_ENTRY(IoAdapter) sibling;
48 } IoAdapter;
50 typedef struct ChannelSubSys {
51 QTAILQ_HEAD(, CrwContainer) pending_crws;
52 bool do_crw_mchk;
53 bool crws_lost;
54 uint8_t max_cssid;
55 uint8_t max_ssid;
56 bool chnmon_active;
57 uint64_t chnmon_area;
58 CssImage *css[MAX_CSSID + 1];
59 uint8_t default_cssid;
60 QTAILQ_HEAD(, IoAdapter) io_adapters;
61 } ChannelSubSys;
63 static ChannelSubSys *channel_subsys;
65 int css_create_css_image(uint8_t cssid, bool default_image)
67 trace_css_new_image(cssid, default_image ? "(default)" : "");
68 if (cssid > MAX_CSSID) {
69 return -EINVAL;
71 if (channel_subsys->css[cssid]) {
72 return -EBUSY;
74 channel_subsys->css[cssid] = g_malloc0(sizeof(CssImage));
75 if (default_image) {
76 channel_subsys->default_cssid = cssid;
78 return 0;
81 int css_register_io_adapter(uint8_t type, uint8_t isc, bool swap,
82 bool maskable, uint32_t *id)
84 IoAdapter *adapter;
85 bool found = false;
86 int ret;
87 S390FLICState *fs = s390_get_flic();
88 S390FLICStateClass *fsc = S390_FLIC_COMMON_GET_CLASS(fs);
90 *id = 0;
91 QTAILQ_FOREACH(adapter, &channel_subsys->io_adapters, sibling) {
92 if ((adapter->type == type) && (adapter->isc == isc)) {
93 *id = adapter->id;
94 found = true;
95 ret = 0;
96 break;
98 if (adapter->id >= *id) {
99 *id = adapter->id + 1;
102 if (found) {
103 goto out;
105 adapter = g_new0(IoAdapter, 1);
106 ret = fsc->register_io_adapter(fs, *id, isc, swap, maskable);
107 if (ret == 0) {
108 adapter->id = *id;
109 adapter->isc = isc;
110 adapter->type = type;
111 QTAILQ_INSERT_TAIL(&channel_subsys->io_adapters, adapter, sibling);
112 } else {
113 g_free(adapter);
114 fprintf(stderr, "Unexpected error %d when registering adapter %d\n",
115 ret, *id);
117 out:
118 return ret;
121 uint16_t css_build_subchannel_id(SubchDev *sch)
123 if (channel_subsys->max_cssid > 0) {
124 return (sch->cssid << 8) | (1 << 3) | (sch->ssid << 1) | 1;
126 return (sch->ssid << 1) | 1;
129 static void css_inject_io_interrupt(SubchDev *sch)
131 uint8_t isc = (sch->curr_status.pmcw.flags & PMCW_FLAGS_MASK_ISC) >> 11;
133 trace_css_io_interrupt(sch->cssid, sch->ssid, sch->schid,
134 sch->curr_status.pmcw.intparm, isc, "");
135 s390_io_interrupt(css_build_subchannel_id(sch),
136 sch->schid,
137 sch->curr_status.pmcw.intparm,
138 isc << 27);
141 void css_conditional_io_interrupt(SubchDev *sch)
144 * If the subchannel is not currently status pending, make it pending
145 * with alert status.
147 if (!(sch->curr_status.scsw.ctrl & SCSW_STCTL_STATUS_PEND)) {
148 uint8_t isc = (sch->curr_status.pmcw.flags & PMCW_FLAGS_MASK_ISC) >> 11;
150 trace_css_io_interrupt(sch->cssid, sch->ssid, sch->schid,
151 sch->curr_status.pmcw.intparm, isc,
152 "(unsolicited)");
153 sch->curr_status.scsw.ctrl &= ~SCSW_CTRL_MASK_STCTL;
154 sch->curr_status.scsw.ctrl |=
155 SCSW_STCTL_ALERT | SCSW_STCTL_STATUS_PEND;
156 /* Inject an I/O interrupt. */
157 s390_io_interrupt(css_build_subchannel_id(sch),
158 sch->schid,
159 sch->curr_status.pmcw.intparm,
160 isc << 27);
164 void css_adapter_interrupt(uint8_t isc)
166 uint32_t io_int_word = (isc << 27) | IO_INT_WORD_AI;
168 trace_css_adapter_interrupt(isc);
169 s390_io_interrupt(0, 0, 0, io_int_word);
172 static void sch_handle_clear_func(SubchDev *sch)
174 PMCW *p = &sch->curr_status.pmcw;
175 SCSW *s = &sch->curr_status.scsw;
176 int path;
178 /* Path management: In our simple css, we always choose the only path. */
179 path = 0x80;
181 /* Reset values prior to 'issuing the clear signal'. */
182 p->lpum = 0;
183 p->pom = 0xff;
184 s->flags &= ~SCSW_FLAGS_MASK_PNO;
186 /* We always 'attempt to issue the clear signal', and we always succeed. */
187 sch->channel_prog = 0x0;
188 sch->last_cmd_valid = false;
189 s->ctrl &= ~SCSW_ACTL_CLEAR_PEND;
190 s->ctrl |= SCSW_STCTL_STATUS_PEND;
192 s->dstat = 0;
193 s->cstat = 0;
194 p->lpum = path;
198 static void sch_handle_halt_func(SubchDev *sch)
201 PMCW *p = &sch->curr_status.pmcw;
202 SCSW *s = &sch->curr_status.scsw;
203 hwaddr curr_ccw = sch->channel_prog;
204 int path;
206 /* Path management: In our simple css, we always choose the only path. */
207 path = 0x80;
209 /* We always 'attempt to issue the halt signal', and we always succeed. */
210 sch->channel_prog = 0x0;
211 sch->last_cmd_valid = false;
212 s->ctrl &= ~SCSW_ACTL_HALT_PEND;
213 s->ctrl |= SCSW_STCTL_STATUS_PEND;
215 if ((s->ctrl & (SCSW_ACTL_SUBCH_ACTIVE | SCSW_ACTL_DEVICE_ACTIVE)) ||
216 !((s->ctrl & SCSW_ACTL_START_PEND) ||
217 (s->ctrl & SCSW_ACTL_SUSP))) {
218 s->dstat = SCSW_DSTAT_DEVICE_END;
220 if ((s->ctrl & (SCSW_ACTL_SUBCH_ACTIVE | SCSW_ACTL_DEVICE_ACTIVE)) ||
221 (s->ctrl & SCSW_ACTL_SUSP)) {
222 s->cpa = curr_ccw + 8;
224 s->cstat = 0;
225 p->lpum = path;
229 static void copy_sense_id_to_guest(SenseId *dest, SenseId *src)
231 int i;
233 dest->reserved = src->reserved;
234 dest->cu_type = cpu_to_be16(src->cu_type);
235 dest->cu_model = src->cu_model;
236 dest->dev_type = cpu_to_be16(src->dev_type);
237 dest->dev_model = src->dev_model;
238 dest->unused = src->unused;
239 for (i = 0; i < ARRAY_SIZE(dest->ciw); i++) {
240 dest->ciw[i].type = src->ciw[i].type;
241 dest->ciw[i].command = src->ciw[i].command;
242 dest->ciw[i].count = cpu_to_be16(src->ciw[i].count);
246 static CCW1 copy_ccw_from_guest(hwaddr addr, bool fmt1)
248 CCW0 tmp0;
249 CCW1 tmp1;
250 CCW1 ret;
252 if (fmt1) {
253 cpu_physical_memory_read(addr, &tmp1, sizeof(tmp1));
254 ret.cmd_code = tmp1.cmd_code;
255 ret.flags = tmp1.flags;
256 ret.count = be16_to_cpu(tmp1.count);
257 ret.cda = be32_to_cpu(tmp1.cda);
258 } else {
259 cpu_physical_memory_read(addr, &tmp0, sizeof(tmp0));
260 ret.cmd_code = tmp0.cmd_code;
261 ret.flags = tmp0.flags;
262 ret.count = be16_to_cpu(tmp0.count);
263 ret.cda = be16_to_cpu(tmp0.cda1) | (tmp0.cda0 << 16);
265 return ret;
268 static int css_interpret_ccw(SubchDev *sch, hwaddr ccw_addr)
270 int ret;
271 bool check_len;
272 int len;
273 CCW1 ccw;
275 if (!ccw_addr) {
276 return -EIO;
279 /* Translate everything to format-1 ccws - the information is the same. */
280 ccw = copy_ccw_from_guest(ccw_addr, sch->ccw_fmt_1);
282 /* Check for invalid command codes. */
283 if ((ccw.cmd_code & 0x0f) == 0) {
284 return -EINVAL;
286 if (((ccw.cmd_code & 0x0f) == CCW_CMD_TIC) &&
287 ((ccw.cmd_code & 0xf0) != 0)) {
288 return -EINVAL;
291 if (ccw.flags & CCW_FLAG_SUSPEND) {
292 return -EINPROGRESS;
295 check_len = !((ccw.flags & CCW_FLAG_SLI) && !(ccw.flags & CCW_FLAG_DC));
297 if (!ccw.cda) {
298 if (sch->ccw_no_data_cnt == 255) {
299 return -EINVAL;
301 sch->ccw_no_data_cnt++;
304 /* Look at the command. */
305 switch (ccw.cmd_code) {
306 case CCW_CMD_NOOP:
307 /* Nothing to do. */
308 ret = 0;
309 break;
310 case CCW_CMD_BASIC_SENSE:
311 if (check_len) {
312 if (ccw.count != sizeof(sch->sense_data)) {
313 ret = -EINVAL;
314 break;
317 len = MIN(ccw.count, sizeof(sch->sense_data));
318 cpu_physical_memory_write(ccw.cda, sch->sense_data, len);
319 sch->curr_status.scsw.count = ccw.count - len;
320 memset(sch->sense_data, 0, sizeof(sch->sense_data));
321 ret = 0;
322 break;
323 case CCW_CMD_SENSE_ID:
325 SenseId sense_id;
327 copy_sense_id_to_guest(&sense_id, &sch->id);
328 /* Sense ID information is device specific. */
329 if (check_len) {
330 if (ccw.count != sizeof(sense_id)) {
331 ret = -EINVAL;
332 break;
335 len = MIN(ccw.count, sizeof(sense_id));
337 * Only indicate 0xff in the first sense byte if we actually
338 * have enough place to store at least bytes 0-3.
340 if (len >= 4) {
341 sense_id.reserved = 0xff;
342 } else {
343 sense_id.reserved = 0;
345 cpu_physical_memory_write(ccw.cda, &sense_id, len);
346 sch->curr_status.scsw.count = ccw.count - len;
347 ret = 0;
348 break;
350 case CCW_CMD_TIC:
351 if (sch->last_cmd_valid && (sch->last_cmd.cmd_code == CCW_CMD_TIC)) {
352 ret = -EINVAL;
353 break;
355 if (ccw.flags & (CCW_FLAG_CC | CCW_FLAG_DC)) {
356 ret = -EINVAL;
357 break;
359 sch->channel_prog = ccw.cda;
360 ret = -EAGAIN;
361 break;
362 default:
363 if (sch->ccw_cb) {
364 /* Handle device specific commands. */
365 ret = sch->ccw_cb(sch, ccw);
366 } else {
367 ret = -ENOSYS;
369 break;
371 sch->last_cmd = ccw;
372 sch->last_cmd_valid = true;
373 if (ret == 0) {
374 if (ccw.flags & CCW_FLAG_CC) {
375 sch->channel_prog += 8;
376 ret = -EAGAIN;
380 return ret;
383 static void sch_handle_start_func(SubchDev *sch, ORB *orb)
386 PMCW *p = &sch->curr_status.pmcw;
387 SCSW *s = &sch->curr_status.scsw;
388 int path;
389 int ret;
391 /* Path management: In our simple css, we always choose the only path. */
392 path = 0x80;
394 if (!(s->ctrl & SCSW_ACTL_SUSP)) {
395 /* Look at the orb and try to execute the channel program. */
396 assert(orb != NULL); /* resume does not pass an orb */
397 p->intparm = orb->intparm;
398 if (!(orb->lpm & path)) {
399 /* Generate a deferred cc 3 condition. */
400 s->flags |= SCSW_FLAGS_MASK_CC;
401 s->ctrl &= ~SCSW_CTRL_MASK_STCTL;
402 s->ctrl |= (SCSW_STCTL_ALERT | SCSW_STCTL_STATUS_PEND);
403 return;
405 sch->ccw_fmt_1 = !!(orb->ctrl0 & ORB_CTRL0_MASK_FMT);
406 sch->ccw_no_data_cnt = 0;
407 } else {
408 s->ctrl &= ~(SCSW_ACTL_SUSP | SCSW_ACTL_RESUME_PEND);
410 sch->last_cmd_valid = false;
411 do {
412 ret = css_interpret_ccw(sch, sch->channel_prog);
413 switch (ret) {
414 case -EAGAIN:
415 /* ccw chain, continue processing */
416 break;
417 case 0:
418 /* success */
419 s->ctrl &= ~SCSW_ACTL_START_PEND;
420 s->ctrl &= ~SCSW_CTRL_MASK_STCTL;
421 s->ctrl |= SCSW_STCTL_PRIMARY | SCSW_STCTL_SECONDARY |
422 SCSW_STCTL_STATUS_PEND;
423 s->dstat = SCSW_DSTAT_CHANNEL_END | SCSW_DSTAT_DEVICE_END;
424 s->cpa = sch->channel_prog + 8;
425 break;
426 case -ENOSYS:
427 /* unsupported command, generate unit check (command reject) */
428 s->ctrl &= ~SCSW_ACTL_START_PEND;
429 s->dstat = SCSW_DSTAT_UNIT_CHECK;
430 /* Set sense bit 0 in ecw0. */
431 sch->sense_data[0] = 0x80;
432 s->ctrl &= ~SCSW_CTRL_MASK_STCTL;
433 s->ctrl |= SCSW_STCTL_PRIMARY | SCSW_STCTL_SECONDARY |
434 SCSW_STCTL_ALERT | SCSW_STCTL_STATUS_PEND;
435 s->cpa = sch->channel_prog + 8;
436 break;
437 case -EFAULT:
438 /* memory problem, generate channel data check */
439 s->ctrl &= ~SCSW_ACTL_START_PEND;
440 s->cstat = SCSW_CSTAT_DATA_CHECK;
441 s->ctrl &= ~SCSW_CTRL_MASK_STCTL;
442 s->ctrl |= SCSW_STCTL_PRIMARY | SCSW_STCTL_SECONDARY |
443 SCSW_STCTL_ALERT | SCSW_STCTL_STATUS_PEND;
444 s->cpa = sch->channel_prog + 8;
445 break;
446 case -EBUSY:
447 /* subchannel busy, generate deferred cc 1 */
448 s->flags &= ~SCSW_FLAGS_MASK_CC;
449 s->flags |= (1 << 8);
450 s->ctrl &= ~SCSW_CTRL_MASK_STCTL;
451 s->ctrl |= SCSW_STCTL_ALERT | SCSW_STCTL_STATUS_PEND;
452 break;
453 case -EINPROGRESS:
454 /* channel program has been suspended */
455 s->ctrl &= ~SCSW_ACTL_START_PEND;
456 s->ctrl |= SCSW_ACTL_SUSP;
457 break;
458 default:
459 /* error, generate channel program check */
460 s->ctrl &= ~SCSW_ACTL_START_PEND;
461 s->cstat = SCSW_CSTAT_PROG_CHECK;
462 s->ctrl &= ~SCSW_CTRL_MASK_STCTL;
463 s->ctrl |= SCSW_STCTL_PRIMARY | SCSW_STCTL_SECONDARY |
464 SCSW_STCTL_ALERT | SCSW_STCTL_STATUS_PEND;
465 s->cpa = sch->channel_prog + 8;
466 break;
468 } while (ret == -EAGAIN);
473 * On real machines, this would run asynchronously to the main vcpus.
474 * We might want to make some parts of the ssch handling (interpreting
475 * read/writes) asynchronous later on if we start supporting more than
476 * our current very simple devices.
478 static void do_subchannel_work(SubchDev *sch, ORB *orb)
481 SCSW *s = &sch->curr_status.scsw;
483 if (s->ctrl & SCSW_FCTL_CLEAR_FUNC) {
484 sch_handle_clear_func(sch);
485 } else if (s->ctrl & SCSW_FCTL_HALT_FUNC) {
486 sch_handle_halt_func(sch);
487 } else if (s->ctrl & SCSW_FCTL_START_FUNC) {
488 sch_handle_start_func(sch, orb);
489 } else {
490 /* Cannot happen. */
491 return;
493 css_inject_io_interrupt(sch);
496 static void copy_pmcw_to_guest(PMCW *dest, const PMCW *src)
498 int i;
500 dest->intparm = cpu_to_be32(src->intparm);
501 dest->flags = cpu_to_be16(src->flags);
502 dest->devno = cpu_to_be16(src->devno);
503 dest->lpm = src->lpm;
504 dest->pnom = src->pnom;
505 dest->lpum = src->lpum;
506 dest->pim = src->pim;
507 dest->mbi = cpu_to_be16(src->mbi);
508 dest->pom = src->pom;
509 dest->pam = src->pam;
510 for (i = 0; i < ARRAY_SIZE(dest->chpid); i++) {
511 dest->chpid[i] = src->chpid[i];
513 dest->chars = cpu_to_be32(src->chars);
516 static void copy_scsw_to_guest(SCSW *dest, const SCSW *src)
518 dest->flags = cpu_to_be16(src->flags);
519 dest->ctrl = cpu_to_be16(src->ctrl);
520 dest->cpa = cpu_to_be32(src->cpa);
521 dest->dstat = src->dstat;
522 dest->cstat = src->cstat;
523 dest->count = cpu_to_be16(src->count);
526 static void copy_schib_to_guest(SCHIB *dest, const SCHIB *src)
528 int i;
530 copy_pmcw_to_guest(&dest->pmcw, &src->pmcw);
531 copy_scsw_to_guest(&dest->scsw, &src->scsw);
532 dest->mba = cpu_to_be64(src->mba);
533 for (i = 0; i < ARRAY_SIZE(dest->mda); i++) {
534 dest->mda[i] = src->mda[i];
538 int css_do_stsch(SubchDev *sch, SCHIB *schib)
540 /* Use current status. */
541 copy_schib_to_guest(schib, &sch->curr_status);
542 return 0;
545 static void copy_pmcw_from_guest(PMCW *dest, const PMCW *src)
547 int i;
549 dest->intparm = be32_to_cpu(src->intparm);
550 dest->flags = be16_to_cpu(src->flags);
551 dest->devno = be16_to_cpu(src->devno);
552 dest->lpm = src->lpm;
553 dest->pnom = src->pnom;
554 dest->lpum = src->lpum;
555 dest->pim = src->pim;
556 dest->mbi = be16_to_cpu(src->mbi);
557 dest->pom = src->pom;
558 dest->pam = src->pam;
559 for (i = 0; i < ARRAY_SIZE(dest->chpid); i++) {
560 dest->chpid[i] = src->chpid[i];
562 dest->chars = be32_to_cpu(src->chars);
565 static void copy_scsw_from_guest(SCSW *dest, const SCSW *src)
567 dest->flags = be16_to_cpu(src->flags);
568 dest->ctrl = be16_to_cpu(src->ctrl);
569 dest->cpa = be32_to_cpu(src->cpa);
570 dest->dstat = src->dstat;
571 dest->cstat = src->cstat;
572 dest->count = be16_to_cpu(src->count);
575 static void copy_schib_from_guest(SCHIB *dest, const SCHIB *src)
577 int i;
579 copy_pmcw_from_guest(&dest->pmcw, &src->pmcw);
580 copy_scsw_from_guest(&dest->scsw, &src->scsw);
581 dest->mba = be64_to_cpu(src->mba);
582 for (i = 0; i < ARRAY_SIZE(dest->mda); i++) {
583 dest->mda[i] = src->mda[i];
587 int css_do_msch(SubchDev *sch, const SCHIB *orig_schib)
589 SCSW *s = &sch->curr_status.scsw;
590 PMCW *p = &sch->curr_status.pmcw;
591 int ret;
592 SCHIB schib;
594 if (!(sch->curr_status.pmcw.flags & PMCW_FLAGS_MASK_DNV)) {
595 ret = 0;
596 goto out;
599 if (s->ctrl & SCSW_STCTL_STATUS_PEND) {
600 ret = -EINPROGRESS;
601 goto out;
604 if (s->ctrl &
605 (SCSW_FCTL_START_FUNC|SCSW_FCTL_HALT_FUNC|SCSW_FCTL_CLEAR_FUNC)) {
606 ret = -EBUSY;
607 goto out;
610 copy_schib_from_guest(&schib, orig_schib);
611 /* Only update the program-modifiable fields. */
612 p->intparm = schib.pmcw.intparm;
613 p->flags &= ~(PMCW_FLAGS_MASK_ISC | PMCW_FLAGS_MASK_ENA |
614 PMCW_FLAGS_MASK_LM | PMCW_FLAGS_MASK_MME |
615 PMCW_FLAGS_MASK_MP);
616 p->flags |= schib.pmcw.flags &
617 (PMCW_FLAGS_MASK_ISC | PMCW_FLAGS_MASK_ENA |
618 PMCW_FLAGS_MASK_LM | PMCW_FLAGS_MASK_MME |
619 PMCW_FLAGS_MASK_MP);
620 p->lpm = schib.pmcw.lpm;
621 p->mbi = schib.pmcw.mbi;
622 p->pom = schib.pmcw.pom;
623 p->chars &= ~(PMCW_CHARS_MASK_MBFC | PMCW_CHARS_MASK_CSENSE);
624 p->chars |= schib.pmcw.chars &
625 (PMCW_CHARS_MASK_MBFC | PMCW_CHARS_MASK_CSENSE);
626 sch->curr_status.mba = schib.mba;
628 ret = 0;
630 out:
631 return ret;
634 int css_do_xsch(SubchDev *sch)
636 SCSW *s = &sch->curr_status.scsw;
637 PMCW *p = &sch->curr_status.pmcw;
638 int ret;
640 if (!(p->flags & (PMCW_FLAGS_MASK_DNV | PMCW_FLAGS_MASK_ENA))) {
641 ret = -ENODEV;
642 goto out;
645 if (!(s->ctrl & SCSW_CTRL_MASK_FCTL) ||
646 ((s->ctrl & SCSW_CTRL_MASK_FCTL) != SCSW_FCTL_START_FUNC) ||
647 (!(s->ctrl &
648 (SCSW_ACTL_RESUME_PEND | SCSW_ACTL_START_PEND | SCSW_ACTL_SUSP))) ||
649 (s->ctrl & SCSW_ACTL_SUBCH_ACTIVE)) {
650 ret = -EINPROGRESS;
651 goto out;
654 if (s->ctrl & SCSW_CTRL_MASK_STCTL) {
655 ret = -EBUSY;
656 goto out;
659 /* Cancel the current operation. */
660 s->ctrl &= ~(SCSW_FCTL_START_FUNC |
661 SCSW_ACTL_RESUME_PEND |
662 SCSW_ACTL_START_PEND |
663 SCSW_ACTL_SUSP);
664 sch->channel_prog = 0x0;
665 sch->last_cmd_valid = false;
666 s->dstat = 0;
667 s->cstat = 0;
668 ret = 0;
670 out:
671 return ret;
674 int css_do_csch(SubchDev *sch)
676 SCSW *s = &sch->curr_status.scsw;
677 PMCW *p = &sch->curr_status.pmcw;
678 int ret;
680 if (!(p->flags & (PMCW_FLAGS_MASK_DNV | PMCW_FLAGS_MASK_ENA))) {
681 ret = -ENODEV;
682 goto out;
685 /* Trigger the clear function. */
686 s->ctrl &= ~(SCSW_CTRL_MASK_FCTL | SCSW_CTRL_MASK_ACTL);
687 s->ctrl |= SCSW_FCTL_CLEAR_FUNC | SCSW_FCTL_CLEAR_FUNC;
689 do_subchannel_work(sch, NULL);
690 ret = 0;
692 out:
693 return ret;
696 int css_do_hsch(SubchDev *sch)
698 SCSW *s = &sch->curr_status.scsw;
699 PMCW *p = &sch->curr_status.pmcw;
700 int ret;
702 if (!(p->flags & (PMCW_FLAGS_MASK_DNV | PMCW_FLAGS_MASK_ENA))) {
703 ret = -ENODEV;
704 goto out;
707 if (((s->ctrl & SCSW_CTRL_MASK_STCTL) == SCSW_STCTL_STATUS_PEND) ||
708 (s->ctrl & (SCSW_STCTL_PRIMARY |
709 SCSW_STCTL_SECONDARY |
710 SCSW_STCTL_ALERT))) {
711 ret = -EINPROGRESS;
712 goto out;
715 if (s->ctrl & (SCSW_FCTL_HALT_FUNC | SCSW_FCTL_CLEAR_FUNC)) {
716 ret = -EBUSY;
717 goto out;
720 /* Trigger the halt function. */
721 s->ctrl |= SCSW_FCTL_HALT_FUNC;
722 s->ctrl &= ~SCSW_FCTL_START_FUNC;
723 if (((s->ctrl & SCSW_CTRL_MASK_ACTL) ==
724 (SCSW_ACTL_SUBCH_ACTIVE | SCSW_ACTL_DEVICE_ACTIVE)) &&
725 ((s->ctrl & SCSW_CTRL_MASK_STCTL) == SCSW_STCTL_INTERMEDIATE)) {
726 s->ctrl &= ~SCSW_STCTL_STATUS_PEND;
728 s->ctrl |= SCSW_ACTL_HALT_PEND;
730 do_subchannel_work(sch, NULL);
731 ret = 0;
733 out:
734 return ret;
737 static void css_update_chnmon(SubchDev *sch)
739 if (!(sch->curr_status.pmcw.flags & PMCW_FLAGS_MASK_MME)) {
740 /* Not active. */
741 return;
743 /* The counter is conveniently located at the beginning of the struct. */
744 if (sch->curr_status.pmcw.chars & PMCW_CHARS_MASK_MBFC) {
745 /* Format 1, per-subchannel area. */
746 uint32_t count;
748 count = ldl_phys(&address_space_memory, sch->curr_status.mba);
749 count++;
750 stl_phys(&address_space_memory, sch->curr_status.mba, count);
751 } else {
752 /* Format 0, global area. */
753 uint32_t offset;
754 uint16_t count;
756 offset = sch->curr_status.pmcw.mbi << 5;
757 count = lduw_phys(&address_space_memory,
758 channel_subsys->chnmon_area + offset);
759 count++;
760 stw_phys(&address_space_memory,
761 channel_subsys->chnmon_area + offset, count);
765 int css_do_ssch(SubchDev *sch, ORB *orb)
767 SCSW *s = &sch->curr_status.scsw;
768 PMCW *p = &sch->curr_status.pmcw;
769 int ret;
771 if (!(p->flags & (PMCW_FLAGS_MASK_DNV | PMCW_FLAGS_MASK_ENA))) {
772 ret = -ENODEV;
773 goto out;
776 if (s->ctrl & SCSW_STCTL_STATUS_PEND) {
777 ret = -EINPROGRESS;
778 goto out;
781 if (s->ctrl & (SCSW_FCTL_START_FUNC |
782 SCSW_FCTL_HALT_FUNC |
783 SCSW_FCTL_CLEAR_FUNC)) {
784 ret = -EBUSY;
785 goto out;
788 /* If monitoring is active, update counter. */
789 if (channel_subsys->chnmon_active) {
790 css_update_chnmon(sch);
792 sch->channel_prog = orb->cpa;
793 /* Trigger the start function. */
794 s->ctrl |= (SCSW_FCTL_START_FUNC | SCSW_ACTL_START_PEND);
795 s->flags &= ~SCSW_FLAGS_MASK_PNO;
797 do_subchannel_work(sch, orb);
798 ret = 0;
800 out:
801 return ret;
804 static void copy_irb_to_guest(IRB *dest, const IRB *src, PMCW *pmcw,
805 int *irb_len)
807 int i;
808 uint16_t stctl = src->scsw.ctrl & SCSW_CTRL_MASK_STCTL;
809 uint16_t actl = src->scsw.ctrl & SCSW_CTRL_MASK_ACTL;
811 copy_scsw_to_guest(&dest->scsw, &src->scsw);
813 for (i = 0; i < ARRAY_SIZE(dest->esw); i++) {
814 dest->esw[i] = cpu_to_be32(src->esw[i]);
816 for (i = 0; i < ARRAY_SIZE(dest->ecw); i++) {
817 dest->ecw[i] = cpu_to_be32(src->ecw[i]);
819 *irb_len = sizeof(*dest) - sizeof(dest->emw);
821 /* extended measurements enabled? */
822 if ((src->scsw.flags & SCSW_FLAGS_MASK_ESWF) ||
823 !(pmcw->flags & PMCW_FLAGS_MASK_TF) ||
824 !(pmcw->chars & PMCW_CHARS_MASK_XMWME)) {
825 return;
827 /* extended measurements pending? */
828 if (!(stctl & SCSW_STCTL_STATUS_PEND)) {
829 return;
831 if ((stctl & SCSW_STCTL_PRIMARY) ||
832 (stctl == SCSW_STCTL_SECONDARY) ||
833 ((stctl & SCSW_STCTL_INTERMEDIATE) && (actl & SCSW_ACTL_SUSP))) {
834 for (i = 0; i < ARRAY_SIZE(dest->emw); i++) {
835 dest->emw[i] = cpu_to_be32(src->emw[i]);
838 *irb_len = sizeof(*dest);
841 int css_do_tsch_get_irb(SubchDev *sch, IRB *target_irb, int *irb_len)
843 SCSW *s = &sch->curr_status.scsw;
844 PMCW *p = &sch->curr_status.pmcw;
845 uint16_t stctl;
846 IRB irb;
848 if (!(p->flags & (PMCW_FLAGS_MASK_DNV | PMCW_FLAGS_MASK_ENA))) {
849 return 3;
852 stctl = s->ctrl & SCSW_CTRL_MASK_STCTL;
854 /* Prepare the irb for the guest. */
855 memset(&irb, 0, sizeof(IRB));
857 /* Copy scsw from current status. */
858 memcpy(&irb.scsw, s, sizeof(SCSW));
859 if (stctl & SCSW_STCTL_STATUS_PEND) {
860 if (s->cstat & (SCSW_CSTAT_DATA_CHECK |
861 SCSW_CSTAT_CHN_CTRL_CHK |
862 SCSW_CSTAT_INTF_CTRL_CHK)) {
863 irb.scsw.flags |= SCSW_FLAGS_MASK_ESWF;
864 irb.esw[0] = 0x04804000;
865 } else {
866 irb.esw[0] = 0x00800000;
868 /* If a unit check is pending, copy sense data. */
869 if ((s->dstat & SCSW_DSTAT_UNIT_CHECK) &&
870 (p->chars & PMCW_CHARS_MASK_CSENSE)) {
871 irb.scsw.flags |= SCSW_FLAGS_MASK_ESWF | SCSW_FLAGS_MASK_ECTL;
872 memcpy(irb.ecw, sch->sense_data, sizeof(sch->sense_data));
873 irb.esw[1] = 0x01000000 | (sizeof(sch->sense_data) << 8);
876 /* Store the irb to the guest. */
877 copy_irb_to_guest(target_irb, &irb, p, irb_len);
879 return ((stctl & SCSW_STCTL_STATUS_PEND) == 0);
882 void css_do_tsch_update_subch(SubchDev *sch)
884 SCSW *s = &sch->curr_status.scsw;
885 PMCW *p = &sch->curr_status.pmcw;
886 uint16_t stctl;
887 uint16_t fctl;
888 uint16_t actl;
890 stctl = s->ctrl & SCSW_CTRL_MASK_STCTL;
891 fctl = s->ctrl & SCSW_CTRL_MASK_FCTL;
892 actl = s->ctrl & SCSW_CTRL_MASK_ACTL;
894 /* Clear conditions on subchannel, if applicable. */
895 if (stctl & SCSW_STCTL_STATUS_PEND) {
896 s->ctrl &= ~SCSW_CTRL_MASK_STCTL;
897 if ((stctl != (SCSW_STCTL_INTERMEDIATE | SCSW_STCTL_STATUS_PEND)) ||
898 ((fctl & SCSW_FCTL_HALT_FUNC) &&
899 (actl & SCSW_ACTL_SUSP))) {
900 s->ctrl &= ~SCSW_CTRL_MASK_FCTL;
902 if (stctl != (SCSW_STCTL_INTERMEDIATE | SCSW_STCTL_STATUS_PEND)) {
903 s->flags &= ~SCSW_FLAGS_MASK_PNO;
904 s->ctrl &= ~(SCSW_ACTL_RESUME_PEND |
905 SCSW_ACTL_START_PEND |
906 SCSW_ACTL_HALT_PEND |
907 SCSW_ACTL_CLEAR_PEND |
908 SCSW_ACTL_SUSP);
909 } else {
910 if ((actl & SCSW_ACTL_SUSP) &&
911 (fctl & SCSW_FCTL_START_FUNC)) {
912 s->flags &= ~SCSW_FLAGS_MASK_PNO;
913 if (fctl & SCSW_FCTL_HALT_FUNC) {
914 s->ctrl &= ~(SCSW_ACTL_RESUME_PEND |
915 SCSW_ACTL_START_PEND |
916 SCSW_ACTL_HALT_PEND |
917 SCSW_ACTL_CLEAR_PEND |
918 SCSW_ACTL_SUSP);
919 } else {
920 s->ctrl &= ~SCSW_ACTL_RESUME_PEND;
924 /* Clear pending sense data. */
925 if (p->chars & PMCW_CHARS_MASK_CSENSE) {
926 memset(sch->sense_data, 0 , sizeof(sch->sense_data));
931 static void copy_crw_to_guest(CRW *dest, const CRW *src)
933 dest->flags = cpu_to_be16(src->flags);
934 dest->rsid = cpu_to_be16(src->rsid);
937 int css_do_stcrw(CRW *crw)
939 CrwContainer *crw_cont;
940 int ret;
942 crw_cont = QTAILQ_FIRST(&channel_subsys->pending_crws);
943 if (crw_cont) {
944 QTAILQ_REMOVE(&channel_subsys->pending_crws, crw_cont, sibling);
945 copy_crw_to_guest(crw, &crw_cont->crw);
946 g_free(crw_cont);
947 ret = 0;
948 } else {
949 /* List was empty, turn crw machine checks on again. */
950 memset(crw, 0, sizeof(*crw));
951 channel_subsys->do_crw_mchk = true;
952 ret = 1;
955 return ret;
958 static void copy_crw_from_guest(CRW *dest, const CRW *src)
960 dest->flags = be16_to_cpu(src->flags);
961 dest->rsid = be16_to_cpu(src->rsid);
964 void css_undo_stcrw(CRW *crw)
966 CrwContainer *crw_cont;
968 crw_cont = g_try_malloc0(sizeof(CrwContainer));
969 if (!crw_cont) {
970 channel_subsys->crws_lost = true;
971 return;
973 copy_crw_from_guest(&crw_cont->crw, crw);
975 QTAILQ_INSERT_HEAD(&channel_subsys->pending_crws, crw_cont, sibling);
978 int css_do_tpi(IOIntCode *int_code, int lowcore)
980 /* No pending interrupts for !KVM. */
981 return 0;
984 int css_collect_chp_desc(int m, uint8_t cssid, uint8_t f_chpid, uint8_t l_chpid,
985 int rfmt, void *buf)
987 int i, desc_size;
988 uint32_t words[8];
989 uint32_t chpid_type_word;
990 CssImage *css;
992 if (!m && !cssid) {
993 css = channel_subsys->css[channel_subsys->default_cssid];
994 } else {
995 css = channel_subsys->css[cssid];
997 if (!css) {
998 return 0;
1000 desc_size = 0;
1001 for (i = f_chpid; i <= l_chpid; i++) {
1002 if (css->chpids[i].in_use) {
1003 chpid_type_word = 0x80000000 | (css->chpids[i].type << 8) | i;
1004 if (rfmt == 0) {
1005 words[0] = cpu_to_be32(chpid_type_word);
1006 words[1] = 0;
1007 memcpy(buf + desc_size, words, 8);
1008 desc_size += 8;
1009 } else if (rfmt == 1) {
1010 words[0] = cpu_to_be32(chpid_type_word);
1011 words[1] = 0;
1012 words[2] = 0;
1013 words[3] = 0;
1014 words[4] = 0;
1015 words[5] = 0;
1016 words[6] = 0;
1017 words[7] = 0;
1018 memcpy(buf + desc_size, words, 32);
1019 desc_size += 32;
1023 return desc_size;
1026 void css_do_schm(uint8_t mbk, int update, int dct, uint64_t mbo)
1028 /* dct is currently ignored (not really meaningful for our devices) */
1029 /* TODO: Don't ignore mbk. */
1030 if (update && !channel_subsys->chnmon_active) {
1031 /* Enable measuring. */
1032 channel_subsys->chnmon_area = mbo;
1033 channel_subsys->chnmon_active = true;
1035 if (!update && channel_subsys->chnmon_active) {
1036 /* Disable measuring. */
1037 channel_subsys->chnmon_area = 0;
1038 channel_subsys->chnmon_active = false;
1042 int css_do_rsch(SubchDev *sch)
1044 SCSW *s = &sch->curr_status.scsw;
1045 PMCW *p = &sch->curr_status.pmcw;
1046 int ret;
1048 if (!(p->flags & (PMCW_FLAGS_MASK_DNV | PMCW_FLAGS_MASK_ENA))) {
1049 ret = -ENODEV;
1050 goto out;
1053 if (s->ctrl & SCSW_STCTL_STATUS_PEND) {
1054 ret = -EINPROGRESS;
1055 goto out;
1058 if (((s->ctrl & SCSW_CTRL_MASK_FCTL) != SCSW_FCTL_START_FUNC) ||
1059 (s->ctrl & SCSW_ACTL_RESUME_PEND) ||
1060 (!(s->ctrl & SCSW_ACTL_SUSP))) {
1061 ret = -EINVAL;
1062 goto out;
1065 /* If monitoring is active, update counter. */
1066 if (channel_subsys->chnmon_active) {
1067 css_update_chnmon(sch);
1070 s->ctrl |= SCSW_ACTL_RESUME_PEND;
1071 do_subchannel_work(sch, NULL);
1072 ret = 0;
1074 out:
1075 return ret;
1078 int css_do_rchp(uint8_t cssid, uint8_t chpid)
1080 uint8_t real_cssid;
1082 if (cssid > channel_subsys->max_cssid) {
1083 return -EINVAL;
1085 if (channel_subsys->max_cssid == 0) {
1086 real_cssid = channel_subsys->default_cssid;
1087 } else {
1088 real_cssid = cssid;
1090 if (!channel_subsys->css[real_cssid]) {
1091 return -EINVAL;
1094 if (!channel_subsys->css[real_cssid]->chpids[chpid].in_use) {
1095 return -ENODEV;
1098 if (!channel_subsys->css[real_cssid]->chpids[chpid].is_virtual) {
1099 fprintf(stderr,
1100 "rchp unsupported for non-virtual chpid %x.%02x!\n",
1101 real_cssid, chpid);
1102 return -ENODEV;
1105 /* We don't really use a channel path, so we're done here. */
1106 css_queue_crw(CRW_RSC_CHP, CRW_ERC_INIT,
1107 channel_subsys->max_cssid > 0 ? 1 : 0, chpid);
1108 if (channel_subsys->max_cssid > 0) {
1109 css_queue_crw(CRW_RSC_CHP, CRW_ERC_INIT, 0, real_cssid << 8);
1111 return 0;
1114 bool css_schid_final(int m, uint8_t cssid, uint8_t ssid, uint16_t schid)
1116 SubchSet *set;
1117 uint8_t real_cssid;
1119 real_cssid = (!m && (cssid == 0)) ? channel_subsys->default_cssid : cssid;
1120 if (real_cssid > MAX_CSSID || ssid > MAX_SSID ||
1121 !channel_subsys->css[real_cssid] ||
1122 !channel_subsys->css[real_cssid]->sch_set[ssid]) {
1123 return true;
1125 set = channel_subsys->css[real_cssid]->sch_set[ssid];
1126 return schid > find_last_bit(set->schids_used,
1127 (MAX_SCHID + 1) / sizeof(unsigned long));
1130 static int css_add_virtual_chpid(uint8_t cssid, uint8_t chpid, uint8_t type)
1132 CssImage *css;
1134 trace_css_chpid_add(cssid, chpid, type);
1135 if (cssid > MAX_CSSID) {
1136 return -EINVAL;
1138 css = channel_subsys->css[cssid];
1139 if (!css) {
1140 return -EINVAL;
1142 if (css->chpids[chpid].in_use) {
1143 return -EEXIST;
1145 css->chpids[chpid].in_use = 1;
1146 css->chpids[chpid].type = type;
1147 css->chpids[chpid].is_virtual = 1;
1149 css_generate_chp_crws(cssid, chpid);
1151 return 0;
1154 void css_sch_build_virtual_schib(SubchDev *sch, uint8_t chpid, uint8_t type)
1156 PMCW *p = &sch->curr_status.pmcw;
1157 SCSW *s = &sch->curr_status.scsw;
1158 int i;
1159 CssImage *css = channel_subsys->css[sch->cssid];
1161 assert(css != NULL);
1162 memset(p, 0, sizeof(PMCW));
1163 p->flags |= PMCW_FLAGS_MASK_DNV;
1164 p->devno = sch->devno;
1165 /* single path */
1166 p->pim = 0x80;
1167 p->pom = 0xff;
1168 p->pam = 0x80;
1169 p->chpid[0] = chpid;
1170 if (!css->chpids[chpid].in_use) {
1171 css_add_virtual_chpid(sch->cssid, chpid, type);
1174 memset(s, 0, sizeof(SCSW));
1175 sch->curr_status.mba = 0;
1176 for (i = 0; i < ARRAY_SIZE(sch->curr_status.mda); i++) {
1177 sch->curr_status.mda[i] = 0;
1181 SubchDev *css_find_subch(uint8_t m, uint8_t cssid, uint8_t ssid, uint16_t schid)
1183 uint8_t real_cssid;
1185 real_cssid = (!m && (cssid == 0)) ? channel_subsys->default_cssid : cssid;
1187 if (!channel_subsys->css[real_cssid]) {
1188 return NULL;
1191 if (!channel_subsys->css[real_cssid]->sch_set[ssid]) {
1192 return NULL;
1195 return channel_subsys->css[real_cssid]->sch_set[ssid]->sch[schid];
1198 bool css_subch_visible(SubchDev *sch)
1200 if (sch->ssid > channel_subsys->max_ssid) {
1201 return false;
1204 if (sch->cssid != channel_subsys->default_cssid) {
1205 return (channel_subsys->max_cssid > 0);
1208 return true;
1211 bool css_present(uint8_t cssid)
1213 return (channel_subsys->css[cssid] != NULL);
1216 bool css_devno_used(uint8_t cssid, uint8_t ssid, uint16_t devno)
1218 if (!channel_subsys->css[cssid]) {
1219 return false;
1221 if (!channel_subsys->css[cssid]->sch_set[ssid]) {
1222 return false;
1225 return !!test_bit(devno,
1226 channel_subsys->css[cssid]->sch_set[ssid]->devnos_used);
1229 void css_subch_assign(uint8_t cssid, uint8_t ssid, uint16_t schid,
1230 uint16_t devno, SubchDev *sch)
1232 CssImage *css;
1233 SubchSet *s_set;
1235 trace_css_assign_subch(sch ? "assign" : "deassign", cssid, ssid, schid,
1236 devno);
1237 if (!channel_subsys->css[cssid]) {
1238 fprintf(stderr,
1239 "Suspicious call to %s (%x.%x.%04x) for non-existing css!\n",
1240 __func__, cssid, ssid, schid);
1241 return;
1243 css = channel_subsys->css[cssid];
1245 if (!css->sch_set[ssid]) {
1246 css->sch_set[ssid] = g_malloc0(sizeof(SubchSet));
1248 s_set = css->sch_set[ssid];
1250 s_set->sch[schid] = sch;
1251 if (sch) {
1252 set_bit(schid, s_set->schids_used);
1253 set_bit(devno, s_set->devnos_used);
1254 } else {
1255 clear_bit(schid, s_set->schids_used);
1256 clear_bit(devno, s_set->devnos_used);
1260 void css_queue_crw(uint8_t rsc, uint8_t erc, int chain, uint16_t rsid)
1262 CrwContainer *crw_cont;
1264 trace_css_crw(rsc, erc, rsid, chain ? "(chained)" : "");
1265 /* TODO: Maybe use a static crw pool? */
1266 crw_cont = g_try_malloc0(sizeof(CrwContainer));
1267 if (!crw_cont) {
1268 channel_subsys->crws_lost = true;
1269 return;
1271 crw_cont->crw.flags = (rsc << 8) | erc;
1272 if (chain) {
1273 crw_cont->crw.flags |= CRW_FLAGS_MASK_C;
1275 crw_cont->crw.rsid = rsid;
1276 if (channel_subsys->crws_lost) {
1277 crw_cont->crw.flags |= CRW_FLAGS_MASK_R;
1278 channel_subsys->crws_lost = false;
1281 QTAILQ_INSERT_TAIL(&channel_subsys->pending_crws, crw_cont, sibling);
1283 if (channel_subsys->do_crw_mchk) {
1284 channel_subsys->do_crw_mchk = false;
1285 /* Inject crw pending machine check. */
1286 s390_crw_mchk();
1290 void css_generate_sch_crws(uint8_t cssid, uint8_t ssid, uint16_t schid,
1291 int hotplugged, int add)
1293 uint8_t guest_cssid;
1294 bool chain_crw;
1296 if (add && !hotplugged) {
1297 return;
1299 if (channel_subsys->max_cssid == 0) {
1300 /* Default cssid shows up as 0. */
1301 guest_cssid = (cssid == channel_subsys->default_cssid) ? 0 : cssid;
1302 } else {
1303 /* Show real cssid to the guest. */
1304 guest_cssid = cssid;
1307 * Only notify for higher subchannel sets/channel subsystems if the
1308 * guest has enabled it.
1310 if ((ssid > channel_subsys->max_ssid) ||
1311 (guest_cssid > channel_subsys->max_cssid) ||
1312 ((channel_subsys->max_cssid == 0) &&
1313 (cssid != channel_subsys->default_cssid))) {
1314 return;
1316 chain_crw = (channel_subsys->max_ssid > 0) ||
1317 (channel_subsys->max_cssid > 0);
1318 css_queue_crw(CRW_RSC_SUBCH, CRW_ERC_IPI, chain_crw ? 1 : 0, schid);
1319 if (chain_crw) {
1320 css_queue_crw(CRW_RSC_SUBCH, CRW_ERC_IPI, 0,
1321 (guest_cssid << 8) | (ssid << 4));
1325 void css_generate_chp_crws(uint8_t cssid, uint8_t chpid)
1327 /* TODO */
1330 void css_generate_css_crws(uint8_t cssid)
1332 css_queue_crw(CRW_RSC_CSS, 0, 0, cssid);
1335 int css_enable_mcsse(void)
1337 trace_css_enable_facility("mcsse");
1338 channel_subsys->max_cssid = MAX_CSSID;
1339 return 0;
1342 int css_enable_mss(void)
1344 trace_css_enable_facility("mss");
1345 channel_subsys->max_ssid = MAX_SSID;
1346 return 0;
1349 void subch_device_save(SubchDev *s, QEMUFile *f)
1351 int i;
1353 qemu_put_byte(f, s->cssid);
1354 qemu_put_byte(f, s->ssid);
1355 qemu_put_be16(f, s->schid);
1356 qemu_put_be16(f, s->devno);
1357 qemu_put_byte(f, s->thinint_active);
1358 /* SCHIB */
1359 /* PMCW */
1360 qemu_put_be32(f, s->curr_status.pmcw.intparm);
1361 qemu_put_be16(f, s->curr_status.pmcw.flags);
1362 qemu_put_be16(f, s->curr_status.pmcw.devno);
1363 qemu_put_byte(f, s->curr_status.pmcw.lpm);
1364 qemu_put_byte(f, s->curr_status.pmcw.pnom);
1365 qemu_put_byte(f, s->curr_status.pmcw.lpum);
1366 qemu_put_byte(f, s->curr_status.pmcw.pim);
1367 qemu_put_be16(f, s->curr_status.pmcw.mbi);
1368 qemu_put_byte(f, s->curr_status.pmcw.pom);
1369 qemu_put_byte(f, s->curr_status.pmcw.pam);
1370 qemu_put_buffer(f, s->curr_status.pmcw.chpid, 8);
1371 qemu_put_be32(f, s->curr_status.pmcw.chars);
1372 /* SCSW */
1373 qemu_put_be16(f, s->curr_status.scsw.flags);
1374 qemu_put_be16(f, s->curr_status.scsw.ctrl);
1375 qemu_put_be32(f, s->curr_status.scsw.cpa);
1376 qemu_put_byte(f, s->curr_status.scsw.dstat);
1377 qemu_put_byte(f, s->curr_status.scsw.cstat);
1378 qemu_put_be16(f, s->curr_status.scsw.count);
1379 qemu_put_be64(f, s->curr_status.mba);
1380 qemu_put_buffer(f, s->curr_status.mda, 4);
1381 /* end SCHIB */
1382 qemu_put_buffer(f, s->sense_data, 32);
1383 qemu_put_be64(f, s->channel_prog);
1384 /* last cmd */
1385 qemu_put_byte(f, s->last_cmd.cmd_code);
1386 qemu_put_byte(f, s->last_cmd.flags);
1387 qemu_put_be16(f, s->last_cmd.count);
1388 qemu_put_be32(f, s->last_cmd.cda);
1389 qemu_put_byte(f, s->last_cmd_valid);
1390 qemu_put_byte(f, s->id.reserved);
1391 qemu_put_be16(f, s->id.cu_type);
1392 qemu_put_byte(f, s->id.cu_model);
1393 qemu_put_be16(f, s->id.dev_type);
1394 qemu_put_byte(f, s->id.dev_model);
1395 qemu_put_byte(f, s->id.unused);
1396 for (i = 0; i < ARRAY_SIZE(s->id.ciw); i++) {
1397 qemu_put_byte(f, s->id.ciw[i].type);
1398 qemu_put_byte(f, s->id.ciw[i].command);
1399 qemu_put_be16(f, s->id.ciw[i].count);
1401 qemu_put_byte(f, s->ccw_fmt_1);
1402 qemu_put_byte(f, s->ccw_no_data_cnt);
1403 return;
1406 int subch_device_load(SubchDev *s, QEMUFile *f)
1408 int i;
1410 s->cssid = qemu_get_byte(f);
1411 s->ssid = qemu_get_byte(f);
1412 s->schid = qemu_get_be16(f);
1413 s->devno = qemu_get_be16(f);
1414 s->thinint_active = qemu_get_byte(f);
1415 /* SCHIB */
1416 /* PMCW */
1417 s->curr_status.pmcw.intparm = qemu_get_be32(f);
1418 s->curr_status.pmcw.flags = qemu_get_be16(f);
1419 s->curr_status.pmcw.devno = qemu_get_be16(f);
1420 s->curr_status.pmcw.lpm = qemu_get_byte(f);
1421 s->curr_status.pmcw.pnom = qemu_get_byte(f);
1422 s->curr_status.pmcw.lpum = qemu_get_byte(f);
1423 s->curr_status.pmcw.pim = qemu_get_byte(f);
1424 s->curr_status.pmcw.mbi = qemu_get_be16(f);
1425 s->curr_status.pmcw.pom = qemu_get_byte(f);
1426 s->curr_status.pmcw.pam = qemu_get_byte(f);
1427 qemu_get_buffer(f, s->curr_status.pmcw.chpid, 8);
1428 s->curr_status.pmcw.chars = qemu_get_be32(f);
1429 /* SCSW */
1430 s->curr_status.scsw.flags = qemu_get_be16(f);
1431 s->curr_status.scsw.ctrl = qemu_get_be16(f);
1432 s->curr_status.scsw.cpa = qemu_get_be32(f);
1433 s->curr_status.scsw.dstat = qemu_get_byte(f);
1434 s->curr_status.scsw.cstat = qemu_get_byte(f);
1435 s->curr_status.scsw.count = qemu_get_be16(f);
1436 s->curr_status.mba = qemu_get_be64(f);
1437 qemu_get_buffer(f, s->curr_status.mda, 4);
1438 /* end SCHIB */
1439 qemu_get_buffer(f, s->sense_data, 32);
1440 s->channel_prog = qemu_get_be64(f);
1441 /* last cmd */
1442 s->last_cmd.cmd_code = qemu_get_byte(f);
1443 s->last_cmd.flags = qemu_get_byte(f);
1444 s->last_cmd.count = qemu_get_be16(f);
1445 s->last_cmd.cda = qemu_get_be32(f);
1446 s->last_cmd_valid = qemu_get_byte(f);
1447 s->id.reserved = qemu_get_byte(f);
1448 s->id.cu_type = qemu_get_be16(f);
1449 s->id.cu_model = qemu_get_byte(f);
1450 s->id.dev_type = qemu_get_be16(f);
1451 s->id.dev_model = qemu_get_byte(f);
1452 s->id.unused = qemu_get_byte(f);
1453 for (i = 0; i < ARRAY_SIZE(s->id.ciw); i++) {
1454 s->id.ciw[i].type = qemu_get_byte(f);
1455 s->id.ciw[i].command = qemu_get_byte(f);
1456 s->id.ciw[i].count = qemu_get_be16(f);
1458 s->ccw_fmt_1 = qemu_get_byte(f);
1459 s->ccw_no_data_cnt = qemu_get_byte(f);
1460 return 0;
1464 static void css_init(void)
1466 channel_subsys = g_malloc0(sizeof(*channel_subsys));
1467 QTAILQ_INIT(&channel_subsys->pending_crws);
1468 channel_subsys->do_crw_mchk = true;
1469 channel_subsys->crws_lost = false;
1470 channel_subsys->chnmon_active = false;
1471 QTAILQ_INIT(&channel_subsys->io_adapters);
1473 machine_init(css_init);
1475 void css_reset_sch(SubchDev *sch)
1477 PMCW *p = &sch->curr_status.pmcw;
1479 p->intparm = 0;
1480 p->flags &= ~(PMCW_FLAGS_MASK_ISC | PMCW_FLAGS_MASK_ENA |
1481 PMCW_FLAGS_MASK_LM | PMCW_FLAGS_MASK_MME |
1482 PMCW_FLAGS_MASK_MP | PMCW_FLAGS_MASK_TF);
1483 p->flags |= PMCW_FLAGS_MASK_DNV;
1484 p->devno = sch->devno;
1485 p->pim = 0x80;
1486 p->lpm = p->pim;
1487 p->pnom = 0;
1488 p->lpum = 0;
1489 p->mbi = 0;
1490 p->pom = 0xff;
1491 p->pam = 0x80;
1492 p->chars &= ~(PMCW_CHARS_MASK_MBFC | PMCW_CHARS_MASK_XMWME |
1493 PMCW_CHARS_MASK_CSENSE);
1495 memset(&sch->curr_status.scsw, 0, sizeof(sch->curr_status.scsw));
1496 sch->curr_status.mba = 0;
1498 sch->channel_prog = 0x0;
1499 sch->last_cmd_valid = false;
1500 sch->thinint_active = false;
1503 void css_reset(void)
1505 CrwContainer *crw_cont;
1507 /* Clean up monitoring. */
1508 channel_subsys->chnmon_active = false;
1509 channel_subsys->chnmon_area = 0;
1511 /* Clear pending CRWs. */
1512 while ((crw_cont = QTAILQ_FIRST(&channel_subsys->pending_crws))) {
1513 QTAILQ_REMOVE(&channel_subsys->pending_crws, crw_cont, sibling);
1514 g_free(crw_cont);
1516 channel_subsys->do_crw_mchk = true;
1517 channel_subsys->crws_lost = false;
1519 /* Reset maximum ids. */
1520 channel_subsys->max_cssid = 0;
1521 channel_subsys->max_ssid = 0;