2 * CRIS virtual CPU header
4 * Copyright (c) 2007 AXIS Communications AB
5 * Written by Edgar E. Iglesias
7 * This library is free software; you can redistribute it and/or
8 * modify it under the terms of the GNU Lesser General Public
9 * License as published by the Free Software Foundation; either
10 * version 2 of the License, or (at your option) any later version.
12 * This library is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
15 * General Public License for more details.
17 * You should have received a copy of the GNU Lesser General Public
18 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
23 #define TARGET_LONG_BITS 32
25 #define CPUState struct CPUCRISState
29 #define TARGET_HAS_ICE 1
31 #define ELF_MACHINE EM_CRIS
35 #define EXCP_BUSFAULT 3
39 /* CRIS-specific interrupt pending bits. */
40 #define CPU_INTERRUPT_NMI CPU_INTERRUPT_TGT_EXT_3
42 /* Register aliases. R0 - R15 */
47 /* Support regs, P0 - P15 */
55 #define PR_PREFIX 6 /* On CRISv10 P6 is reserved, we use it as prefix. */
67 #define Q_FLAG 0x80000000
68 #define M_FLAG 0x40000000
69 #define PFIX_FLAG 0x800 /* CRISv10 Only. */
80 #define ALU_FLAGS 0x1F
82 /* Condition codes. */
100 #define NB_MMU_MODES 2
102 typedef struct CPUCRISState
{
104 /* P0 - P15 are referred to as special registers in the docs. */
107 /* Pseudo register for the PC. Not directly accessible on CRIS. */
110 /* Pseudo register for the kernel stack. */
118 /* Condition flag tracking. */
124 /* size of the operation, 1 = byte, 2 = word, 4 = dword. */
126 /* X flag at the time of cc snapshot. */
129 /* CRIS has certain insns that lockout interrupts. */
131 int interrupt_vector
;
135 /* FIXME: add a check in the translator to avoid writing to support
136 register sets beyond the 4th. The ISA allows up to 256! but in
137 practice there is no core that implements more than 4.
139 Support function registers are used to control units close to the
140 core. Accesses do not pass down the normal hierarchy.
142 uint32_t sregs
[4][16];
144 /* Linear feedback shift reg in the mmu. Used to provide pseudo
145 randomness for the 'hint' the mmu gives to sw for chosing valid
146 sets on TLB refills. */
147 uint32_t mmu_rand_lfsr
;
150 * We just store the stores to the tlbset here for later evaluation
151 * when the hw needs access to them.
153 * One for I and another for D.
163 /* Members after CPU_COMMON are preserved across resets. */
167 CPUCRISState
*cpu_cris_init(const char *cpu_model
);
168 int cpu_cris_exec(CPUCRISState
*s
);
169 void cpu_cris_close(CPUCRISState
*s
);
170 void do_interrupt(CPUCRISState
*env
);
171 /* you can call this signal handler from your SIGBUS and SIGSEGV
172 signal handlers to inform the virtual CPU of exceptions. non zero
173 is returned if the signal was handled by the virtual CPU. */
174 int cpu_cris_signal_handler(int host_signum
, void *pinfo
,
178 CC_OP_DYNAMIC
, /* Use env->cc_op */
205 /* CRIS uses 8k pages. */
206 #define TARGET_PAGE_BITS 13
207 #define MMAP_SHIFT TARGET_PAGE_BITS
209 #define TARGET_PHYS_ADDR_SPACE_BITS 32
210 #define TARGET_VIRT_ADDR_SPACE_BITS 32
212 #define cpu_init cpu_cris_init
213 #define cpu_exec cpu_cris_exec
214 #define cpu_gen_code cpu_cris_gen_code
215 #define cpu_signal_handler cpu_cris_signal_handler
217 #define CPU_SAVE_VERSION 1
219 /* MMU modes definitions */
220 #define MMU_MODE0_SUFFIX _kernel
221 #define MMU_MODE1_SUFFIX _user
222 #define MMU_USER_IDX 1
223 static inline int cpu_mmu_index (CPUState
*env
)
225 return !!(env
->pregs
[PR_CCS
] & U_FLAG
);
228 int cpu_cris_handle_mmu_fault(CPUState
*env
, target_ulong address
, int rw
,
229 int mmu_idx
, int is_softmmu
);
230 #define cpu_handle_mmu_fault cpu_cris_handle_mmu_fault
232 #if defined(CONFIG_USER_ONLY)
233 static inline void cpu_clone_regs(CPUState
*env
, target_ulong newsp
)
236 env
->regs
[14] = newsp
;
241 static inline void cpu_set_tls(CPUCRISState
*env
, target_ulong newtls
)
243 env
->pregs
[PR_PID
] = (env
->pregs
[PR_PID
] & 0xff) | newtls
;
246 /* Support function regs. */
247 #define SFR_RW_GC_CFG 0][0
248 #define SFR_RW_MM_CFG env->pregs[PR_SRS]][0
249 #define SFR_RW_MM_KBASE_LO env->pregs[PR_SRS]][1
250 #define SFR_RW_MM_KBASE_HI env->pregs[PR_SRS]][2
251 #define SFR_R_MM_CAUSE env->pregs[PR_SRS]][3
252 #define SFR_RW_MM_TLB_SEL env->pregs[PR_SRS]][4
253 #define SFR_RW_MM_TLB_LO env->pregs[PR_SRS]][5
254 #define SFR_RW_MM_TLB_HI env->pregs[PR_SRS]][6
258 static inline void cpu_get_tb_cpu_state(CPUState
*env
, target_ulong
*pc
,
259 target_ulong
*cs_base
, int *flags
)
263 *flags
= env
->dslot
|
264 (env
->pregs
[PR_CCS
] & (S_FLAG
| P_FLAG
| U_FLAG
265 | X_FLAG
| PFIX_FLAG
));
268 #define cpu_list cris_cpu_list
269 void cris_cpu_list(FILE *f
, fprintf_function cpu_fprintf
);