2 * QEMU Cirrus CLGD 54xx VGA Emulator.
4 * Copyright (c) 2004 Fabrice Bellard
5 * Copyright (c) 2004 Makoto Suzuki (suzu)
7 * Permission is hereby granted, free of charge, to any person obtaining a copy
8 * of this software and associated documentation files (the "Software"), to deal
9 * in the Software without restriction, including without limitation the rights
10 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
11 * copies of the Software, and to permit persons to whom the Software is
12 * furnished to do so, subject to the following conditions:
14 * The above copyright notice and this permission notice shall be included in
15 * all copies or substantial portions of the Software.
17 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
21 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
22 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
26 * Reference: Finn Thogersons' VGADOC4b
27 * available at http://home.worldonline.dk/~finth/
39 * - destination write mask support not complete (bits 5..7)
40 * - optimize linear mappings
41 * - optimize bitblt functions
44 //#define DEBUG_CIRRUS
45 //#define DEBUG_BITBLT
47 /***************************************
51 ***************************************/
54 #define CIRRUS_ID_CLGD5422 (0x23<<2)
55 #define CIRRUS_ID_CLGD5426 (0x24<<2)
56 #define CIRRUS_ID_CLGD5424 (0x25<<2)
57 #define CIRRUS_ID_CLGD5428 (0x26<<2)
58 #define CIRRUS_ID_CLGD5430 (0x28<<2)
59 #define CIRRUS_ID_CLGD5434 (0x2A<<2)
60 #define CIRRUS_ID_CLGD5436 (0x2B<<2)
61 #define CIRRUS_ID_CLGD5446 (0x2E<<2)
64 #define CIRRUS_SR7_BPP_VGA 0x00
65 #define CIRRUS_SR7_BPP_SVGA 0x01
66 #define CIRRUS_SR7_BPP_MASK 0x0e
67 #define CIRRUS_SR7_BPP_8 0x00
68 #define CIRRUS_SR7_BPP_16_DOUBLEVCLK 0x02
69 #define CIRRUS_SR7_BPP_24 0x04
70 #define CIRRUS_SR7_BPP_16 0x06
71 #define CIRRUS_SR7_BPP_32 0x08
72 #define CIRRUS_SR7_ISAADDR_MASK 0xe0
75 #define CIRRUS_MEMSIZE_512k 0x08
76 #define CIRRUS_MEMSIZE_1M 0x10
77 #define CIRRUS_MEMSIZE_2M 0x18
78 #define CIRRUS_MEMFLAGS_BANKSWITCH 0x80 // bank switching is enabled.
81 #define CIRRUS_CURSOR_SHOW 0x01
82 #define CIRRUS_CURSOR_HIDDENPEL 0x02
83 #define CIRRUS_CURSOR_LARGE 0x04 // 64x64 if set, 32x32 if clear
86 #define CIRRUS_BUSTYPE_VLBFAST 0x10
87 #define CIRRUS_BUSTYPE_PCI 0x20
88 #define CIRRUS_BUSTYPE_VLBSLOW 0x30
89 #define CIRRUS_BUSTYPE_ISA 0x38
90 #define CIRRUS_MMIO_ENABLE 0x04
91 #define CIRRUS_MMIO_USE_PCIADDR 0x40 // 0xb8000 if cleared.
92 #define CIRRUS_MEMSIZEEXT_DOUBLE 0x80
95 #define CIRRUS_BANKING_DUAL 0x01
96 #define CIRRUS_BANKING_GRANULARITY_16K 0x20 // set:16k, clear:4k
99 #define CIRRUS_BLTMODE_BACKWARDS 0x01
100 #define CIRRUS_BLTMODE_MEMSYSDEST 0x02
101 #define CIRRUS_BLTMODE_MEMSYSSRC 0x04
102 #define CIRRUS_BLTMODE_TRANSPARENTCOMP 0x08
103 #define CIRRUS_BLTMODE_PATTERNCOPY 0x40
104 #define CIRRUS_BLTMODE_COLOREXPAND 0x80
105 #define CIRRUS_BLTMODE_PIXELWIDTHMASK 0x30
106 #define CIRRUS_BLTMODE_PIXELWIDTH8 0x00
107 #define CIRRUS_BLTMODE_PIXELWIDTH16 0x10
108 #define CIRRUS_BLTMODE_PIXELWIDTH24 0x20
109 #define CIRRUS_BLTMODE_PIXELWIDTH32 0x30
112 #define CIRRUS_BLT_BUSY 0x01
113 #define CIRRUS_BLT_START 0x02
114 #define CIRRUS_BLT_RESET 0x04
115 #define CIRRUS_BLT_FIFOUSED 0x10
116 #define CIRRUS_BLT_AUTOSTART 0x80
119 #define CIRRUS_ROP_0 0x00
120 #define CIRRUS_ROP_SRC_AND_DST 0x05
121 #define CIRRUS_ROP_NOP 0x06
122 #define CIRRUS_ROP_SRC_AND_NOTDST 0x09
123 #define CIRRUS_ROP_NOTDST 0x0b
124 #define CIRRUS_ROP_SRC 0x0d
125 #define CIRRUS_ROP_1 0x0e
126 #define CIRRUS_ROP_NOTSRC_AND_DST 0x50
127 #define CIRRUS_ROP_SRC_XOR_DST 0x59
128 #define CIRRUS_ROP_SRC_OR_DST 0x6d
129 #define CIRRUS_ROP_NOTSRC_OR_NOTDST 0x90
130 #define CIRRUS_ROP_SRC_NOTXOR_DST 0x95
131 #define CIRRUS_ROP_SRC_OR_NOTDST 0xad
132 #define CIRRUS_ROP_NOTSRC 0xd0
133 #define CIRRUS_ROP_NOTSRC_OR_DST 0xd6
134 #define CIRRUS_ROP_NOTSRC_AND_NOTDST 0xda
136 #define CIRRUS_ROP_NOP_INDEX 2
137 #define CIRRUS_ROP_SRC_INDEX 5
140 #define CIRRUS_BLTMODEEXT_SOLIDFILL 0x04
141 #define CIRRUS_BLTMODEEXT_COLOREXPINV 0x02
142 #define CIRRUS_BLTMODEEXT_DWORDGRANULARITY 0x01
145 #define CIRRUS_MMIO_BLTBGCOLOR 0x00 // dword
146 #define CIRRUS_MMIO_BLTFGCOLOR 0x04 // dword
147 #define CIRRUS_MMIO_BLTWIDTH 0x08 // word
148 #define CIRRUS_MMIO_BLTHEIGHT 0x0a // word
149 #define CIRRUS_MMIO_BLTDESTPITCH 0x0c // word
150 #define CIRRUS_MMIO_BLTSRCPITCH 0x0e // word
151 #define CIRRUS_MMIO_BLTDESTADDR 0x10 // dword
152 #define CIRRUS_MMIO_BLTSRCADDR 0x14 // dword
153 #define CIRRUS_MMIO_BLTWRITEMASK 0x17 // byte
154 #define CIRRUS_MMIO_BLTMODE 0x18 // byte
155 #define CIRRUS_MMIO_BLTROP 0x1a // byte
156 #define CIRRUS_MMIO_BLTMODEEXT 0x1b // byte
157 #define CIRRUS_MMIO_BLTTRANSPARENTCOLOR 0x1c // word?
158 #define CIRRUS_MMIO_BLTTRANSPARENTCOLORMASK 0x20 // word?
159 #define CIRRUS_MMIO_LINEARDRAW_START_X 0x24 // word
160 #define CIRRUS_MMIO_LINEARDRAW_START_Y 0x26 // word
161 #define CIRRUS_MMIO_LINEARDRAW_END_X 0x28 // word
162 #define CIRRUS_MMIO_LINEARDRAW_END_Y 0x2a // word
163 #define CIRRUS_MMIO_LINEARDRAW_LINESTYLE_INC 0x2c // byte
164 #define CIRRUS_MMIO_LINEARDRAW_LINESTYLE_ROLLOVER 0x2d // byte
165 #define CIRRUS_MMIO_LINEARDRAW_LINESTYLE_MASK 0x2e // byte
166 #define CIRRUS_MMIO_LINEARDRAW_LINESTYLE_ACCUM 0x2f // byte
167 #define CIRRUS_MMIO_BRESENHAM_K1 0x30 // word
168 #define CIRRUS_MMIO_BRESENHAM_K3 0x32 // word
169 #define CIRRUS_MMIO_BRESENHAM_ERROR 0x34 // word
170 #define CIRRUS_MMIO_BRESENHAM_DELTA_MAJOR 0x36 // word
171 #define CIRRUS_MMIO_BRESENHAM_DIRECTION 0x38 // byte
172 #define CIRRUS_MMIO_LINEDRAW_MODE 0x39 // byte
173 #define CIRRUS_MMIO_BLTSTATUS 0x40 // byte
175 // PCI 0x04: command(word), 0x06(word): status
176 #define PCI_COMMAND_IOACCESS 0x0001
177 #define PCI_COMMAND_MEMACCESS 0x0002
178 #define PCI_COMMAND_BUSMASTER 0x0004
179 #define PCI_COMMAND_SPECIALCYCLE 0x0008
180 #define PCI_COMMAND_MEMWRITEINVALID 0x0010
181 #define PCI_COMMAND_PALETTESNOOPING 0x0020
182 #define PCI_COMMAND_PARITYDETECTION 0x0040
183 #define PCI_COMMAND_ADDRESSDATASTEPPING 0x0080
184 #define PCI_COMMAND_BACKTOBACKTRANS 0x0200
185 // PCI 0x08, 0xff000000 (0x09-0x0b:class,0x08:rev)
186 #define PCI_CLASS_BASE_DISPLAY 0x03
187 // PCI 0x08, 0x00ff0000
188 #define PCI_CLASS_SUB_VGA 0x00
189 // PCI 0x0c, 0x00ff0000 (0x0c:cacheline,0x0d:latency,0x0e:headertype,0x0f:Built-in self test)
190 // 0x10-0x3f (headertype 00h)
191 // PCI 0x10,0x14,0x18,0x1c,0x20,0x24: base address mapping registers
192 // 0x10: MEMBASE, 0x14: IOBASE(hard-coded in XFree86 3.x)
193 #define PCI_MAP_MEM 0x0
194 #define PCI_MAP_IO 0x1
195 #define PCI_MAP_MEM_ADDR_MASK (~0xf)
196 #define PCI_MAP_IO_ADDR_MASK (~0x3)
197 #define PCI_MAP_MEMFLAGS_32BIT 0x0
198 #define PCI_MAP_MEMFLAGS_32BIT_1M 0x1
199 #define PCI_MAP_MEMFLAGS_64BIT 0x4
200 #define PCI_MAP_MEMFLAGS_CACHEABLE 0x8
201 // PCI 0x28: cardbus CIS pointer
202 // PCI 0x2c: subsystem vendor id, 0x2e: subsystem id
203 // PCI 0x30: expansion ROM base address
204 #define PCI_ROMBIOS_ENABLED 0x1
205 // PCI 0x34: 0xffffff00=reserved, 0x000000ff=capabilities pointer
206 // PCI 0x38: reserved
207 // PCI 0x3c: 0x3c=int-line, 0x3d=int-pin, 0x3e=min-gnt, 0x3f=maax-lat
209 #define CIRRUS_PNPMMIO_SIZE 0x1000
211 #define ABS(a) ((signed)(a) > 0 ? a : -a)
213 #define BLTUNSAFE(s) \
215 ( /* check dst is within bounds */ \
216 (s)->cirrus_blt_height * ABS((s)->cirrus_blt_dstpitch) \
217 + ((s)->cirrus_blt_dstaddr & (s)->cirrus_addr_mask) > \
220 ( /* check src is within bounds */ \
221 (s)->cirrus_blt_height * ABS((s)->cirrus_blt_srcpitch) \
222 + ((s)->cirrus_blt_srcaddr & (s)->cirrus_addr_mask) > \
227 struct CirrusVGAState
;
228 typedef void (*cirrus_bitblt_rop_t
) (struct CirrusVGAState
*s
,
229 uint8_t * dst
, const uint8_t * src
,
230 int dstpitch
, int srcpitch
,
231 int bltwidth
, int bltheight
);
232 typedef void (*cirrus_fill_t
)(struct CirrusVGAState
*s
,
233 uint8_t *dst
, int dst_pitch
, int width
, int height
);
235 typedef struct CirrusVGAState
{
238 int cirrus_linear_io_addr
;
239 int cirrus_linear_bitblt_io_addr
;
240 int cirrus_mmio_io_addr
;
241 uint32_t cirrus_addr_mask
;
242 uint32_t linear_mmio_mask
;
243 uint8_t cirrus_shadow_gr0
;
244 uint8_t cirrus_shadow_gr1
;
245 uint8_t cirrus_hidden_dac_lockindex
;
246 uint8_t cirrus_hidden_dac_data
;
247 uint32_t cirrus_bank_base
[2];
248 uint32_t cirrus_bank_limit
[2];
249 uint8_t cirrus_hidden_palette
[48];
250 uint32_t hw_cursor_x
;
251 uint32_t hw_cursor_y
;
252 int cirrus_blt_pixelwidth
;
253 int cirrus_blt_width
;
254 int cirrus_blt_height
;
255 int cirrus_blt_dstpitch
;
256 int cirrus_blt_srcpitch
;
257 uint32_t cirrus_blt_fgcol
;
258 uint32_t cirrus_blt_bgcol
;
259 uint32_t cirrus_blt_dstaddr
;
260 uint32_t cirrus_blt_srcaddr
;
261 uint8_t cirrus_blt_mode
;
262 uint8_t cirrus_blt_modeext
;
263 cirrus_bitblt_rop_t cirrus_rop
;
264 #define CIRRUS_BLTBUFSIZE (2048 * 4) /* one line width */
265 uint8_t cirrus_bltbuf
[CIRRUS_BLTBUFSIZE
];
266 uint8_t *cirrus_srcptr
;
267 uint8_t *cirrus_srcptr_end
;
268 uint32_t cirrus_srccounter
;
269 /* hwcursor display state */
270 int last_hw_cursor_size
;
271 int last_hw_cursor_x
;
272 int last_hw_cursor_y
;
273 int last_hw_cursor_y_start
;
274 int last_hw_cursor_y_end
;
275 int real_vram_size
; /* XXX: suppress that */
280 typedef struct PCICirrusVGAState
{
282 CirrusVGAState cirrus_vga
;
285 static uint8_t rop_to_index
[256];
287 /***************************************
291 ***************************************/
294 static void cirrus_bitblt_reset(CirrusVGAState
*s
);
295 static void cirrus_update_memory_access(CirrusVGAState
*s
);
297 /***************************************
301 ***************************************/
303 static void cirrus_bitblt_rop_nop(CirrusVGAState
*s
,
304 uint8_t *dst
,const uint8_t *src
,
305 int dstpitch
,int srcpitch
,
306 int bltwidth
,int bltheight
)
310 static void cirrus_bitblt_fill_nop(CirrusVGAState
*s
,
312 int dstpitch
, int bltwidth
,int bltheight
)
317 #define ROP_OP(d, s) d = 0
318 #include "cirrus_vga_rop.h"
320 #define ROP_NAME src_and_dst
321 #define ROP_OP(d, s) d = (s) & (d)
322 #include "cirrus_vga_rop.h"
324 #define ROP_NAME src_and_notdst
325 #define ROP_OP(d, s) d = (s) & (~(d))
326 #include "cirrus_vga_rop.h"
328 #define ROP_NAME notdst
329 #define ROP_OP(d, s) d = ~(d)
330 #include "cirrus_vga_rop.h"
333 #define ROP_OP(d, s) d = s
334 #include "cirrus_vga_rop.h"
337 #define ROP_OP(d, s) d = ~0
338 #include "cirrus_vga_rop.h"
340 #define ROP_NAME notsrc_and_dst
341 #define ROP_OP(d, s) d = (~(s)) & (d)
342 #include "cirrus_vga_rop.h"
344 #define ROP_NAME src_xor_dst
345 #define ROP_OP(d, s) d = (s) ^ (d)
346 #include "cirrus_vga_rop.h"
348 #define ROP_NAME src_or_dst
349 #define ROP_OP(d, s) d = (s) | (d)
350 #include "cirrus_vga_rop.h"
352 #define ROP_NAME notsrc_or_notdst
353 #define ROP_OP(d, s) d = (~(s)) | (~(d))
354 #include "cirrus_vga_rop.h"
356 #define ROP_NAME src_notxor_dst
357 #define ROP_OP(d, s) d = ~((s) ^ (d))
358 #include "cirrus_vga_rop.h"
360 #define ROP_NAME src_or_notdst
361 #define ROP_OP(d, s) d = (s) | (~(d))
362 #include "cirrus_vga_rop.h"
364 #define ROP_NAME notsrc
365 #define ROP_OP(d, s) d = (~(s))
366 #include "cirrus_vga_rop.h"
368 #define ROP_NAME notsrc_or_dst
369 #define ROP_OP(d, s) d = (~(s)) | (d)
370 #include "cirrus_vga_rop.h"
372 #define ROP_NAME notsrc_and_notdst
373 #define ROP_OP(d, s) d = (~(s)) & (~(d))
374 #include "cirrus_vga_rop.h"
376 static const cirrus_bitblt_rop_t cirrus_fwd_rop
[16] = {
377 cirrus_bitblt_rop_fwd_0
,
378 cirrus_bitblt_rop_fwd_src_and_dst
,
379 cirrus_bitblt_rop_nop
,
380 cirrus_bitblt_rop_fwd_src_and_notdst
,
381 cirrus_bitblt_rop_fwd_notdst
,
382 cirrus_bitblt_rop_fwd_src
,
383 cirrus_bitblt_rop_fwd_1
,
384 cirrus_bitblt_rop_fwd_notsrc_and_dst
,
385 cirrus_bitblt_rop_fwd_src_xor_dst
,
386 cirrus_bitblt_rop_fwd_src_or_dst
,
387 cirrus_bitblt_rop_fwd_notsrc_or_notdst
,
388 cirrus_bitblt_rop_fwd_src_notxor_dst
,
389 cirrus_bitblt_rop_fwd_src_or_notdst
,
390 cirrus_bitblt_rop_fwd_notsrc
,
391 cirrus_bitblt_rop_fwd_notsrc_or_dst
,
392 cirrus_bitblt_rop_fwd_notsrc_and_notdst
,
395 static const cirrus_bitblt_rop_t cirrus_bkwd_rop
[16] = {
396 cirrus_bitblt_rop_bkwd_0
,
397 cirrus_bitblt_rop_bkwd_src_and_dst
,
398 cirrus_bitblt_rop_nop
,
399 cirrus_bitblt_rop_bkwd_src_and_notdst
,
400 cirrus_bitblt_rop_bkwd_notdst
,
401 cirrus_bitblt_rop_bkwd_src
,
402 cirrus_bitblt_rop_bkwd_1
,
403 cirrus_bitblt_rop_bkwd_notsrc_and_dst
,
404 cirrus_bitblt_rop_bkwd_src_xor_dst
,
405 cirrus_bitblt_rop_bkwd_src_or_dst
,
406 cirrus_bitblt_rop_bkwd_notsrc_or_notdst
,
407 cirrus_bitblt_rop_bkwd_src_notxor_dst
,
408 cirrus_bitblt_rop_bkwd_src_or_notdst
,
409 cirrus_bitblt_rop_bkwd_notsrc
,
410 cirrus_bitblt_rop_bkwd_notsrc_or_dst
,
411 cirrus_bitblt_rop_bkwd_notsrc_and_notdst
,
414 #define TRANSP_ROP(name) {\
418 #define TRANSP_NOP(func) {\
423 static const cirrus_bitblt_rop_t cirrus_fwd_transp_rop
[16][2] = {
424 TRANSP_ROP(cirrus_bitblt_rop_fwd_transp_0
),
425 TRANSP_ROP(cirrus_bitblt_rop_fwd_transp_src_and_dst
),
426 TRANSP_NOP(cirrus_bitblt_rop_nop
),
427 TRANSP_ROP(cirrus_bitblt_rop_fwd_transp_src_and_notdst
),
428 TRANSP_ROP(cirrus_bitblt_rop_fwd_transp_notdst
),
429 TRANSP_ROP(cirrus_bitblt_rop_fwd_transp_src
),
430 TRANSP_ROP(cirrus_bitblt_rop_fwd_transp_1
),
431 TRANSP_ROP(cirrus_bitblt_rop_fwd_transp_notsrc_and_dst
),
432 TRANSP_ROP(cirrus_bitblt_rop_fwd_transp_src_xor_dst
),
433 TRANSP_ROP(cirrus_bitblt_rop_fwd_transp_src_or_dst
),
434 TRANSP_ROP(cirrus_bitblt_rop_fwd_transp_notsrc_or_notdst
),
435 TRANSP_ROP(cirrus_bitblt_rop_fwd_transp_src_notxor_dst
),
436 TRANSP_ROP(cirrus_bitblt_rop_fwd_transp_src_or_notdst
),
437 TRANSP_ROP(cirrus_bitblt_rop_fwd_transp_notsrc
),
438 TRANSP_ROP(cirrus_bitblt_rop_fwd_transp_notsrc_or_dst
),
439 TRANSP_ROP(cirrus_bitblt_rop_fwd_transp_notsrc_and_notdst
),
442 static const cirrus_bitblt_rop_t cirrus_bkwd_transp_rop
[16][2] = {
443 TRANSP_ROP(cirrus_bitblt_rop_bkwd_transp_0
),
444 TRANSP_ROP(cirrus_bitblt_rop_bkwd_transp_src_and_dst
),
445 TRANSP_NOP(cirrus_bitblt_rop_nop
),
446 TRANSP_ROP(cirrus_bitblt_rop_bkwd_transp_src_and_notdst
),
447 TRANSP_ROP(cirrus_bitblt_rop_bkwd_transp_notdst
),
448 TRANSP_ROP(cirrus_bitblt_rop_bkwd_transp_src
),
449 TRANSP_ROP(cirrus_bitblt_rop_bkwd_transp_1
),
450 TRANSP_ROP(cirrus_bitblt_rop_bkwd_transp_notsrc_and_dst
),
451 TRANSP_ROP(cirrus_bitblt_rop_bkwd_transp_src_xor_dst
),
452 TRANSP_ROP(cirrus_bitblt_rop_bkwd_transp_src_or_dst
),
453 TRANSP_ROP(cirrus_bitblt_rop_bkwd_transp_notsrc_or_notdst
),
454 TRANSP_ROP(cirrus_bitblt_rop_bkwd_transp_src_notxor_dst
),
455 TRANSP_ROP(cirrus_bitblt_rop_bkwd_transp_src_or_notdst
),
456 TRANSP_ROP(cirrus_bitblt_rop_bkwd_transp_notsrc
),
457 TRANSP_ROP(cirrus_bitblt_rop_bkwd_transp_notsrc_or_dst
),
458 TRANSP_ROP(cirrus_bitblt_rop_bkwd_transp_notsrc_and_notdst
),
461 #define ROP2(name) {\
468 #define ROP_NOP2(func) {\
475 static const cirrus_bitblt_rop_t cirrus_patternfill
[16][4] = {
476 ROP2(cirrus_patternfill_0
),
477 ROP2(cirrus_patternfill_src_and_dst
),
478 ROP_NOP2(cirrus_bitblt_rop_nop
),
479 ROP2(cirrus_patternfill_src_and_notdst
),
480 ROP2(cirrus_patternfill_notdst
),
481 ROP2(cirrus_patternfill_src
),
482 ROP2(cirrus_patternfill_1
),
483 ROP2(cirrus_patternfill_notsrc_and_dst
),
484 ROP2(cirrus_patternfill_src_xor_dst
),
485 ROP2(cirrus_patternfill_src_or_dst
),
486 ROP2(cirrus_patternfill_notsrc_or_notdst
),
487 ROP2(cirrus_patternfill_src_notxor_dst
),
488 ROP2(cirrus_patternfill_src_or_notdst
),
489 ROP2(cirrus_patternfill_notsrc
),
490 ROP2(cirrus_patternfill_notsrc_or_dst
),
491 ROP2(cirrus_patternfill_notsrc_and_notdst
),
494 static const cirrus_bitblt_rop_t cirrus_colorexpand_transp
[16][4] = {
495 ROP2(cirrus_colorexpand_transp_0
),
496 ROP2(cirrus_colorexpand_transp_src_and_dst
),
497 ROP_NOP2(cirrus_bitblt_rop_nop
),
498 ROP2(cirrus_colorexpand_transp_src_and_notdst
),
499 ROP2(cirrus_colorexpand_transp_notdst
),
500 ROP2(cirrus_colorexpand_transp_src
),
501 ROP2(cirrus_colorexpand_transp_1
),
502 ROP2(cirrus_colorexpand_transp_notsrc_and_dst
),
503 ROP2(cirrus_colorexpand_transp_src_xor_dst
),
504 ROP2(cirrus_colorexpand_transp_src_or_dst
),
505 ROP2(cirrus_colorexpand_transp_notsrc_or_notdst
),
506 ROP2(cirrus_colorexpand_transp_src_notxor_dst
),
507 ROP2(cirrus_colorexpand_transp_src_or_notdst
),
508 ROP2(cirrus_colorexpand_transp_notsrc
),
509 ROP2(cirrus_colorexpand_transp_notsrc_or_dst
),
510 ROP2(cirrus_colorexpand_transp_notsrc_and_notdst
),
513 static const cirrus_bitblt_rop_t cirrus_colorexpand
[16][4] = {
514 ROP2(cirrus_colorexpand_0
),
515 ROP2(cirrus_colorexpand_src_and_dst
),
516 ROP_NOP2(cirrus_bitblt_rop_nop
),
517 ROP2(cirrus_colorexpand_src_and_notdst
),
518 ROP2(cirrus_colorexpand_notdst
),
519 ROP2(cirrus_colorexpand_src
),
520 ROP2(cirrus_colorexpand_1
),
521 ROP2(cirrus_colorexpand_notsrc_and_dst
),
522 ROP2(cirrus_colorexpand_src_xor_dst
),
523 ROP2(cirrus_colorexpand_src_or_dst
),
524 ROP2(cirrus_colorexpand_notsrc_or_notdst
),
525 ROP2(cirrus_colorexpand_src_notxor_dst
),
526 ROP2(cirrus_colorexpand_src_or_notdst
),
527 ROP2(cirrus_colorexpand_notsrc
),
528 ROP2(cirrus_colorexpand_notsrc_or_dst
),
529 ROP2(cirrus_colorexpand_notsrc_and_notdst
),
532 static const cirrus_bitblt_rop_t cirrus_colorexpand_pattern_transp
[16][4] = {
533 ROP2(cirrus_colorexpand_pattern_transp_0
),
534 ROP2(cirrus_colorexpand_pattern_transp_src_and_dst
),
535 ROP_NOP2(cirrus_bitblt_rop_nop
),
536 ROP2(cirrus_colorexpand_pattern_transp_src_and_notdst
),
537 ROP2(cirrus_colorexpand_pattern_transp_notdst
),
538 ROP2(cirrus_colorexpand_pattern_transp_src
),
539 ROP2(cirrus_colorexpand_pattern_transp_1
),
540 ROP2(cirrus_colorexpand_pattern_transp_notsrc_and_dst
),
541 ROP2(cirrus_colorexpand_pattern_transp_src_xor_dst
),
542 ROP2(cirrus_colorexpand_pattern_transp_src_or_dst
),
543 ROP2(cirrus_colorexpand_pattern_transp_notsrc_or_notdst
),
544 ROP2(cirrus_colorexpand_pattern_transp_src_notxor_dst
),
545 ROP2(cirrus_colorexpand_pattern_transp_src_or_notdst
),
546 ROP2(cirrus_colorexpand_pattern_transp_notsrc
),
547 ROP2(cirrus_colorexpand_pattern_transp_notsrc_or_dst
),
548 ROP2(cirrus_colorexpand_pattern_transp_notsrc_and_notdst
),
551 static const cirrus_bitblt_rop_t cirrus_colorexpand_pattern
[16][4] = {
552 ROP2(cirrus_colorexpand_pattern_0
),
553 ROP2(cirrus_colorexpand_pattern_src_and_dst
),
554 ROP_NOP2(cirrus_bitblt_rop_nop
),
555 ROP2(cirrus_colorexpand_pattern_src_and_notdst
),
556 ROP2(cirrus_colorexpand_pattern_notdst
),
557 ROP2(cirrus_colorexpand_pattern_src
),
558 ROP2(cirrus_colorexpand_pattern_1
),
559 ROP2(cirrus_colorexpand_pattern_notsrc_and_dst
),
560 ROP2(cirrus_colorexpand_pattern_src_xor_dst
),
561 ROP2(cirrus_colorexpand_pattern_src_or_dst
),
562 ROP2(cirrus_colorexpand_pattern_notsrc_or_notdst
),
563 ROP2(cirrus_colorexpand_pattern_src_notxor_dst
),
564 ROP2(cirrus_colorexpand_pattern_src_or_notdst
),
565 ROP2(cirrus_colorexpand_pattern_notsrc
),
566 ROP2(cirrus_colorexpand_pattern_notsrc_or_dst
),
567 ROP2(cirrus_colorexpand_pattern_notsrc_and_notdst
),
570 static const cirrus_fill_t cirrus_fill
[16][4] = {
572 ROP2(cirrus_fill_src_and_dst
),
573 ROP_NOP2(cirrus_bitblt_fill_nop
),
574 ROP2(cirrus_fill_src_and_notdst
),
575 ROP2(cirrus_fill_notdst
),
576 ROP2(cirrus_fill_src
),
578 ROP2(cirrus_fill_notsrc_and_dst
),
579 ROP2(cirrus_fill_src_xor_dst
),
580 ROP2(cirrus_fill_src_or_dst
),
581 ROP2(cirrus_fill_notsrc_or_notdst
),
582 ROP2(cirrus_fill_src_notxor_dst
),
583 ROP2(cirrus_fill_src_or_notdst
),
584 ROP2(cirrus_fill_notsrc
),
585 ROP2(cirrus_fill_notsrc_or_dst
),
586 ROP2(cirrus_fill_notsrc_and_notdst
),
589 static inline void cirrus_bitblt_fgcol(CirrusVGAState
*s
)
592 switch (s
->cirrus_blt_pixelwidth
) {
594 s
->cirrus_blt_fgcol
= s
->cirrus_shadow_gr1
;
597 color
= s
->cirrus_shadow_gr1
| (s
->vga
.gr
[0x11] << 8);
598 s
->cirrus_blt_fgcol
= le16_to_cpu(color
);
601 s
->cirrus_blt_fgcol
= s
->cirrus_shadow_gr1
|
602 (s
->vga
.gr
[0x11] << 8) | (s
->vga
.gr
[0x13] << 16);
606 color
= s
->cirrus_shadow_gr1
| (s
->vga
.gr
[0x11] << 8) |
607 (s
->vga
.gr
[0x13] << 16) | (s
->vga
.gr
[0x15] << 24);
608 s
->cirrus_blt_fgcol
= le32_to_cpu(color
);
613 static inline void cirrus_bitblt_bgcol(CirrusVGAState
*s
)
616 switch (s
->cirrus_blt_pixelwidth
) {
618 s
->cirrus_blt_bgcol
= s
->cirrus_shadow_gr0
;
621 color
= s
->cirrus_shadow_gr0
| (s
->vga
.gr
[0x10] << 8);
622 s
->cirrus_blt_bgcol
= le16_to_cpu(color
);
625 s
->cirrus_blt_bgcol
= s
->cirrus_shadow_gr0
|
626 (s
->vga
.gr
[0x10] << 8) | (s
->vga
.gr
[0x12] << 16);
630 color
= s
->cirrus_shadow_gr0
| (s
->vga
.gr
[0x10] << 8) |
631 (s
->vga
.gr
[0x12] << 16) | (s
->vga
.gr
[0x14] << 24);
632 s
->cirrus_blt_bgcol
= le32_to_cpu(color
);
637 static void cirrus_invalidate_region(CirrusVGAState
* s
, int off_begin
,
638 int off_pitch
, int bytesperline
,
645 for (y
= 0; y
< lines
; y
++) {
647 off_cur_end
= (off_cur
+ bytesperline
) & s
->cirrus_addr_mask
;
648 off_cur
&= TARGET_PAGE_MASK
;
649 while (off_cur
< off_cur_end
) {
650 cpu_physical_memory_set_dirty(s
->vga
.vram_offset
+ off_cur
);
651 off_cur
+= TARGET_PAGE_SIZE
;
653 off_begin
+= off_pitch
;
657 static int cirrus_bitblt_common_patterncopy(CirrusVGAState
* s
,
662 dst
= s
->vga
.vram_ptr
+ (s
->cirrus_blt_dstaddr
& s
->cirrus_addr_mask
);
667 (*s
->cirrus_rop
) (s
, dst
, src
,
668 s
->cirrus_blt_dstpitch
, 0,
669 s
->cirrus_blt_width
, s
->cirrus_blt_height
);
670 cirrus_invalidate_region(s
, s
->cirrus_blt_dstaddr
,
671 s
->cirrus_blt_dstpitch
, s
->cirrus_blt_width
,
672 s
->cirrus_blt_height
);
678 static int cirrus_bitblt_solidfill(CirrusVGAState
*s
, int blt_rop
)
680 cirrus_fill_t rop_func
;
684 rop_func
= cirrus_fill
[rop_to_index
[blt_rop
]][s
->cirrus_blt_pixelwidth
- 1];
685 rop_func(s
, s
->vga
.vram_ptr
+ (s
->cirrus_blt_dstaddr
& s
->cirrus_addr_mask
),
686 s
->cirrus_blt_dstpitch
,
687 s
->cirrus_blt_width
, s
->cirrus_blt_height
);
688 cirrus_invalidate_region(s
, s
->cirrus_blt_dstaddr
,
689 s
->cirrus_blt_dstpitch
, s
->cirrus_blt_width
,
690 s
->cirrus_blt_height
);
691 cirrus_bitblt_reset(s
);
695 /***************************************
697 * bitblt (video-to-video)
699 ***************************************/
701 static int cirrus_bitblt_videotovideo_patterncopy(CirrusVGAState
* s
)
703 return cirrus_bitblt_common_patterncopy(s
,
704 s
->vga
.vram_ptr
+ ((s
->cirrus_blt_srcaddr
& ~7) &
705 s
->cirrus_addr_mask
));
708 static void cirrus_do_copy(CirrusVGAState
*s
, int dst
, int src
, int w
, int h
)
716 depth
= s
->vga
.get_bpp(&s
->vga
) / 8;
717 s
->vga
.get_resolution(&s
->vga
, &width
, &height
);
720 sx
= (src
% ABS(s
->cirrus_blt_srcpitch
)) / depth
;
721 sy
= (src
/ ABS(s
->cirrus_blt_srcpitch
));
722 dx
= (dst
% ABS(s
->cirrus_blt_dstpitch
)) / depth
;
723 dy
= (dst
/ ABS(s
->cirrus_blt_dstpitch
));
725 /* normalize width */
728 /* if we're doing a backward copy, we have to adjust
729 our x/y to be the upper left corner (instead of the lower
731 if (s
->cirrus_blt_dstpitch
< 0) {
732 sx
-= (s
->cirrus_blt_width
/ depth
) - 1;
733 dx
-= (s
->cirrus_blt_width
/ depth
) - 1;
734 sy
-= s
->cirrus_blt_height
- 1;
735 dy
-= s
->cirrus_blt_height
- 1;
738 /* are we in the visible portion of memory? */
739 if (sx
>= 0 && sy
>= 0 && dx
>= 0 && dy
>= 0 &&
740 (sx
+ w
) <= width
&& (sy
+ h
) <= height
&&
741 (dx
+ w
) <= width
&& (dy
+ h
) <= height
) {
745 /* make to sure only copy if it's a plain copy ROP */
746 if (*s
->cirrus_rop
!= cirrus_bitblt_rop_fwd_src
&&
747 *s
->cirrus_rop
!= cirrus_bitblt_rop_bkwd_src
)
750 /* we have to flush all pending changes so that the copy
751 is generated at the appropriate moment in time */
755 (*s
->cirrus_rop
) (s
, s
->vga
.vram_ptr
+
756 (s
->cirrus_blt_dstaddr
& s
->cirrus_addr_mask
),
758 (s
->cirrus_blt_srcaddr
& s
->cirrus_addr_mask
),
759 s
->cirrus_blt_dstpitch
, s
->cirrus_blt_srcpitch
,
760 s
->cirrus_blt_width
, s
->cirrus_blt_height
);
763 qemu_console_copy(s
->vga
.ds
,
765 s
->cirrus_blt_width
/ depth
,
766 s
->cirrus_blt_height
);
768 /* we don't have to notify the display that this portion has
769 changed since qemu_console_copy implies this */
771 cirrus_invalidate_region(s
, s
->cirrus_blt_dstaddr
,
772 s
->cirrus_blt_dstpitch
, s
->cirrus_blt_width
,
773 s
->cirrus_blt_height
);
776 static int cirrus_bitblt_videotovideo_copy(CirrusVGAState
* s
)
781 cirrus_do_copy(s
, s
->cirrus_blt_dstaddr
- s
->vga
.start_addr
,
782 s
->cirrus_blt_srcaddr
- s
->vga
.start_addr
,
783 s
->cirrus_blt_width
, s
->cirrus_blt_height
);
788 /***************************************
790 * bitblt (cpu-to-video)
792 ***************************************/
794 static void cirrus_bitblt_cputovideo_next(CirrusVGAState
* s
)
799 if (s
->cirrus_srccounter
> 0) {
800 if (s
->cirrus_blt_mode
& CIRRUS_BLTMODE_PATTERNCOPY
) {
801 cirrus_bitblt_common_patterncopy(s
, s
->cirrus_bltbuf
);
803 s
->cirrus_srccounter
= 0;
804 cirrus_bitblt_reset(s
);
806 /* at least one scan line */
808 (*s
->cirrus_rop
)(s
, s
->vga
.vram_ptr
+
809 (s
->cirrus_blt_dstaddr
& s
->cirrus_addr_mask
),
810 s
->cirrus_bltbuf
, 0, 0, s
->cirrus_blt_width
, 1);
811 cirrus_invalidate_region(s
, s
->cirrus_blt_dstaddr
, 0,
812 s
->cirrus_blt_width
, 1);
813 s
->cirrus_blt_dstaddr
+= s
->cirrus_blt_dstpitch
;
814 s
->cirrus_srccounter
-= s
->cirrus_blt_srcpitch
;
815 if (s
->cirrus_srccounter
<= 0)
817 /* more bytes than needed can be transfered because of
818 word alignment, so we keep them for the next line */
819 /* XXX: keep alignment to speed up transfer */
820 end_ptr
= s
->cirrus_bltbuf
+ s
->cirrus_blt_srcpitch
;
821 copy_count
= s
->cirrus_srcptr_end
- end_ptr
;
822 memmove(s
->cirrus_bltbuf
, end_ptr
, copy_count
);
823 s
->cirrus_srcptr
= s
->cirrus_bltbuf
+ copy_count
;
824 s
->cirrus_srcptr_end
= s
->cirrus_bltbuf
+ s
->cirrus_blt_srcpitch
;
825 } while (s
->cirrus_srcptr
>= s
->cirrus_srcptr_end
);
830 /***************************************
834 ***************************************/
836 static void cirrus_bitblt_reset(CirrusVGAState
* s
)
841 ~(CIRRUS_BLT_START
| CIRRUS_BLT_BUSY
| CIRRUS_BLT_FIFOUSED
);
842 need_update
= s
->cirrus_srcptr
!= &s
->cirrus_bltbuf
[0]
843 || s
->cirrus_srcptr_end
!= &s
->cirrus_bltbuf
[0];
844 s
->cirrus_srcptr
= &s
->cirrus_bltbuf
[0];
845 s
->cirrus_srcptr_end
= &s
->cirrus_bltbuf
[0];
846 s
->cirrus_srccounter
= 0;
849 cirrus_update_memory_access(s
);
852 static int cirrus_bitblt_cputovideo(CirrusVGAState
* s
)
856 s
->cirrus_blt_mode
&= ~CIRRUS_BLTMODE_MEMSYSSRC
;
857 s
->cirrus_srcptr
= &s
->cirrus_bltbuf
[0];
858 s
->cirrus_srcptr_end
= &s
->cirrus_bltbuf
[0];
860 if (s
->cirrus_blt_mode
& CIRRUS_BLTMODE_PATTERNCOPY
) {
861 if (s
->cirrus_blt_mode
& CIRRUS_BLTMODE_COLOREXPAND
) {
862 s
->cirrus_blt_srcpitch
= 8;
864 /* XXX: check for 24 bpp */
865 s
->cirrus_blt_srcpitch
= 8 * 8 * s
->cirrus_blt_pixelwidth
;
867 s
->cirrus_srccounter
= s
->cirrus_blt_srcpitch
;
869 if (s
->cirrus_blt_mode
& CIRRUS_BLTMODE_COLOREXPAND
) {
870 w
= s
->cirrus_blt_width
/ s
->cirrus_blt_pixelwidth
;
871 if (s
->cirrus_blt_modeext
& CIRRUS_BLTMODEEXT_DWORDGRANULARITY
)
872 s
->cirrus_blt_srcpitch
= ((w
+ 31) >> 5);
874 s
->cirrus_blt_srcpitch
= ((w
+ 7) >> 3);
876 /* always align input size to 32 bits */
877 s
->cirrus_blt_srcpitch
= (s
->cirrus_blt_width
+ 3) & ~3;
879 s
->cirrus_srccounter
= s
->cirrus_blt_srcpitch
* s
->cirrus_blt_height
;
881 s
->cirrus_srcptr
= s
->cirrus_bltbuf
;
882 s
->cirrus_srcptr_end
= s
->cirrus_bltbuf
+ s
->cirrus_blt_srcpitch
;
883 cirrus_update_memory_access(s
);
887 static int cirrus_bitblt_videotocpu(CirrusVGAState
* s
)
891 printf("cirrus: bitblt (video to cpu) is not implemented yet\n");
896 static int cirrus_bitblt_videotovideo(CirrusVGAState
* s
)
900 if (s
->cirrus_blt_mode
& CIRRUS_BLTMODE_PATTERNCOPY
) {
901 ret
= cirrus_bitblt_videotovideo_patterncopy(s
);
903 ret
= cirrus_bitblt_videotovideo_copy(s
);
906 cirrus_bitblt_reset(s
);
910 static void cirrus_bitblt_start(CirrusVGAState
* s
)
914 s
->vga
.gr
[0x31] |= CIRRUS_BLT_BUSY
;
916 s
->cirrus_blt_width
= (s
->vga
.gr
[0x20] | (s
->vga
.gr
[0x21] << 8)) + 1;
917 s
->cirrus_blt_height
= (s
->vga
.gr
[0x22] | (s
->vga
.gr
[0x23] << 8)) + 1;
918 s
->cirrus_blt_dstpitch
= (s
->vga
.gr
[0x24] | (s
->vga
.gr
[0x25] << 8));
919 s
->cirrus_blt_srcpitch
= (s
->vga
.gr
[0x26] | (s
->vga
.gr
[0x27] << 8));
920 s
->cirrus_blt_dstaddr
=
921 (s
->vga
.gr
[0x28] | (s
->vga
.gr
[0x29] << 8) | (s
->vga
.gr
[0x2a] << 16));
922 s
->cirrus_blt_srcaddr
=
923 (s
->vga
.gr
[0x2c] | (s
->vga
.gr
[0x2d] << 8) | (s
->vga
.gr
[0x2e] << 16));
924 s
->cirrus_blt_mode
= s
->vga
.gr
[0x30];
925 s
->cirrus_blt_modeext
= s
->vga
.gr
[0x33];
926 blt_rop
= s
->vga
.gr
[0x32];
929 printf("rop=0x%02x mode=0x%02x modeext=0x%02x w=%d h=%d dpitch=%d spitch=%d daddr=0x%08x saddr=0x%08x writemask=0x%02x\n",
932 s
->cirrus_blt_modeext
,
934 s
->cirrus_blt_height
,
935 s
->cirrus_blt_dstpitch
,
936 s
->cirrus_blt_srcpitch
,
937 s
->cirrus_blt_dstaddr
,
938 s
->cirrus_blt_srcaddr
,
942 switch (s
->cirrus_blt_mode
& CIRRUS_BLTMODE_PIXELWIDTHMASK
) {
943 case CIRRUS_BLTMODE_PIXELWIDTH8
:
944 s
->cirrus_blt_pixelwidth
= 1;
946 case CIRRUS_BLTMODE_PIXELWIDTH16
:
947 s
->cirrus_blt_pixelwidth
= 2;
949 case CIRRUS_BLTMODE_PIXELWIDTH24
:
950 s
->cirrus_blt_pixelwidth
= 3;
952 case CIRRUS_BLTMODE_PIXELWIDTH32
:
953 s
->cirrus_blt_pixelwidth
= 4;
957 printf("cirrus: bitblt - pixel width is unknown\n");
961 s
->cirrus_blt_mode
&= ~CIRRUS_BLTMODE_PIXELWIDTHMASK
;
964 cirrus_blt_mode
& (CIRRUS_BLTMODE_MEMSYSSRC
|
965 CIRRUS_BLTMODE_MEMSYSDEST
))
966 == (CIRRUS_BLTMODE_MEMSYSSRC
| CIRRUS_BLTMODE_MEMSYSDEST
)) {
968 printf("cirrus: bitblt - memory-to-memory copy is requested\n");
973 if ((s
->cirrus_blt_modeext
& CIRRUS_BLTMODEEXT_SOLIDFILL
) &&
974 (s
->cirrus_blt_mode
& (CIRRUS_BLTMODE_MEMSYSDEST
|
975 CIRRUS_BLTMODE_TRANSPARENTCOMP
|
976 CIRRUS_BLTMODE_PATTERNCOPY
|
977 CIRRUS_BLTMODE_COLOREXPAND
)) ==
978 (CIRRUS_BLTMODE_PATTERNCOPY
| CIRRUS_BLTMODE_COLOREXPAND
)) {
979 cirrus_bitblt_fgcol(s
);
980 cirrus_bitblt_solidfill(s
, blt_rop
);
982 if ((s
->cirrus_blt_mode
& (CIRRUS_BLTMODE_COLOREXPAND
|
983 CIRRUS_BLTMODE_PATTERNCOPY
)) ==
984 CIRRUS_BLTMODE_COLOREXPAND
) {
986 if (s
->cirrus_blt_mode
& CIRRUS_BLTMODE_TRANSPARENTCOMP
) {
987 if (s
->cirrus_blt_modeext
& CIRRUS_BLTMODEEXT_COLOREXPINV
)
988 cirrus_bitblt_bgcol(s
);
990 cirrus_bitblt_fgcol(s
);
991 s
->cirrus_rop
= cirrus_colorexpand_transp
[rop_to_index
[blt_rop
]][s
->cirrus_blt_pixelwidth
- 1];
993 cirrus_bitblt_fgcol(s
);
994 cirrus_bitblt_bgcol(s
);
995 s
->cirrus_rop
= cirrus_colorexpand
[rop_to_index
[blt_rop
]][s
->cirrus_blt_pixelwidth
- 1];
997 } else if (s
->cirrus_blt_mode
& CIRRUS_BLTMODE_PATTERNCOPY
) {
998 if (s
->cirrus_blt_mode
& CIRRUS_BLTMODE_COLOREXPAND
) {
999 if (s
->cirrus_blt_mode
& CIRRUS_BLTMODE_TRANSPARENTCOMP
) {
1000 if (s
->cirrus_blt_modeext
& CIRRUS_BLTMODEEXT_COLOREXPINV
)
1001 cirrus_bitblt_bgcol(s
);
1003 cirrus_bitblt_fgcol(s
);
1004 s
->cirrus_rop
= cirrus_colorexpand_pattern_transp
[rop_to_index
[blt_rop
]][s
->cirrus_blt_pixelwidth
- 1];
1006 cirrus_bitblt_fgcol(s
);
1007 cirrus_bitblt_bgcol(s
);
1008 s
->cirrus_rop
= cirrus_colorexpand_pattern
[rop_to_index
[blt_rop
]][s
->cirrus_blt_pixelwidth
- 1];
1011 s
->cirrus_rop
= cirrus_patternfill
[rop_to_index
[blt_rop
]][s
->cirrus_blt_pixelwidth
- 1];
1014 if (s
->cirrus_blt_mode
& CIRRUS_BLTMODE_TRANSPARENTCOMP
) {
1015 if (s
->cirrus_blt_pixelwidth
> 2) {
1016 printf("src transparent without colorexpand must be 8bpp or 16bpp\n");
1019 if (s
->cirrus_blt_mode
& CIRRUS_BLTMODE_BACKWARDS
) {
1020 s
->cirrus_blt_dstpitch
= -s
->cirrus_blt_dstpitch
;
1021 s
->cirrus_blt_srcpitch
= -s
->cirrus_blt_srcpitch
;
1022 s
->cirrus_rop
= cirrus_bkwd_transp_rop
[rop_to_index
[blt_rop
]][s
->cirrus_blt_pixelwidth
- 1];
1024 s
->cirrus_rop
= cirrus_fwd_transp_rop
[rop_to_index
[blt_rop
]][s
->cirrus_blt_pixelwidth
- 1];
1027 if (s
->cirrus_blt_mode
& CIRRUS_BLTMODE_BACKWARDS
) {
1028 s
->cirrus_blt_dstpitch
= -s
->cirrus_blt_dstpitch
;
1029 s
->cirrus_blt_srcpitch
= -s
->cirrus_blt_srcpitch
;
1030 s
->cirrus_rop
= cirrus_bkwd_rop
[rop_to_index
[blt_rop
]];
1032 s
->cirrus_rop
= cirrus_fwd_rop
[rop_to_index
[blt_rop
]];
1036 // setup bitblt engine.
1037 if (s
->cirrus_blt_mode
& CIRRUS_BLTMODE_MEMSYSSRC
) {
1038 if (!cirrus_bitblt_cputovideo(s
))
1040 } else if (s
->cirrus_blt_mode
& CIRRUS_BLTMODE_MEMSYSDEST
) {
1041 if (!cirrus_bitblt_videotocpu(s
))
1044 if (!cirrus_bitblt_videotovideo(s
))
1050 cirrus_bitblt_reset(s
);
1053 static void cirrus_write_bitblt(CirrusVGAState
* s
, unsigned reg_value
)
1057 old_value
= s
->vga
.gr
[0x31];
1058 s
->vga
.gr
[0x31] = reg_value
;
1060 if (((old_value
& CIRRUS_BLT_RESET
) != 0) &&
1061 ((reg_value
& CIRRUS_BLT_RESET
) == 0)) {
1062 cirrus_bitblt_reset(s
);
1063 } else if (((old_value
& CIRRUS_BLT_START
) == 0) &&
1064 ((reg_value
& CIRRUS_BLT_START
) != 0)) {
1065 cirrus_bitblt_start(s
);
1070 /***************************************
1074 ***************************************/
1076 static void cirrus_get_offsets(VGACommonState
*s1
,
1077 uint32_t *pline_offset
,
1078 uint32_t *pstart_addr
,
1079 uint32_t *pline_compare
)
1081 CirrusVGAState
* s
= container_of(s1
, CirrusVGAState
, vga
);
1082 uint32_t start_addr
, line_offset
, line_compare
;
1084 line_offset
= s
->vga
.cr
[0x13]
1085 | ((s
->vga
.cr
[0x1b] & 0x10) << 4);
1087 *pline_offset
= line_offset
;
1089 start_addr
= (s
->vga
.cr
[0x0c] << 8)
1091 | ((s
->vga
.cr
[0x1b] & 0x01) << 16)
1092 | ((s
->vga
.cr
[0x1b] & 0x0c) << 15)
1093 | ((s
->vga
.cr
[0x1d] & 0x80) << 12);
1094 *pstart_addr
= start_addr
;
1096 line_compare
= s
->vga
.cr
[0x18] |
1097 ((s
->vga
.cr
[0x07] & 0x10) << 4) |
1098 ((s
->vga
.cr
[0x09] & 0x40) << 3);
1099 *pline_compare
= line_compare
;
1102 static uint32_t cirrus_get_bpp16_depth(CirrusVGAState
* s
)
1106 switch (s
->cirrus_hidden_dac_data
& 0xf) {
1109 break; /* Sierra HiColor */
1112 break; /* XGA HiColor */
1115 printf("cirrus: invalid DAC value %x in 16bpp\n",
1116 (s
->cirrus_hidden_dac_data
& 0xf));
1124 static int cirrus_get_bpp(VGACommonState
*s1
)
1126 CirrusVGAState
* s
= container_of(s1
, CirrusVGAState
, vga
);
1129 if ((s
->vga
.sr
[0x07] & 0x01) != 0) {
1131 switch (s
->vga
.sr
[0x07] & CIRRUS_SR7_BPP_MASK
) {
1132 case CIRRUS_SR7_BPP_8
:
1135 case CIRRUS_SR7_BPP_16_DOUBLEVCLK
:
1136 ret
= cirrus_get_bpp16_depth(s
);
1138 case CIRRUS_SR7_BPP_24
:
1141 case CIRRUS_SR7_BPP_16
:
1142 ret
= cirrus_get_bpp16_depth(s
);
1144 case CIRRUS_SR7_BPP_32
:
1149 printf("cirrus: unknown bpp - sr7=%x\n", s
->vga
.sr
[0x7]);
1162 static void cirrus_get_resolution(VGACommonState
*s
, int *pwidth
, int *pheight
)
1166 width
= (s
->cr
[0x01] + 1) * 8;
1167 height
= s
->cr
[0x12] |
1168 ((s
->cr
[0x07] & 0x02) << 7) |
1169 ((s
->cr
[0x07] & 0x40) << 3);
1170 height
= (height
+ 1);
1171 /* interlace support */
1172 if (s
->cr
[0x1a] & 0x01)
1173 height
= height
* 2;
1178 /***************************************
1182 ***************************************/
1184 static void cirrus_update_bank_ptr(CirrusVGAState
* s
, unsigned bank_index
)
1189 if ((s
->vga
.gr
[0x0b] & 0x01) != 0) /* dual bank */
1190 offset
= s
->vga
.gr
[0x09 + bank_index
];
1191 else /* single bank */
1192 offset
= s
->vga
.gr
[0x09];
1194 if ((s
->vga
.gr
[0x0b] & 0x20) != 0)
1199 if (s
->real_vram_size
<= offset
)
1202 limit
= s
->real_vram_size
- offset
;
1204 if (((s
->vga
.gr
[0x0b] & 0x01) == 0) && (bank_index
!= 0)) {
1205 if (limit
> 0x8000) {
1214 /* Thinking about changing bank base? First, drop the dirty bitmap information
1215 * on the current location, otherwise we lose this pointer forever */
1216 if (s
->vga
.lfb_vram_mapped
) {
1217 target_phys_addr_t base_addr
= isa_mem_base
+ 0xa0000 + bank_index
* 0x8000;
1218 cpu_physical_sync_dirty_bitmap(base_addr
, base_addr
+ 0x8000);
1220 s
->cirrus_bank_base
[bank_index
] = offset
;
1221 s
->cirrus_bank_limit
[bank_index
] = limit
;
1223 s
->cirrus_bank_base
[bank_index
] = 0;
1224 s
->cirrus_bank_limit
[bank_index
] = 0;
1228 /***************************************
1230 * I/O access between 0x3c4-0x3c5
1232 ***************************************/
1234 static int cirrus_vga_read_sr(CirrusVGAState
* s
)
1236 switch (s
->vga
.sr_index
) {
1237 case 0x00: // Standard VGA
1238 case 0x01: // Standard VGA
1239 case 0x02: // Standard VGA
1240 case 0x03: // Standard VGA
1241 case 0x04: // Standard VGA
1242 return s
->vga
.sr
[s
->vga
.sr_index
];
1243 case 0x06: // Unlock Cirrus extensions
1244 return s
->vga
.sr
[s
->vga
.sr_index
];
1248 case 0x70: // Graphics Cursor X
1252 case 0xf0: // Graphics Cursor X
1253 return s
->vga
.sr
[0x10];
1257 case 0x71: // Graphics Cursor Y
1261 case 0xf1: // Graphics Cursor Y
1262 return s
->vga
.sr
[0x11];
1264 case 0x07: // Extended Sequencer Mode
1265 case 0x08: // EEPROM Control
1266 case 0x09: // Scratch Register 0
1267 case 0x0a: // Scratch Register 1
1268 case 0x0b: // VCLK 0
1269 case 0x0c: // VCLK 1
1270 case 0x0d: // VCLK 2
1271 case 0x0e: // VCLK 3
1272 case 0x0f: // DRAM Control
1273 case 0x12: // Graphics Cursor Attribute
1274 case 0x13: // Graphics Cursor Pattern Address
1275 case 0x14: // Scratch Register 2
1276 case 0x15: // Scratch Register 3
1277 case 0x16: // Performance Tuning Register
1278 case 0x17: // Configuration Readback and Extended Control
1279 case 0x18: // Signature Generator Control
1280 case 0x19: // Signal Generator Result
1281 case 0x1a: // Signal Generator Result
1282 case 0x1b: // VCLK 0 Denominator & Post
1283 case 0x1c: // VCLK 1 Denominator & Post
1284 case 0x1d: // VCLK 2 Denominator & Post
1285 case 0x1e: // VCLK 3 Denominator & Post
1286 case 0x1f: // BIOS Write Enable and MCLK select
1288 printf("cirrus: handled inport sr_index %02x\n", s
->vga
.sr_index
);
1290 return s
->vga
.sr
[s
->vga
.sr_index
];
1293 printf("cirrus: inport sr_index %02x\n", s
->vga
.sr_index
);
1300 static void cirrus_vga_write_sr(CirrusVGAState
* s
, uint32_t val
)
1302 switch (s
->vga
.sr_index
) {
1303 case 0x00: // Standard VGA
1304 case 0x01: // Standard VGA
1305 case 0x02: // Standard VGA
1306 case 0x03: // Standard VGA
1307 case 0x04: // Standard VGA
1308 s
->vga
.sr
[s
->vga
.sr_index
] = val
& sr_mask
[s
->vga
.sr_index
];
1309 if (s
->vga
.sr_index
== 1)
1310 s
->vga
.update_retrace_info(&s
->vga
);
1312 case 0x06: // Unlock Cirrus extensions
1315 s
->vga
.sr
[s
->vga
.sr_index
] = 0x12;
1317 s
->vga
.sr
[s
->vga
.sr_index
] = 0x0f;
1323 case 0x70: // Graphics Cursor X
1327 case 0xf0: // Graphics Cursor X
1328 s
->vga
.sr
[0x10] = val
;
1329 s
->hw_cursor_x
= (val
<< 3) | (s
->vga
.sr_index
>> 5);
1334 case 0x71: // Graphics Cursor Y
1338 case 0xf1: // Graphics Cursor Y
1339 s
->vga
.sr
[0x11] = val
;
1340 s
->hw_cursor_y
= (val
<< 3) | (s
->vga
.sr_index
>> 5);
1342 case 0x07: // Extended Sequencer Mode
1343 cirrus_update_memory_access(s
);
1344 case 0x08: // EEPROM Control
1345 case 0x09: // Scratch Register 0
1346 case 0x0a: // Scratch Register 1
1347 case 0x0b: // VCLK 0
1348 case 0x0c: // VCLK 1
1349 case 0x0d: // VCLK 2
1350 case 0x0e: // VCLK 3
1351 case 0x0f: // DRAM Control
1352 case 0x12: // Graphics Cursor Attribute
1353 case 0x13: // Graphics Cursor Pattern Address
1354 case 0x14: // Scratch Register 2
1355 case 0x15: // Scratch Register 3
1356 case 0x16: // Performance Tuning Register
1357 case 0x18: // Signature Generator Control
1358 case 0x19: // Signature Generator Result
1359 case 0x1a: // Signature Generator Result
1360 case 0x1b: // VCLK 0 Denominator & Post
1361 case 0x1c: // VCLK 1 Denominator & Post
1362 case 0x1d: // VCLK 2 Denominator & Post
1363 case 0x1e: // VCLK 3 Denominator & Post
1364 case 0x1f: // BIOS Write Enable and MCLK select
1365 s
->vga
.sr
[s
->vga
.sr_index
] = val
;
1367 printf("cirrus: handled outport sr_index %02x, sr_value %02x\n",
1368 s
->vga
.sr_index
, val
);
1371 case 0x17: // Configuration Readback and Extended Control
1372 s
->vga
.sr
[s
->vga
.sr_index
] = (s
->vga
.sr
[s
->vga
.sr_index
] & 0x38)
1374 cirrus_update_memory_access(s
);
1378 printf("cirrus: outport sr_index %02x, sr_value %02x\n",
1379 s
->vga
.sr_index
, val
);
1385 /***************************************
1387 * I/O access at 0x3c6
1389 ***************************************/
1391 static int cirrus_read_hidden_dac(CirrusVGAState
* s
)
1393 if (++s
->cirrus_hidden_dac_lockindex
== 5) {
1394 s
->cirrus_hidden_dac_lockindex
= 0;
1395 return s
->cirrus_hidden_dac_data
;
1400 static void cirrus_write_hidden_dac(CirrusVGAState
* s
, int reg_value
)
1402 if (s
->cirrus_hidden_dac_lockindex
== 4) {
1403 s
->cirrus_hidden_dac_data
= reg_value
;
1404 #if defined(DEBUG_CIRRUS)
1405 printf("cirrus: outport hidden DAC, value %02x\n", reg_value
);
1408 s
->cirrus_hidden_dac_lockindex
= 0;
1411 /***************************************
1413 * I/O access at 0x3c9
1415 ***************************************/
1417 static int cirrus_vga_read_palette(CirrusVGAState
* s
)
1421 if ((s
->vga
.sr
[0x12] & CIRRUS_CURSOR_HIDDENPEL
)) {
1422 val
= s
->cirrus_hidden_palette
[(s
->vga
.dac_read_index
& 0x0f) * 3 +
1423 s
->vga
.dac_sub_index
];
1425 val
= s
->vga
.palette
[s
->vga
.dac_read_index
* 3 + s
->vga
.dac_sub_index
];
1427 if (++s
->vga
.dac_sub_index
== 3) {
1428 s
->vga
.dac_sub_index
= 0;
1429 s
->vga
.dac_read_index
++;
1434 static void cirrus_vga_write_palette(CirrusVGAState
* s
, int reg_value
)
1436 s
->vga
.dac_cache
[s
->vga
.dac_sub_index
] = reg_value
;
1437 if (++s
->vga
.dac_sub_index
== 3) {
1438 if ((s
->vga
.sr
[0x12] & CIRRUS_CURSOR_HIDDENPEL
)) {
1439 memcpy(&s
->cirrus_hidden_palette
[(s
->vga
.dac_write_index
& 0x0f) * 3],
1440 s
->vga
.dac_cache
, 3);
1442 memcpy(&s
->vga
.palette
[s
->vga
.dac_write_index
* 3], s
->vga
.dac_cache
, 3);
1444 /* XXX update cursor */
1445 s
->vga
.dac_sub_index
= 0;
1446 s
->vga
.dac_write_index
++;
1450 /***************************************
1452 * I/O access between 0x3ce-0x3cf
1454 ***************************************/
1456 static int cirrus_vga_read_gr(CirrusVGAState
* s
, unsigned reg_index
)
1458 switch (reg_index
) {
1459 case 0x00: // Standard VGA, BGCOLOR 0x000000ff
1460 return s
->cirrus_shadow_gr0
;
1461 case 0x01: // Standard VGA, FGCOLOR 0x000000ff
1462 return s
->cirrus_shadow_gr1
;
1463 case 0x02: // Standard VGA
1464 case 0x03: // Standard VGA
1465 case 0x04: // Standard VGA
1466 case 0x06: // Standard VGA
1467 case 0x07: // Standard VGA
1468 case 0x08: // Standard VGA
1469 return s
->vga
.gr
[s
->vga
.gr_index
];
1470 case 0x05: // Standard VGA, Cirrus extended mode
1475 if (reg_index
< 0x3a) {
1476 return s
->vga
.gr
[reg_index
];
1479 printf("cirrus: inport gr_index %02x\n", reg_index
);
1486 cirrus_vga_write_gr(CirrusVGAState
* s
, unsigned reg_index
, int reg_value
)
1488 #if defined(DEBUG_BITBLT) && 0
1489 printf("gr%02x: %02x\n", reg_index
, reg_value
);
1491 switch (reg_index
) {
1492 case 0x00: // Standard VGA, BGCOLOR 0x000000ff
1493 s
->vga
.gr
[reg_index
] = reg_value
& gr_mask
[reg_index
];
1494 s
->cirrus_shadow_gr0
= reg_value
;
1496 case 0x01: // Standard VGA, FGCOLOR 0x000000ff
1497 s
->vga
.gr
[reg_index
] = reg_value
& gr_mask
[reg_index
];
1498 s
->cirrus_shadow_gr1
= reg_value
;
1500 case 0x02: // Standard VGA
1501 case 0x03: // Standard VGA
1502 case 0x04: // Standard VGA
1503 case 0x06: // Standard VGA
1504 case 0x07: // Standard VGA
1505 case 0x08: // Standard VGA
1506 s
->vga
.gr
[reg_index
] = reg_value
& gr_mask
[reg_index
];
1508 case 0x05: // Standard VGA, Cirrus extended mode
1509 s
->vga
.gr
[reg_index
] = reg_value
& 0x7f;
1510 cirrus_update_memory_access(s
);
1512 case 0x09: // bank offset #0
1513 case 0x0A: // bank offset #1
1514 s
->vga
.gr
[reg_index
] = reg_value
;
1515 cirrus_update_bank_ptr(s
, 0);
1516 cirrus_update_bank_ptr(s
, 1);
1517 cirrus_update_memory_access(s
);
1520 s
->vga
.gr
[reg_index
] = reg_value
;
1521 cirrus_update_bank_ptr(s
, 0);
1522 cirrus_update_bank_ptr(s
, 1);
1523 cirrus_update_memory_access(s
);
1525 case 0x10: // BGCOLOR 0x0000ff00
1526 case 0x11: // FGCOLOR 0x0000ff00
1527 case 0x12: // BGCOLOR 0x00ff0000
1528 case 0x13: // FGCOLOR 0x00ff0000
1529 case 0x14: // BGCOLOR 0xff000000
1530 case 0x15: // FGCOLOR 0xff000000
1531 case 0x20: // BLT WIDTH 0x0000ff
1532 case 0x22: // BLT HEIGHT 0x0000ff
1533 case 0x24: // BLT DEST PITCH 0x0000ff
1534 case 0x26: // BLT SRC PITCH 0x0000ff
1535 case 0x28: // BLT DEST ADDR 0x0000ff
1536 case 0x29: // BLT DEST ADDR 0x00ff00
1537 case 0x2c: // BLT SRC ADDR 0x0000ff
1538 case 0x2d: // BLT SRC ADDR 0x00ff00
1539 case 0x2f: // BLT WRITEMASK
1540 case 0x30: // BLT MODE
1541 case 0x32: // RASTER OP
1542 case 0x33: // BLT MODEEXT
1543 case 0x34: // BLT TRANSPARENT COLOR 0x00ff
1544 case 0x35: // BLT TRANSPARENT COLOR 0xff00
1545 case 0x38: // BLT TRANSPARENT COLOR MASK 0x00ff
1546 case 0x39: // BLT TRANSPARENT COLOR MASK 0xff00
1547 s
->vga
.gr
[reg_index
] = reg_value
;
1549 case 0x21: // BLT WIDTH 0x001f00
1550 case 0x23: // BLT HEIGHT 0x001f00
1551 case 0x25: // BLT DEST PITCH 0x001f00
1552 case 0x27: // BLT SRC PITCH 0x001f00
1553 s
->vga
.gr
[reg_index
] = reg_value
& 0x1f;
1555 case 0x2a: // BLT DEST ADDR 0x3f0000
1556 s
->vga
.gr
[reg_index
] = reg_value
& 0x3f;
1557 /* if auto start mode, starts bit blt now */
1558 if (s
->vga
.gr
[0x31] & CIRRUS_BLT_AUTOSTART
) {
1559 cirrus_bitblt_start(s
);
1562 case 0x2e: // BLT SRC ADDR 0x3f0000
1563 s
->vga
.gr
[reg_index
] = reg_value
& 0x3f;
1565 case 0x31: // BLT STATUS/START
1566 cirrus_write_bitblt(s
, reg_value
);
1570 printf("cirrus: outport gr_index %02x, gr_value %02x\n", reg_index
,
1577 /***************************************
1579 * I/O access between 0x3d4-0x3d5
1581 ***************************************/
1583 static int cirrus_vga_read_cr(CirrusVGAState
* s
, unsigned reg_index
)
1585 switch (reg_index
) {
1586 case 0x00: // Standard VGA
1587 case 0x01: // Standard VGA
1588 case 0x02: // Standard VGA
1589 case 0x03: // Standard VGA
1590 case 0x04: // Standard VGA
1591 case 0x05: // Standard VGA
1592 case 0x06: // Standard VGA
1593 case 0x07: // Standard VGA
1594 case 0x08: // Standard VGA
1595 case 0x09: // Standard VGA
1596 case 0x0a: // Standard VGA
1597 case 0x0b: // Standard VGA
1598 case 0x0c: // Standard VGA
1599 case 0x0d: // Standard VGA
1600 case 0x0e: // Standard VGA
1601 case 0x0f: // Standard VGA
1602 case 0x10: // Standard VGA
1603 case 0x11: // Standard VGA
1604 case 0x12: // Standard VGA
1605 case 0x13: // Standard VGA
1606 case 0x14: // Standard VGA
1607 case 0x15: // Standard VGA
1608 case 0x16: // Standard VGA
1609 case 0x17: // Standard VGA
1610 case 0x18: // Standard VGA
1611 return s
->vga
.cr
[s
->vga
.cr_index
];
1612 case 0x24: // Attribute Controller Toggle Readback (R)
1613 return (s
->vga
.ar_flip_flop
<< 7);
1614 case 0x19: // Interlace End
1615 case 0x1a: // Miscellaneous Control
1616 case 0x1b: // Extended Display Control
1617 case 0x1c: // Sync Adjust and Genlock
1618 case 0x1d: // Overlay Extended Control
1619 case 0x22: // Graphics Data Latches Readback (R)
1620 case 0x25: // Part Status
1621 case 0x27: // Part ID (R)
1622 return s
->vga
.cr
[s
->vga
.cr_index
];
1623 case 0x26: // Attribute Controller Index Readback (R)
1624 return s
->vga
.ar_index
& 0x3f;
1628 printf("cirrus: inport cr_index %02x\n", reg_index
);
1634 static void cirrus_vga_write_cr(CirrusVGAState
* s
, int reg_value
)
1636 switch (s
->vga
.cr_index
) {
1637 case 0x00: // Standard VGA
1638 case 0x01: // Standard VGA
1639 case 0x02: // Standard VGA
1640 case 0x03: // Standard VGA
1641 case 0x04: // Standard VGA
1642 case 0x05: // Standard VGA
1643 case 0x06: // Standard VGA
1644 case 0x07: // Standard VGA
1645 case 0x08: // Standard VGA
1646 case 0x09: // Standard VGA
1647 case 0x0a: // Standard VGA
1648 case 0x0b: // Standard VGA
1649 case 0x0c: // Standard VGA
1650 case 0x0d: // Standard VGA
1651 case 0x0e: // Standard VGA
1652 case 0x0f: // Standard VGA
1653 case 0x10: // Standard VGA
1654 case 0x11: // Standard VGA
1655 case 0x12: // Standard VGA
1656 case 0x13: // Standard VGA
1657 case 0x14: // Standard VGA
1658 case 0x15: // Standard VGA
1659 case 0x16: // Standard VGA
1660 case 0x17: // Standard VGA
1661 case 0x18: // Standard VGA
1662 /* handle CR0-7 protection */
1663 if ((s
->vga
.cr
[0x11] & 0x80) && s
->vga
.cr_index
<= 7) {
1664 /* can always write bit 4 of CR7 */
1665 if (s
->vga
.cr_index
== 7)
1666 s
->vga
.cr
[7] = (s
->vga
.cr
[7] & ~0x10) | (reg_value
& 0x10);
1669 s
->vga
.cr
[s
->vga
.cr_index
] = reg_value
;
1670 switch(s
->vga
.cr_index
) {
1678 s
->vga
.update_retrace_info(&s
->vga
);
1682 case 0x19: // Interlace End
1683 case 0x1a: // Miscellaneous Control
1684 case 0x1b: // Extended Display Control
1685 case 0x1c: // Sync Adjust and Genlock
1686 case 0x1d: // Overlay Extended Control
1687 s
->vga
.cr
[s
->vga
.cr_index
] = reg_value
;
1689 printf("cirrus: handled outport cr_index %02x, cr_value %02x\n",
1690 s
->vga
.cr_index
, reg_value
);
1693 case 0x22: // Graphics Data Latches Readback (R)
1694 case 0x24: // Attribute Controller Toggle Readback (R)
1695 case 0x26: // Attribute Controller Index Readback (R)
1696 case 0x27: // Part ID (R)
1698 case 0x25: // Part Status
1701 printf("cirrus: outport cr_index %02x, cr_value %02x\n",
1702 s
->vga
.cr_index
, reg_value
);
1708 /***************************************
1710 * memory-mapped I/O (bitblt)
1712 ***************************************/
1714 static uint8_t cirrus_mmio_blt_read(CirrusVGAState
* s
, unsigned address
)
1719 case (CIRRUS_MMIO_BLTBGCOLOR
+ 0):
1720 value
= cirrus_vga_read_gr(s
, 0x00);
1722 case (CIRRUS_MMIO_BLTBGCOLOR
+ 1):
1723 value
= cirrus_vga_read_gr(s
, 0x10);
1725 case (CIRRUS_MMIO_BLTBGCOLOR
+ 2):
1726 value
= cirrus_vga_read_gr(s
, 0x12);
1728 case (CIRRUS_MMIO_BLTBGCOLOR
+ 3):
1729 value
= cirrus_vga_read_gr(s
, 0x14);
1731 case (CIRRUS_MMIO_BLTFGCOLOR
+ 0):
1732 value
= cirrus_vga_read_gr(s
, 0x01);
1734 case (CIRRUS_MMIO_BLTFGCOLOR
+ 1):
1735 value
= cirrus_vga_read_gr(s
, 0x11);
1737 case (CIRRUS_MMIO_BLTFGCOLOR
+ 2):
1738 value
= cirrus_vga_read_gr(s
, 0x13);
1740 case (CIRRUS_MMIO_BLTFGCOLOR
+ 3):
1741 value
= cirrus_vga_read_gr(s
, 0x15);
1743 case (CIRRUS_MMIO_BLTWIDTH
+ 0):
1744 value
= cirrus_vga_read_gr(s
, 0x20);
1746 case (CIRRUS_MMIO_BLTWIDTH
+ 1):
1747 value
= cirrus_vga_read_gr(s
, 0x21);
1749 case (CIRRUS_MMIO_BLTHEIGHT
+ 0):
1750 value
= cirrus_vga_read_gr(s
, 0x22);
1752 case (CIRRUS_MMIO_BLTHEIGHT
+ 1):
1753 value
= cirrus_vga_read_gr(s
, 0x23);
1755 case (CIRRUS_MMIO_BLTDESTPITCH
+ 0):
1756 value
= cirrus_vga_read_gr(s
, 0x24);
1758 case (CIRRUS_MMIO_BLTDESTPITCH
+ 1):
1759 value
= cirrus_vga_read_gr(s
, 0x25);
1761 case (CIRRUS_MMIO_BLTSRCPITCH
+ 0):
1762 value
= cirrus_vga_read_gr(s
, 0x26);
1764 case (CIRRUS_MMIO_BLTSRCPITCH
+ 1):
1765 value
= cirrus_vga_read_gr(s
, 0x27);
1767 case (CIRRUS_MMIO_BLTDESTADDR
+ 0):
1768 value
= cirrus_vga_read_gr(s
, 0x28);
1770 case (CIRRUS_MMIO_BLTDESTADDR
+ 1):
1771 value
= cirrus_vga_read_gr(s
, 0x29);
1773 case (CIRRUS_MMIO_BLTDESTADDR
+ 2):
1774 value
= cirrus_vga_read_gr(s
, 0x2a);
1776 case (CIRRUS_MMIO_BLTSRCADDR
+ 0):
1777 value
= cirrus_vga_read_gr(s
, 0x2c);
1779 case (CIRRUS_MMIO_BLTSRCADDR
+ 1):
1780 value
= cirrus_vga_read_gr(s
, 0x2d);
1782 case (CIRRUS_MMIO_BLTSRCADDR
+ 2):
1783 value
= cirrus_vga_read_gr(s
, 0x2e);
1785 case CIRRUS_MMIO_BLTWRITEMASK
:
1786 value
= cirrus_vga_read_gr(s
, 0x2f);
1788 case CIRRUS_MMIO_BLTMODE
:
1789 value
= cirrus_vga_read_gr(s
, 0x30);
1791 case CIRRUS_MMIO_BLTROP
:
1792 value
= cirrus_vga_read_gr(s
, 0x32);
1794 case CIRRUS_MMIO_BLTMODEEXT
:
1795 value
= cirrus_vga_read_gr(s
, 0x33);
1797 case (CIRRUS_MMIO_BLTTRANSPARENTCOLOR
+ 0):
1798 value
= cirrus_vga_read_gr(s
, 0x34);
1800 case (CIRRUS_MMIO_BLTTRANSPARENTCOLOR
+ 1):
1801 value
= cirrus_vga_read_gr(s
, 0x35);
1803 case (CIRRUS_MMIO_BLTTRANSPARENTCOLORMASK
+ 0):
1804 value
= cirrus_vga_read_gr(s
, 0x38);
1806 case (CIRRUS_MMIO_BLTTRANSPARENTCOLORMASK
+ 1):
1807 value
= cirrus_vga_read_gr(s
, 0x39);
1809 case CIRRUS_MMIO_BLTSTATUS
:
1810 value
= cirrus_vga_read_gr(s
, 0x31);
1814 printf("cirrus: mmio read - address 0x%04x\n", address
);
1819 return (uint8_t) value
;
1822 static void cirrus_mmio_blt_write(CirrusVGAState
* s
, unsigned address
,
1826 case (CIRRUS_MMIO_BLTBGCOLOR
+ 0):
1827 cirrus_vga_write_gr(s
, 0x00, value
);
1829 case (CIRRUS_MMIO_BLTBGCOLOR
+ 1):
1830 cirrus_vga_write_gr(s
, 0x10, value
);
1832 case (CIRRUS_MMIO_BLTBGCOLOR
+ 2):
1833 cirrus_vga_write_gr(s
, 0x12, value
);
1835 case (CIRRUS_MMIO_BLTBGCOLOR
+ 3):
1836 cirrus_vga_write_gr(s
, 0x14, value
);
1838 case (CIRRUS_MMIO_BLTFGCOLOR
+ 0):
1839 cirrus_vga_write_gr(s
, 0x01, value
);
1841 case (CIRRUS_MMIO_BLTFGCOLOR
+ 1):
1842 cirrus_vga_write_gr(s
, 0x11, value
);
1844 case (CIRRUS_MMIO_BLTFGCOLOR
+ 2):
1845 cirrus_vga_write_gr(s
, 0x13, value
);
1847 case (CIRRUS_MMIO_BLTFGCOLOR
+ 3):
1848 cirrus_vga_write_gr(s
, 0x15, value
);
1850 case (CIRRUS_MMIO_BLTWIDTH
+ 0):
1851 cirrus_vga_write_gr(s
, 0x20, value
);
1853 case (CIRRUS_MMIO_BLTWIDTH
+ 1):
1854 cirrus_vga_write_gr(s
, 0x21, value
);
1856 case (CIRRUS_MMIO_BLTHEIGHT
+ 0):
1857 cirrus_vga_write_gr(s
, 0x22, value
);
1859 case (CIRRUS_MMIO_BLTHEIGHT
+ 1):
1860 cirrus_vga_write_gr(s
, 0x23, value
);
1862 case (CIRRUS_MMIO_BLTDESTPITCH
+ 0):
1863 cirrus_vga_write_gr(s
, 0x24, value
);
1865 case (CIRRUS_MMIO_BLTDESTPITCH
+ 1):
1866 cirrus_vga_write_gr(s
, 0x25, value
);
1868 case (CIRRUS_MMIO_BLTSRCPITCH
+ 0):
1869 cirrus_vga_write_gr(s
, 0x26, value
);
1871 case (CIRRUS_MMIO_BLTSRCPITCH
+ 1):
1872 cirrus_vga_write_gr(s
, 0x27, value
);
1874 case (CIRRUS_MMIO_BLTDESTADDR
+ 0):
1875 cirrus_vga_write_gr(s
, 0x28, value
);
1877 case (CIRRUS_MMIO_BLTDESTADDR
+ 1):
1878 cirrus_vga_write_gr(s
, 0x29, value
);
1880 case (CIRRUS_MMIO_BLTDESTADDR
+ 2):
1881 cirrus_vga_write_gr(s
, 0x2a, value
);
1883 case (CIRRUS_MMIO_BLTDESTADDR
+ 3):
1886 case (CIRRUS_MMIO_BLTSRCADDR
+ 0):
1887 cirrus_vga_write_gr(s
, 0x2c, value
);
1889 case (CIRRUS_MMIO_BLTSRCADDR
+ 1):
1890 cirrus_vga_write_gr(s
, 0x2d, value
);
1892 case (CIRRUS_MMIO_BLTSRCADDR
+ 2):
1893 cirrus_vga_write_gr(s
, 0x2e, value
);
1895 case CIRRUS_MMIO_BLTWRITEMASK
:
1896 cirrus_vga_write_gr(s
, 0x2f, value
);
1898 case CIRRUS_MMIO_BLTMODE
:
1899 cirrus_vga_write_gr(s
, 0x30, value
);
1901 case CIRRUS_MMIO_BLTROP
:
1902 cirrus_vga_write_gr(s
, 0x32, value
);
1904 case CIRRUS_MMIO_BLTMODEEXT
:
1905 cirrus_vga_write_gr(s
, 0x33, value
);
1907 case (CIRRUS_MMIO_BLTTRANSPARENTCOLOR
+ 0):
1908 cirrus_vga_write_gr(s
, 0x34, value
);
1910 case (CIRRUS_MMIO_BLTTRANSPARENTCOLOR
+ 1):
1911 cirrus_vga_write_gr(s
, 0x35, value
);
1913 case (CIRRUS_MMIO_BLTTRANSPARENTCOLORMASK
+ 0):
1914 cirrus_vga_write_gr(s
, 0x38, value
);
1916 case (CIRRUS_MMIO_BLTTRANSPARENTCOLORMASK
+ 1):
1917 cirrus_vga_write_gr(s
, 0x39, value
);
1919 case CIRRUS_MMIO_BLTSTATUS
:
1920 cirrus_vga_write_gr(s
, 0x31, value
);
1924 printf("cirrus: mmio write - addr 0x%04x val 0x%02x (ignored)\n",
1931 /***************************************
1935 * assume TARGET_PAGE_SIZE >= 16
1937 ***************************************/
1939 static void cirrus_mem_writeb_mode4and5_8bpp(CirrusVGAState
* s
,
1945 unsigned val
= mem_value
;
1948 dst
= s
->vga
.vram_ptr
+ (offset
&= s
->cirrus_addr_mask
);
1949 for (x
= 0; x
< 8; x
++) {
1951 *dst
= s
->cirrus_shadow_gr1
;
1952 } else if (mode
== 5) {
1953 *dst
= s
->cirrus_shadow_gr0
;
1958 cpu_physical_memory_set_dirty(s
->vga
.vram_offset
+ offset
);
1959 cpu_physical_memory_set_dirty(s
->vga
.vram_offset
+ offset
+ 7);
1962 static void cirrus_mem_writeb_mode4and5_16bpp(CirrusVGAState
* s
,
1968 unsigned val
= mem_value
;
1971 dst
= s
->vga
.vram_ptr
+ (offset
&= s
->cirrus_addr_mask
);
1972 for (x
= 0; x
< 8; x
++) {
1974 *dst
= s
->cirrus_shadow_gr1
;
1975 *(dst
+ 1) = s
->vga
.gr
[0x11];
1976 } else if (mode
== 5) {
1977 *dst
= s
->cirrus_shadow_gr0
;
1978 *(dst
+ 1) = s
->vga
.gr
[0x10];
1983 cpu_physical_memory_set_dirty(s
->vga
.vram_offset
+ offset
);
1984 cpu_physical_memory_set_dirty(s
->vga
.vram_offset
+ offset
+ 15);
1987 /***************************************
1989 * memory access between 0xa0000-0xbffff
1991 ***************************************/
1993 static uint32_t cirrus_vga_mem_readb(void *opaque
, target_phys_addr_t addr
)
1995 CirrusVGAState
*s
= opaque
;
1996 unsigned bank_index
;
1997 unsigned bank_offset
;
2000 if ((s
->vga
.sr
[0x07] & 0x01) == 0) {
2001 return vga_mem_readb(s
, addr
);
2006 if (addr
< 0x10000) {
2007 /* XXX handle bitblt */
2009 bank_index
= addr
>> 15;
2010 bank_offset
= addr
& 0x7fff;
2011 if (bank_offset
< s
->cirrus_bank_limit
[bank_index
]) {
2012 bank_offset
+= s
->cirrus_bank_base
[bank_index
];
2013 if ((s
->vga
.gr
[0x0B] & 0x14) == 0x14) {
2015 } else if (s
->vga
.gr
[0x0B] & 0x02) {
2018 bank_offset
&= s
->cirrus_addr_mask
;
2019 val
= *(s
->vga
.vram_ptr
+ bank_offset
);
2022 } else if (addr
>= 0x18000 && addr
< 0x18100) {
2023 /* memory-mapped I/O */
2025 if ((s
->vga
.sr
[0x17] & 0x44) == 0x04) {
2026 val
= cirrus_mmio_blt_read(s
, addr
& 0xff);
2031 printf("cirrus: mem_readb " TARGET_FMT_plx
"\n", addr
);
2037 static uint32_t cirrus_vga_mem_readw(void *opaque
, target_phys_addr_t addr
)
2040 #ifdef TARGET_WORDS_BIGENDIAN
2041 v
= cirrus_vga_mem_readb(opaque
, addr
) << 8;
2042 v
|= cirrus_vga_mem_readb(opaque
, addr
+ 1);
2044 v
= cirrus_vga_mem_readb(opaque
, addr
);
2045 v
|= cirrus_vga_mem_readb(opaque
, addr
+ 1) << 8;
2050 static uint32_t cirrus_vga_mem_readl(void *opaque
, target_phys_addr_t addr
)
2053 #ifdef TARGET_WORDS_BIGENDIAN
2054 v
= cirrus_vga_mem_readb(opaque
, addr
) << 24;
2055 v
|= cirrus_vga_mem_readb(opaque
, addr
+ 1) << 16;
2056 v
|= cirrus_vga_mem_readb(opaque
, addr
+ 2) << 8;
2057 v
|= cirrus_vga_mem_readb(opaque
, addr
+ 3);
2059 v
= cirrus_vga_mem_readb(opaque
, addr
);
2060 v
|= cirrus_vga_mem_readb(opaque
, addr
+ 1) << 8;
2061 v
|= cirrus_vga_mem_readb(opaque
, addr
+ 2) << 16;
2062 v
|= cirrus_vga_mem_readb(opaque
, addr
+ 3) << 24;
2067 static void cirrus_vga_mem_writeb(void *opaque
, target_phys_addr_t addr
,
2070 CirrusVGAState
*s
= opaque
;
2071 unsigned bank_index
;
2072 unsigned bank_offset
;
2075 if ((s
->vga
.sr
[0x07] & 0x01) == 0) {
2076 vga_mem_writeb(s
, addr
, mem_value
);
2082 if (addr
< 0x10000) {
2083 if (s
->cirrus_srcptr
!= s
->cirrus_srcptr_end
) {
2085 *s
->cirrus_srcptr
++ = (uint8_t) mem_value
;
2086 if (s
->cirrus_srcptr
>= s
->cirrus_srcptr_end
) {
2087 cirrus_bitblt_cputovideo_next(s
);
2091 bank_index
= addr
>> 15;
2092 bank_offset
= addr
& 0x7fff;
2093 if (bank_offset
< s
->cirrus_bank_limit
[bank_index
]) {
2094 bank_offset
+= s
->cirrus_bank_base
[bank_index
];
2095 if ((s
->vga
.gr
[0x0B] & 0x14) == 0x14) {
2097 } else if (s
->vga
.gr
[0x0B] & 0x02) {
2100 bank_offset
&= s
->cirrus_addr_mask
;
2101 mode
= s
->vga
.gr
[0x05] & 0x7;
2102 if (mode
< 4 || mode
> 5 || ((s
->vga
.gr
[0x0B] & 0x4) == 0)) {
2103 *(s
->vga
.vram_ptr
+ bank_offset
) = mem_value
;
2104 cpu_physical_memory_set_dirty(s
->vga
.vram_offset
+
2107 if ((s
->vga
.gr
[0x0B] & 0x14) != 0x14) {
2108 cirrus_mem_writeb_mode4and5_8bpp(s
, mode
,
2112 cirrus_mem_writeb_mode4and5_16bpp(s
, mode
,
2119 } else if (addr
>= 0x18000 && addr
< 0x18100) {
2120 /* memory-mapped I/O */
2121 if ((s
->vga
.sr
[0x17] & 0x44) == 0x04) {
2122 cirrus_mmio_blt_write(s
, addr
& 0xff, mem_value
);
2126 printf("cirrus: mem_writeb " TARGET_FMT_plx
" value %02x\n", addr
,
2132 static void cirrus_vga_mem_writew(void *opaque
, target_phys_addr_t addr
, uint32_t val
)
2134 #ifdef TARGET_WORDS_BIGENDIAN
2135 cirrus_vga_mem_writeb(opaque
, addr
, (val
>> 8) & 0xff);
2136 cirrus_vga_mem_writeb(opaque
, addr
+ 1, val
& 0xff);
2138 cirrus_vga_mem_writeb(opaque
, addr
, val
& 0xff);
2139 cirrus_vga_mem_writeb(opaque
, addr
+ 1, (val
>> 8) & 0xff);
2143 static void cirrus_vga_mem_writel(void *opaque
, target_phys_addr_t addr
, uint32_t val
)
2145 #ifdef TARGET_WORDS_BIGENDIAN
2146 cirrus_vga_mem_writeb(opaque
, addr
, (val
>> 24) & 0xff);
2147 cirrus_vga_mem_writeb(opaque
, addr
+ 1, (val
>> 16) & 0xff);
2148 cirrus_vga_mem_writeb(opaque
, addr
+ 2, (val
>> 8) & 0xff);
2149 cirrus_vga_mem_writeb(opaque
, addr
+ 3, val
& 0xff);
2151 cirrus_vga_mem_writeb(opaque
, addr
, val
& 0xff);
2152 cirrus_vga_mem_writeb(opaque
, addr
+ 1, (val
>> 8) & 0xff);
2153 cirrus_vga_mem_writeb(opaque
, addr
+ 2, (val
>> 16) & 0xff);
2154 cirrus_vga_mem_writeb(opaque
, addr
+ 3, (val
>> 24) & 0xff);
2158 static CPUReadMemoryFunc
* const cirrus_vga_mem_read
[3] = {
2159 cirrus_vga_mem_readb
,
2160 cirrus_vga_mem_readw
,
2161 cirrus_vga_mem_readl
,
2164 static CPUWriteMemoryFunc
* const cirrus_vga_mem_write
[3] = {
2165 cirrus_vga_mem_writeb
,
2166 cirrus_vga_mem_writew
,
2167 cirrus_vga_mem_writel
,
2170 /***************************************
2174 ***************************************/
2176 static inline void invalidate_cursor1(CirrusVGAState
*s
)
2178 if (s
->last_hw_cursor_size
) {
2179 vga_invalidate_scanlines(&s
->vga
,
2180 s
->last_hw_cursor_y
+ s
->last_hw_cursor_y_start
,
2181 s
->last_hw_cursor_y
+ s
->last_hw_cursor_y_end
);
2185 static inline void cirrus_cursor_compute_yrange(CirrusVGAState
*s
)
2189 int y
, y_min
, y_max
;
2191 src
= s
->vga
.vram_ptr
+ s
->real_vram_size
- 16 * 1024;
2192 if (s
->vga
.sr
[0x12] & CIRRUS_CURSOR_LARGE
) {
2193 src
+= (s
->vga
.sr
[0x13] & 0x3c) * 256;
2196 for(y
= 0; y
< 64; y
++) {
2197 content
= ((uint32_t *)src
)[0] |
2198 ((uint32_t *)src
)[1] |
2199 ((uint32_t *)src
)[2] |
2200 ((uint32_t *)src
)[3];
2210 src
+= (s
->vga
.sr
[0x13] & 0x3f) * 256;
2213 for(y
= 0; y
< 32; y
++) {
2214 content
= ((uint32_t *)src
)[0] |
2215 ((uint32_t *)(src
+ 128))[0];
2225 if (y_min
> y_max
) {
2226 s
->last_hw_cursor_y_start
= 0;
2227 s
->last_hw_cursor_y_end
= 0;
2229 s
->last_hw_cursor_y_start
= y_min
;
2230 s
->last_hw_cursor_y_end
= y_max
+ 1;
2234 /* NOTE: we do not currently handle the cursor bitmap change, so we
2235 update the cursor only if it moves. */
2236 static void cirrus_cursor_invalidate(VGACommonState
*s1
)
2238 CirrusVGAState
*s
= container_of(s1
, CirrusVGAState
, vga
);
2241 if (!(s
->vga
.sr
[0x12] & CIRRUS_CURSOR_SHOW
)) {
2244 if (s
->vga
.sr
[0x12] & CIRRUS_CURSOR_LARGE
)
2249 /* invalidate last cursor and new cursor if any change */
2250 if (s
->last_hw_cursor_size
!= size
||
2251 s
->last_hw_cursor_x
!= s
->hw_cursor_x
||
2252 s
->last_hw_cursor_y
!= s
->hw_cursor_y
) {
2254 invalidate_cursor1(s
);
2256 s
->last_hw_cursor_size
= size
;
2257 s
->last_hw_cursor_x
= s
->hw_cursor_x
;
2258 s
->last_hw_cursor_y
= s
->hw_cursor_y
;
2259 /* compute the real cursor min and max y */
2260 cirrus_cursor_compute_yrange(s
);
2261 invalidate_cursor1(s
);
2265 static void cirrus_cursor_draw_line(VGACommonState
*s1
, uint8_t *d1
, int scr_y
)
2267 CirrusVGAState
*s
= container_of(s1
, CirrusVGAState
, vga
);
2268 int w
, h
, bpp
, x1
, x2
, poffset
;
2269 unsigned int color0
, color1
;
2270 const uint8_t *palette
, *src
;
2273 if (!(s
->vga
.sr
[0x12] & CIRRUS_CURSOR_SHOW
))
2275 /* fast test to see if the cursor intersects with the scan line */
2276 if (s
->vga
.sr
[0x12] & CIRRUS_CURSOR_LARGE
) {
2281 if (scr_y
< s
->hw_cursor_y
||
2282 scr_y
>= (s
->hw_cursor_y
+ h
))
2285 src
= s
->vga
.vram_ptr
+ s
->real_vram_size
- 16 * 1024;
2286 if (s
->vga
.sr
[0x12] & CIRRUS_CURSOR_LARGE
) {
2287 src
+= (s
->vga
.sr
[0x13] & 0x3c) * 256;
2288 src
+= (scr_y
- s
->hw_cursor_y
) * 16;
2290 content
= ((uint32_t *)src
)[0] |
2291 ((uint32_t *)src
)[1] |
2292 ((uint32_t *)src
)[2] |
2293 ((uint32_t *)src
)[3];
2295 src
+= (s
->vga
.sr
[0x13] & 0x3f) * 256;
2296 src
+= (scr_y
- s
->hw_cursor_y
) * 4;
2298 content
= ((uint32_t *)src
)[0] |
2299 ((uint32_t *)(src
+ 128))[0];
2301 /* if nothing to draw, no need to continue */
2306 x1
= s
->hw_cursor_x
;
2307 if (x1
>= s
->vga
.last_scr_width
)
2309 x2
= s
->hw_cursor_x
+ w
;
2310 if (x2
> s
->vga
.last_scr_width
)
2311 x2
= s
->vga
.last_scr_width
;
2313 palette
= s
->cirrus_hidden_palette
;
2314 color0
= s
->vga
.rgb_to_pixel(c6_to_8(palette
[0x0 * 3]),
2315 c6_to_8(palette
[0x0 * 3 + 1]),
2316 c6_to_8(palette
[0x0 * 3 + 2]));
2317 color1
= s
->vga
.rgb_to_pixel(c6_to_8(palette
[0xf * 3]),
2318 c6_to_8(palette
[0xf * 3 + 1]),
2319 c6_to_8(palette
[0xf * 3 + 2]));
2320 bpp
= ((ds_get_bits_per_pixel(s
->vga
.ds
) + 7) >> 3);
2322 switch(ds_get_bits_per_pixel(s
->vga
.ds
)) {
2326 vga_draw_cursor_line_8(d1
, src
, poffset
, w
, color0
, color1
, 0xff);
2329 vga_draw_cursor_line_16(d1
, src
, poffset
, w
, color0
, color1
, 0x7fff);
2332 vga_draw_cursor_line_16(d1
, src
, poffset
, w
, color0
, color1
, 0xffff);
2335 vga_draw_cursor_line_32(d1
, src
, poffset
, w
, color0
, color1
, 0xffffff);
2340 /***************************************
2344 ***************************************/
2346 static uint32_t cirrus_linear_readb(void *opaque
, target_phys_addr_t addr
)
2348 CirrusVGAState
*s
= opaque
;
2351 addr
&= s
->cirrus_addr_mask
;
2353 if (((s
->vga
.sr
[0x17] & 0x44) == 0x44) &&
2354 ((addr
& s
->linear_mmio_mask
) == s
->linear_mmio_mask
)) {
2355 /* memory-mapped I/O */
2356 ret
= cirrus_mmio_blt_read(s
, addr
& 0xff);
2358 /* XXX handle bitblt */
2362 if ((s
->vga
.gr
[0x0B] & 0x14) == 0x14) {
2364 } else if (s
->vga
.gr
[0x0B] & 0x02) {
2367 addr
&= s
->cirrus_addr_mask
;
2368 ret
= *(s
->vga
.vram_ptr
+ addr
);
2374 static uint32_t cirrus_linear_readw(void *opaque
, target_phys_addr_t addr
)
2377 #ifdef TARGET_WORDS_BIGENDIAN
2378 v
= cirrus_linear_readb(opaque
, addr
) << 8;
2379 v
|= cirrus_linear_readb(opaque
, addr
+ 1);
2381 v
= cirrus_linear_readb(opaque
, addr
);
2382 v
|= cirrus_linear_readb(opaque
, addr
+ 1) << 8;
2387 static uint32_t cirrus_linear_readl(void *opaque
, target_phys_addr_t addr
)
2390 #ifdef TARGET_WORDS_BIGENDIAN
2391 v
= cirrus_linear_readb(opaque
, addr
) << 24;
2392 v
|= cirrus_linear_readb(opaque
, addr
+ 1) << 16;
2393 v
|= cirrus_linear_readb(opaque
, addr
+ 2) << 8;
2394 v
|= cirrus_linear_readb(opaque
, addr
+ 3);
2396 v
= cirrus_linear_readb(opaque
, addr
);
2397 v
|= cirrus_linear_readb(opaque
, addr
+ 1) << 8;
2398 v
|= cirrus_linear_readb(opaque
, addr
+ 2) << 16;
2399 v
|= cirrus_linear_readb(opaque
, addr
+ 3) << 24;
2404 static void cirrus_linear_writeb(void *opaque
, target_phys_addr_t addr
,
2407 CirrusVGAState
*s
= opaque
;
2410 addr
&= s
->cirrus_addr_mask
;
2412 if (((s
->vga
.sr
[0x17] & 0x44) == 0x44) &&
2413 ((addr
& s
->linear_mmio_mask
) == s
->linear_mmio_mask
)) {
2414 /* memory-mapped I/O */
2415 cirrus_mmio_blt_write(s
, addr
& 0xff, val
);
2416 } else if (s
->cirrus_srcptr
!= s
->cirrus_srcptr_end
) {
2418 *s
->cirrus_srcptr
++ = (uint8_t) val
;
2419 if (s
->cirrus_srcptr
>= s
->cirrus_srcptr_end
) {
2420 cirrus_bitblt_cputovideo_next(s
);
2424 if ((s
->vga
.gr
[0x0B] & 0x14) == 0x14) {
2426 } else if (s
->vga
.gr
[0x0B] & 0x02) {
2429 addr
&= s
->cirrus_addr_mask
;
2431 mode
= s
->vga
.gr
[0x05] & 0x7;
2432 if (mode
< 4 || mode
> 5 || ((s
->vga
.gr
[0x0B] & 0x4) == 0)) {
2433 *(s
->vga
.vram_ptr
+ addr
) = (uint8_t) val
;
2434 cpu_physical_memory_set_dirty(s
->vga
.vram_offset
+ addr
);
2436 if ((s
->vga
.gr
[0x0B] & 0x14) != 0x14) {
2437 cirrus_mem_writeb_mode4and5_8bpp(s
, mode
, addr
, val
);
2439 cirrus_mem_writeb_mode4and5_16bpp(s
, mode
, addr
, val
);
2445 static void cirrus_linear_writew(void *opaque
, target_phys_addr_t addr
,
2448 #ifdef TARGET_WORDS_BIGENDIAN
2449 cirrus_linear_writeb(opaque
, addr
, (val
>> 8) & 0xff);
2450 cirrus_linear_writeb(opaque
, addr
+ 1, val
& 0xff);
2452 cirrus_linear_writeb(opaque
, addr
, val
& 0xff);
2453 cirrus_linear_writeb(opaque
, addr
+ 1, (val
>> 8) & 0xff);
2457 static void cirrus_linear_writel(void *opaque
, target_phys_addr_t addr
,
2460 #ifdef TARGET_WORDS_BIGENDIAN
2461 cirrus_linear_writeb(opaque
, addr
, (val
>> 24) & 0xff);
2462 cirrus_linear_writeb(opaque
, addr
+ 1, (val
>> 16) & 0xff);
2463 cirrus_linear_writeb(opaque
, addr
+ 2, (val
>> 8) & 0xff);
2464 cirrus_linear_writeb(opaque
, addr
+ 3, val
& 0xff);
2466 cirrus_linear_writeb(opaque
, addr
, val
& 0xff);
2467 cirrus_linear_writeb(opaque
, addr
+ 1, (val
>> 8) & 0xff);
2468 cirrus_linear_writeb(opaque
, addr
+ 2, (val
>> 16) & 0xff);
2469 cirrus_linear_writeb(opaque
, addr
+ 3, (val
>> 24) & 0xff);
2474 static CPUReadMemoryFunc
* const cirrus_linear_read
[3] = {
2475 cirrus_linear_readb
,
2476 cirrus_linear_readw
,
2477 cirrus_linear_readl
,
2480 static CPUWriteMemoryFunc
* const cirrus_linear_write
[3] = {
2481 cirrus_linear_writeb
,
2482 cirrus_linear_writew
,
2483 cirrus_linear_writel
,
2486 /***************************************
2488 * system to screen memory access
2490 ***************************************/
2493 static uint32_t cirrus_linear_bitblt_readb(void *opaque
, target_phys_addr_t addr
)
2497 /* XXX handle bitblt */
2502 static uint32_t cirrus_linear_bitblt_readw(void *opaque
, target_phys_addr_t addr
)
2505 #ifdef TARGET_WORDS_BIGENDIAN
2506 v
= cirrus_linear_bitblt_readb(opaque
, addr
) << 8;
2507 v
|= cirrus_linear_bitblt_readb(opaque
, addr
+ 1);
2509 v
= cirrus_linear_bitblt_readb(opaque
, addr
);
2510 v
|= cirrus_linear_bitblt_readb(opaque
, addr
+ 1) << 8;
2515 static uint32_t cirrus_linear_bitblt_readl(void *opaque
, target_phys_addr_t addr
)
2518 #ifdef TARGET_WORDS_BIGENDIAN
2519 v
= cirrus_linear_bitblt_readb(opaque
, addr
) << 24;
2520 v
|= cirrus_linear_bitblt_readb(opaque
, addr
+ 1) << 16;
2521 v
|= cirrus_linear_bitblt_readb(opaque
, addr
+ 2) << 8;
2522 v
|= cirrus_linear_bitblt_readb(opaque
, addr
+ 3);
2524 v
= cirrus_linear_bitblt_readb(opaque
, addr
);
2525 v
|= cirrus_linear_bitblt_readb(opaque
, addr
+ 1) << 8;
2526 v
|= cirrus_linear_bitblt_readb(opaque
, addr
+ 2) << 16;
2527 v
|= cirrus_linear_bitblt_readb(opaque
, addr
+ 3) << 24;
2532 static void cirrus_linear_bitblt_writeb(void *opaque
, target_phys_addr_t addr
,
2535 CirrusVGAState
*s
= opaque
;
2537 if (s
->cirrus_srcptr
!= s
->cirrus_srcptr_end
) {
2539 *s
->cirrus_srcptr
++ = (uint8_t) val
;
2540 if (s
->cirrus_srcptr
>= s
->cirrus_srcptr_end
) {
2541 cirrus_bitblt_cputovideo_next(s
);
2546 static void cirrus_linear_bitblt_writew(void *opaque
, target_phys_addr_t addr
,
2549 #ifdef TARGET_WORDS_BIGENDIAN
2550 cirrus_linear_bitblt_writeb(opaque
, addr
, (val
>> 8) & 0xff);
2551 cirrus_linear_bitblt_writeb(opaque
, addr
+ 1, val
& 0xff);
2553 cirrus_linear_bitblt_writeb(opaque
, addr
, val
& 0xff);
2554 cirrus_linear_bitblt_writeb(opaque
, addr
+ 1, (val
>> 8) & 0xff);
2558 static void cirrus_linear_bitblt_writel(void *opaque
, target_phys_addr_t addr
,
2561 #ifdef TARGET_WORDS_BIGENDIAN
2562 cirrus_linear_bitblt_writeb(opaque
, addr
, (val
>> 24) & 0xff);
2563 cirrus_linear_bitblt_writeb(opaque
, addr
+ 1, (val
>> 16) & 0xff);
2564 cirrus_linear_bitblt_writeb(opaque
, addr
+ 2, (val
>> 8) & 0xff);
2565 cirrus_linear_bitblt_writeb(opaque
, addr
+ 3, val
& 0xff);
2567 cirrus_linear_bitblt_writeb(opaque
, addr
, val
& 0xff);
2568 cirrus_linear_bitblt_writeb(opaque
, addr
+ 1, (val
>> 8) & 0xff);
2569 cirrus_linear_bitblt_writeb(opaque
, addr
+ 2, (val
>> 16) & 0xff);
2570 cirrus_linear_bitblt_writeb(opaque
, addr
+ 3, (val
>> 24) & 0xff);
2575 static CPUReadMemoryFunc
* const cirrus_linear_bitblt_read
[3] = {
2576 cirrus_linear_bitblt_readb
,
2577 cirrus_linear_bitblt_readw
,
2578 cirrus_linear_bitblt_readl
,
2581 static CPUWriteMemoryFunc
* const cirrus_linear_bitblt_write
[3] = {
2582 cirrus_linear_bitblt_writeb
,
2583 cirrus_linear_bitblt_writew
,
2584 cirrus_linear_bitblt_writel
,
2587 static void map_linear_vram(CirrusVGAState
*s
)
2589 if (!s
->vga
.map_addr
&& s
->vga
.lfb_addr
&& s
->vga
.lfb_end
) {
2590 s
->vga
.map_addr
= s
->vga
.lfb_addr
;
2591 s
->vga
.map_end
= s
->vga
.lfb_end
;
2592 cpu_register_physical_memory(s
->vga
.map_addr
, s
->vga
.map_end
- s
->vga
.map_addr
, s
->vga
.vram_offset
);
2595 if (!s
->vga
.map_addr
)
2598 s
->vga
.lfb_vram_mapped
= 0;
2600 if (!(s
->cirrus_srcptr
!= s
->cirrus_srcptr_end
)
2601 && !((s
->vga
.sr
[0x07] & 0x01) == 0)
2602 && !((s
->vga
.gr
[0x0B] & 0x14) == 0x14)
2603 && !(s
->vga
.gr
[0x0B] & 0x02)) {
2605 cpu_register_physical_memory(isa_mem_base
+ 0xa0000, 0x8000,
2606 (s
->vga
.vram_offset
+ s
->cirrus_bank_base
[0]) | IO_MEM_RAM
);
2607 cpu_register_physical_memory(isa_mem_base
+ 0xa8000, 0x8000,
2608 (s
->vga
.vram_offset
+ s
->cirrus_bank_base
[1]) | IO_MEM_RAM
);
2610 s
->vga
.lfb_vram_mapped
= 1;
2613 cpu_register_physical_memory(isa_mem_base
+ 0xa0000, 0x20000,
2614 s
->vga
.vga_io_memory
);
2617 vga_dirty_log_start(&s
->vga
);
2620 static void unmap_linear_vram(CirrusVGAState
*s
)
2622 if (s
->vga
.map_addr
&& s
->vga
.lfb_addr
&& s
->vga
.lfb_end
)
2623 s
->vga
.map_addr
= s
->vga
.map_end
= 0;
2625 cpu_register_physical_memory(isa_mem_base
+ 0xa0000, 0x20000,
2626 s
->vga
.vga_io_memory
);
2629 /* Compute the memory access functions */
2630 static void cirrus_update_memory_access(CirrusVGAState
*s
)
2634 if ((s
->vga
.sr
[0x17] & 0x44) == 0x44) {
2636 } else if (s
->cirrus_srcptr
!= s
->cirrus_srcptr_end
) {
2639 if ((s
->vga
.gr
[0x0B] & 0x14) == 0x14) {
2641 } else if (s
->vga
.gr
[0x0B] & 0x02) {
2645 mode
= s
->vga
.gr
[0x05] & 0x7;
2646 if (mode
< 4 || mode
> 5 || ((s
->vga
.gr
[0x0B] & 0x4) == 0)) {
2650 unmap_linear_vram(s
);
2658 static uint32_t cirrus_vga_ioport_read(void *opaque
, uint32_t addr
)
2660 CirrusVGAState
*c
= opaque
;
2661 VGACommonState
*s
= &c
->vga
;
2664 if (vga_ioport_invalid(s
, addr
)) {
2669 if (s
->ar_flip_flop
== 0) {
2676 index
= s
->ar_index
& 0x1f;
2689 val
= cirrus_vga_read_sr(c
);
2691 #ifdef DEBUG_VGA_REG
2692 printf("vga: read SR%x = 0x%02x\n", s
->sr_index
, val
);
2696 val
= cirrus_read_hidden_dac(c
);
2702 val
= s
->dac_write_index
;
2703 c
->cirrus_hidden_dac_lockindex
= 0;
2706 val
= cirrus_vga_read_palette(c
);
2718 val
= cirrus_vga_read_gr(c
, s
->gr_index
);
2719 #ifdef DEBUG_VGA_REG
2720 printf("vga: read GR%x = 0x%02x\n", s
->gr_index
, val
);
2729 val
= cirrus_vga_read_cr(c
, s
->cr_index
);
2730 #ifdef DEBUG_VGA_REG
2731 printf("vga: read CR%x = 0x%02x\n", s
->cr_index
, val
);
2736 /* just toggle to fool polling */
2737 val
= s
->st01
= s
->retrace(s
);
2738 s
->ar_flip_flop
= 0;
2745 #if defined(DEBUG_VGA)
2746 printf("VGA: read addr=0x%04x data=0x%02x\n", addr
, val
);
2751 static void cirrus_vga_ioport_write(void *opaque
, uint32_t addr
, uint32_t val
)
2753 CirrusVGAState
*c
= opaque
;
2754 VGACommonState
*s
= &c
->vga
;
2757 /* check port range access depending on color/monochrome mode */
2758 if (vga_ioport_invalid(s
, addr
)) {
2762 printf("VGA: write addr=0x%04x data=0x%02x\n", addr
, val
);
2767 if (s
->ar_flip_flop
== 0) {
2771 index
= s
->ar_index
& 0x1f;
2774 s
->ar
[index
] = val
& 0x3f;
2777 s
->ar
[index
] = val
& ~0x10;
2783 s
->ar
[index
] = val
& ~0xc0;
2786 s
->ar
[index
] = val
& ~0xf0;
2789 s
->ar
[index
] = val
& ~0xf0;
2795 s
->ar_flip_flop
^= 1;
2798 s
->msr
= val
& ~0x10;
2799 s
->update_retrace_info(s
);
2805 #ifdef DEBUG_VGA_REG
2806 printf("vga: write SR%x = 0x%02x\n", s
->sr_index
, val
);
2808 cirrus_vga_write_sr(c
, val
);
2812 cirrus_write_hidden_dac(c
, val
);
2815 s
->dac_read_index
= val
;
2816 s
->dac_sub_index
= 0;
2820 s
->dac_write_index
= val
;
2821 s
->dac_sub_index
= 0;
2825 cirrus_vga_write_palette(c
, val
);
2831 #ifdef DEBUG_VGA_REG
2832 printf("vga: write GR%x = 0x%02x\n", s
->gr_index
, val
);
2834 cirrus_vga_write_gr(c
, s
->gr_index
, val
);
2842 #ifdef DEBUG_VGA_REG
2843 printf("vga: write CR%x = 0x%02x\n", s
->cr_index
, val
);
2845 cirrus_vga_write_cr(c
, val
);
2849 s
->fcr
= val
& 0x10;
2854 /***************************************
2856 * memory-mapped I/O access
2858 ***************************************/
2860 static uint32_t cirrus_mmio_readb(void *opaque
, target_phys_addr_t addr
)
2862 CirrusVGAState
*s
= opaque
;
2864 addr
&= CIRRUS_PNPMMIO_SIZE
- 1;
2866 if (addr
>= 0x100) {
2867 return cirrus_mmio_blt_read(s
, addr
- 0x100);
2869 return cirrus_vga_ioport_read(s
, addr
+ 0x3c0);
2873 static uint32_t cirrus_mmio_readw(void *opaque
, target_phys_addr_t addr
)
2876 #ifdef TARGET_WORDS_BIGENDIAN
2877 v
= cirrus_mmio_readb(opaque
, addr
) << 8;
2878 v
|= cirrus_mmio_readb(opaque
, addr
+ 1);
2880 v
= cirrus_mmio_readb(opaque
, addr
);
2881 v
|= cirrus_mmio_readb(opaque
, addr
+ 1) << 8;
2886 static uint32_t cirrus_mmio_readl(void *opaque
, target_phys_addr_t addr
)
2889 #ifdef TARGET_WORDS_BIGENDIAN
2890 v
= cirrus_mmio_readb(opaque
, addr
) << 24;
2891 v
|= cirrus_mmio_readb(opaque
, addr
+ 1) << 16;
2892 v
|= cirrus_mmio_readb(opaque
, addr
+ 2) << 8;
2893 v
|= cirrus_mmio_readb(opaque
, addr
+ 3);
2895 v
= cirrus_mmio_readb(opaque
, addr
);
2896 v
|= cirrus_mmio_readb(opaque
, addr
+ 1) << 8;
2897 v
|= cirrus_mmio_readb(opaque
, addr
+ 2) << 16;
2898 v
|= cirrus_mmio_readb(opaque
, addr
+ 3) << 24;
2903 static void cirrus_mmio_writeb(void *opaque
, target_phys_addr_t addr
,
2906 CirrusVGAState
*s
= opaque
;
2908 addr
&= CIRRUS_PNPMMIO_SIZE
- 1;
2910 if (addr
>= 0x100) {
2911 cirrus_mmio_blt_write(s
, addr
- 0x100, val
);
2913 cirrus_vga_ioport_write(s
, addr
+ 0x3c0, val
);
2917 static void cirrus_mmio_writew(void *opaque
, target_phys_addr_t addr
,
2920 #ifdef TARGET_WORDS_BIGENDIAN
2921 cirrus_mmio_writeb(opaque
, addr
, (val
>> 8) & 0xff);
2922 cirrus_mmio_writeb(opaque
, addr
+ 1, val
& 0xff);
2924 cirrus_mmio_writeb(opaque
, addr
, val
& 0xff);
2925 cirrus_mmio_writeb(opaque
, addr
+ 1, (val
>> 8) & 0xff);
2929 static void cirrus_mmio_writel(void *opaque
, target_phys_addr_t addr
,
2932 #ifdef TARGET_WORDS_BIGENDIAN
2933 cirrus_mmio_writeb(opaque
, addr
, (val
>> 24) & 0xff);
2934 cirrus_mmio_writeb(opaque
, addr
+ 1, (val
>> 16) & 0xff);
2935 cirrus_mmio_writeb(opaque
, addr
+ 2, (val
>> 8) & 0xff);
2936 cirrus_mmio_writeb(opaque
, addr
+ 3, val
& 0xff);
2938 cirrus_mmio_writeb(opaque
, addr
, val
& 0xff);
2939 cirrus_mmio_writeb(opaque
, addr
+ 1, (val
>> 8) & 0xff);
2940 cirrus_mmio_writeb(opaque
, addr
+ 2, (val
>> 16) & 0xff);
2941 cirrus_mmio_writeb(opaque
, addr
+ 3, (val
>> 24) & 0xff);
2946 static CPUReadMemoryFunc
* const cirrus_mmio_read
[3] = {
2952 static CPUWriteMemoryFunc
* const cirrus_mmio_write
[3] = {
2958 /* load/save state */
2960 static int cirrus_post_load(void *opaque
, int version_id
)
2962 CirrusVGAState
*s
= opaque
;
2964 s
->vga
.gr
[0x00] = s
->cirrus_shadow_gr0
& 0x0f;
2965 s
->vga
.gr
[0x01] = s
->cirrus_shadow_gr1
& 0x0f;
2967 cirrus_update_memory_access(s
);
2969 s
->vga
.graphic_mode
= -1;
2970 cirrus_update_bank_ptr(s
, 0);
2971 cirrus_update_bank_ptr(s
, 1);
2975 static const VMStateDescription vmstate_cirrus_vga
= {
2976 .name
= "cirrus_vga",
2978 .minimum_version_id
= 1,
2979 .minimum_version_id_old
= 1,
2980 .post_load
= cirrus_post_load
,
2981 .fields
= (VMStateField
[]) {
2982 VMSTATE_UINT32(vga
.latch
, CirrusVGAState
),
2983 VMSTATE_UINT8(vga
.sr_index
, CirrusVGAState
),
2984 VMSTATE_BUFFER(vga
.sr
, CirrusVGAState
),
2985 VMSTATE_UINT8(vga
.gr_index
, CirrusVGAState
),
2986 VMSTATE_UINT8(cirrus_shadow_gr0
, CirrusVGAState
),
2987 VMSTATE_UINT8(cirrus_shadow_gr1
, CirrusVGAState
),
2988 VMSTATE_BUFFER_START_MIDDLE(vga
.gr
, CirrusVGAState
, 2),
2989 VMSTATE_UINT8(vga
.ar_index
, CirrusVGAState
),
2990 VMSTATE_BUFFER(vga
.ar
, CirrusVGAState
),
2991 VMSTATE_INT32(vga
.ar_flip_flop
, CirrusVGAState
),
2992 VMSTATE_UINT8(vga
.cr_index
, CirrusVGAState
),
2993 VMSTATE_BUFFER(vga
.cr
, CirrusVGAState
),
2994 VMSTATE_UINT8(vga
.msr
, CirrusVGAState
),
2995 VMSTATE_UINT8(vga
.fcr
, CirrusVGAState
),
2996 VMSTATE_UINT8(vga
.st00
, CirrusVGAState
),
2997 VMSTATE_UINT8(vga
.st01
, CirrusVGAState
),
2998 VMSTATE_UINT8(vga
.dac_state
, CirrusVGAState
),
2999 VMSTATE_UINT8(vga
.dac_sub_index
, CirrusVGAState
),
3000 VMSTATE_UINT8(vga
.dac_read_index
, CirrusVGAState
),
3001 VMSTATE_UINT8(vga
.dac_write_index
, CirrusVGAState
),
3002 VMSTATE_BUFFER(vga
.dac_cache
, CirrusVGAState
),
3003 VMSTATE_BUFFER(vga
.palette
, CirrusVGAState
),
3004 VMSTATE_INT32(vga
.bank_offset
, CirrusVGAState
),
3005 VMSTATE_UINT8(cirrus_hidden_dac_lockindex
, CirrusVGAState
),
3006 VMSTATE_UINT8(cirrus_hidden_dac_data
, CirrusVGAState
),
3007 VMSTATE_UINT32(hw_cursor_x
, CirrusVGAState
),
3008 VMSTATE_UINT32(hw_cursor_y
, CirrusVGAState
),
3009 /* XXX: we do not save the bitblt state - we assume we do not save
3010 the state when the blitter is active */
3011 VMSTATE_END_OF_LIST()
3015 static const VMStateDescription vmstate_pci_cirrus_vga
= {
3016 .name
= "cirrus_vga",
3018 .minimum_version_id
= 2,
3019 .minimum_version_id_old
= 2,
3020 .post_load
= cirrus_post_load
,
3021 .fields
= (VMStateField
[]) {
3022 VMSTATE_PCI_DEVICE(dev
, PCICirrusVGAState
),
3023 VMSTATE_STRUCT(cirrus_vga
, PCICirrusVGAState
, 0,
3024 vmstate_cirrus_vga
, CirrusVGAState
),
3025 VMSTATE_END_OF_LIST()
3029 /***************************************
3033 ***************************************/
3035 static void cirrus_reset(void *opaque
)
3037 CirrusVGAState
*s
= opaque
;
3039 vga_common_reset(&s
->vga
);
3040 unmap_linear_vram(s
);
3041 s
->vga
.sr
[0x06] = 0x0f;
3042 if (s
->device_id
== CIRRUS_ID_CLGD5446
) {
3043 /* 4MB 64 bit memory config, always PCI */
3044 s
->vga
.sr
[0x1F] = 0x2d; // MemClock
3045 s
->vga
.gr
[0x18] = 0x0f; // fastest memory configuration
3046 s
->vga
.sr
[0x0f] = 0x98;
3047 s
->vga
.sr
[0x17] = 0x20;
3048 s
->vga
.sr
[0x15] = 0x04; /* memory size, 3=2MB, 4=4MB */
3050 s
->vga
.sr
[0x1F] = 0x22; // MemClock
3051 s
->vga
.sr
[0x0F] = CIRRUS_MEMSIZE_2M
;
3052 s
->vga
.sr
[0x17] = s
->bustype
;
3053 s
->vga
.sr
[0x15] = 0x03; /* memory size, 3=2MB, 4=4MB */
3055 s
->vga
.cr
[0x27] = s
->device_id
;
3057 /* Win2K seems to assume that the pattern buffer is at 0xff
3059 memset(s
->vga
.vram_ptr
, 0xff, s
->real_vram_size
);
3061 s
->cirrus_hidden_dac_lockindex
= 5;
3062 s
->cirrus_hidden_dac_data
= 0;
3065 static void cirrus_init_common(CirrusVGAState
* s
, int device_id
, int is_pci
)
3072 for(i
= 0;i
< 256; i
++)
3073 rop_to_index
[i
] = CIRRUS_ROP_NOP_INDEX
; /* nop rop */
3074 rop_to_index
[CIRRUS_ROP_0
] = 0;
3075 rop_to_index
[CIRRUS_ROP_SRC_AND_DST
] = 1;
3076 rop_to_index
[CIRRUS_ROP_NOP
] = 2;
3077 rop_to_index
[CIRRUS_ROP_SRC_AND_NOTDST
] = 3;
3078 rop_to_index
[CIRRUS_ROP_NOTDST
] = 4;
3079 rop_to_index
[CIRRUS_ROP_SRC
] = 5;
3080 rop_to_index
[CIRRUS_ROP_1
] = 6;
3081 rop_to_index
[CIRRUS_ROP_NOTSRC_AND_DST
] = 7;
3082 rop_to_index
[CIRRUS_ROP_SRC_XOR_DST
] = 8;
3083 rop_to_index
[CIRRUS_ROP_SRC_OR_DST
] = 9;
3084 rop_to_index
[CIRRUS_ROP_NOTSRC_OR_NOTDST
] = 10;
3085 rop_to_index
[CIRRUS_ROP_SRC_NOTXOR_DST
] = 11;
3086 rop_to_index
[CIRRUS_ROP_SRC_OR_NOTDST
] = 12;
3087 rop_to_index
[CIRRUS_ROP_NOTSRC
] = 13;
3088 rop_to_index
[CIRRUS_ROP_NOTSRC_OR_DST
] = 14;
3089 rop_to_index
[CIRRUS_ROP_NOTSRC_AND_NOTDST
] = 15;
3090 s
->device_id
= device_id
;
3092 s
->bustype
= CIRRUS_BUSTYPE_PCI
;
3094 s
->bustype
= CIRRUS_BUSTYPE_ISA
;
3097 register_ioport_write(0x3c0, 16, 1, cirrus_vga_ioport_write
, s
);
3099 register_ioport_write(0x3b4, 2, 1, cirrus_vga_ioport_write
, s
);
3100 register_ioport_write(0x3d4, 2, 1, cirrus_vga_ioport_write
, s
);
3101 register_ioport_write(0x3ba, 1, 1, cirrus_vga_ioport_write
, s
);
3102 register_ioport_write(0x3da, 1, 1, cirrus_vga_ioport_write
, s
);
3104 register_ioport_read(0x3c0, 16, 1, cirrus_vga_ioport_read
, s
);
3106 register_ioport_read(0x3b4, 2, 1, cirrus_vga_ioport_read
, s
);
3107 register_ioport_read(0x3d4, 2, 1, cirrus_vga_ioport_read
, s
);
3108 register_ioport_read(0x3ba, 1, 1, cirrus_vga_ioport_read
, s
);
3109 register_ioport_read(0x3da, 1, 1, cirrus_vga_ioport_read
, s
);
3111 s
->vga
.vga_io_memory
= cpu_register_io_memory(cirrus_vga_mem_read
,
3112 cirrus_vga_mem_write
, s
);
3113 cpu_register_physical_memory(isa_mem_base
+ 0x000a0000, 0x20000,
3114 s
->vga
.vga_io_memory
);
3115 qemu_register_coalesced_mmio(isa_mem_base
+ 0x000a0000, 0x20000);
3117 /* I/O handler for LFB */
3118 s
->cirrus_linear_io_addr
=
3119 cpu_register_io_memory(cirrus_linear_read
, cirrus_linear_write
, s
);
3121 /* I/O handler for LFB */
3122 s
->cirrus_linear_bitblt_io_addr
=
3123 cpu_register_io_memory(cirrus_linear_bitblt_read
,
3124 cirrus_linear_bitblt_write
, s
);
3126 /* I/O handler for memory-mapped I/O */
3127 s
->cirrus_mmio_io_addr
=
3128 cpu_register_io_memory(cirrus_mmio_read
, cirrus_mmio_write
, s
);
3131 (s
->device_id
== CIRRUS_ID_CLGD5446
) ? 4096 * 1024 : 2048 * 1024;
3133 /* XXX: s->vga.vram_size must be a power of two */
3134 s
->cirrus_addr_mask
= s
->real_vram_size
- 1;
3135 s
->linear_mmio_mask
= s
->real_vram_size
- 256;
3137 s
->vga
.get_bpp
= cirrus_get_bpp
;
3138 s
->vga
.get_offsets
= cirrus_get_offsets
;
3139 s
->vga
.get_resolution
= cirrus_get_resolution
;
3140 s
->vga
.cursor_invalidate
= cirrus_cursor_invalidate
;
3141 s
->vga
.cursor_draw_line
= cirrus_cursor_draw_line
;
3143 qemu_register_reset(cirrus_reset
, s
);
3147 /***************************************
3151 ***************************************/
3153 void isa_cirrus_vga_init(void)
3157 s
= qemu_mallocz(sizeof(CirrusVGAState
));
3159 vga_common_init(&s
->vga
, VGA_RAM_SIZE
);
3160 cirrus_init_common(s
, CIRRUS_ID_CLGD5430
, 0);
3161 s
->vga
.ds
= graphic_console_init(s
->vga
.update
, s
->vga
.invalidate
,
3162 s
->vga
.screen_dump
, s
->vga
.text_update
,
3164 vmstate_register(0, &vmstate_cirrus_vga
, s
);
3165 rom_add_vga(VGABIOS_CIRRUS_FILENAME
);
3166 /* XXX ISA-LFB support */
3169 /***************************************
3173 ***************************************/
3175 static void cirrus_pci_lfb_map(PCIDevice
*d
, int region_num
,
3176 pcibus_t addr
, pcibus_t size
, int type
)
3178 CirrusVGAState
*s
= &DO_UPCAST(PCICirrusVGAState
, dev
, d
)->cirrus_vga
;
3180 /* XXX: add byte swapping apertures */
3181 cpu_register_physical_memory(addr
, s
->vga
.vram_size
,
3182 s
->cirrus_linear_io_addr
);
3183 cpu_register_physical_memory(addr
+ 0x1000000, 0x400000,
3184 s
->cirrus_linear_bitblt_io_addr
);
3186 s
->vga
.map_addr
= s
->vga
.map_end
= 0;
3187 s
->vga
.lfb_addr
= addr
& TARGET_PAGE_MASK
;
3188 s
->vga
.lfb_end
= ((addr
+ VGA_RAM_SIZE
) + TARGET_PAGE_SIZE
- 1) & TARGET_PAGE_MASK
;
3189 /* account for overflow */
3190 if (s
->vga
.lfb_end
< addr
+ VGA_RAM_SIZE
)
3191 s
->vga
.lfb_end
= addr
+ VGA_RAM_SIZE
;
3193 vga_dirty_log_start(&s
->vga
);
3196 static void cirrus_pci_mmio_map(PCIDevice
*d
, int region_num
,
3197 pcibus_t addr
, pcibus_t size
, int type
)
3199 CirrusVGAState
*s
= &DO_UPCAST(PCICirrusVGAState
, dev
, d
)->cirrus_vga
;
3201 cpu_register_physical_memory(addr
, CIRRUS_PNPMMIO_SIZE
,
3202 s
->cirrus_mmio_io_addr
);
3205 static void pci_cirrus_write_config(PCIDevice
*d
,
3206 uint32_t address
, uint32_t val
, int len
)
3208 PCICirrusVGAState
*pvs
= DO_UPCAST(PCICirrusVGAState
, dev
, d
);
3209 CirrusVGAState
*s
= &pvs
->cirrus_vga
;
3211 pci_default_write_config(d
, address
, val
, len
);
3212 if (s
->vga
.map_addr
&& d
->io_regions
[0].addr
== PCI_BAR_UNMAPPED
)
3213 s
->vga
.map_addr
= 0;
3214 cirrus_update_memory_access(s
);
3217 static int pci_cirrus_vga_initfn(PCIDevice
*dev
)
3219 PCICirrusVGAState
*d
= DO_UPCAST(PCICirrusVGAState
, dev
, dev
);
3220 CirrusVGAState
*s
= &d
->cirrus_vga
;
3221 uint8_t *pci_conf
= d
->dev
.config
;
3222 int device_id
= CIRRUS_ID_CLGD5446
;
3225 vga_common_init(&s
->vga
, VGA_RAM_SIZE
);
3226 cirrus_init_common(s
, device_id
, 1);
3227 s
->vga
.ds
= graphic_console_init(s
->vga
.update
, s
->vga
.invalidate
,
3228 s
->vga
.screen_dump
, s
->vga
.text_update
,
3232 pci_config_set_vendor_id(pci_conf
, PCI_VENDOR_ID_CIRRUS
);
3233 pci_config_set_device_id(pci_conf
, device_id
);
3234 pci_conf
[0x04] = PCI_COMMAND_IOACCESS
| PCI_COMMAND_MEMACCESS
;
3235 pci_config_set_class(pci_conf
, PCI_CLASS_DISPLAY_VGA
);
3236 pci_conf
[PCI_HEADER_TYPE
] = PCI_HEADER_TYPE_NORMAL
;
3238 /* setup memory space */
3240 /* memory #1 memory-mapped I/O */
3241 /* XXX: s->vga.vram_size must be a power of two */
3242 pci_register_bar((PCIDevice
*)d
, 0, 0x2000000,
3243 PCI_BASE_ADDRESS_MEM_PREFETCH
, cirrus_pci_lfb_map
);
3244 if (device_id
== CIRRUS_ID_CLGD5446
) {
3245 pci_register_bar((PCIDevice
*)d
, 1, CIRRUS_PNPMMIO_SIZE
,
3246 PCI_BASE_ADDRESS_SPACE_MEMORY
, cirrus_pci_mmio_map
);
3248 vmstate_register(0, &vmstate_pci_cirrus_vga
, d
);
3251 rom_add_vga(VGABIOS_CIRRUS_FILENAME
);
3255 void pci_cirrus_vga_init(PCIBus
*bus
)
3257 pci_create_simple(bus
, -1, "Cirrus VGA");
3260 static PCIDeviceInfo cirrus_vga_info
= {
3261 .qdev
.name
= "Cirrus VGA",
3262 .qdev
.size
= sizeof(PCICirrusVGAState
),
3263 .init
= pci_cirrus_vga_initfn
,
3264 .config_write
= pci_cirrus_write_config
,
3267 static void cirrus_vga_register(void)
3269 pci_qdev_register(&cirrus_vga_info
);
3271 device_init(cirrus_vga_register
);